internal.h 18.4 KB
Newer Older
1 2
/******************************************************************************
 *
3 4
 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5
 * Copyright(c) 2016 Intel Deutschland GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
27
 *  Intel Linux Wireless <linuxwifi@intel.com>
28 29 30 31 32 33
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
#ifndef __iwl_trans_int_pcie_h__
#define __iwl_trans_int_pcie_h__

E
Emmanuel Grumbach 已提交
34 35 36
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/skbuff.h>
37
#include <linux/wait.h>
38
#include <linux/pci.h>
39
#include <linux/timer.h>
E
Emmanuel Grumbach 已提交
40

41
#include "iwl-fh.h"
E
Emmanuel Grumbach 已提交
42 43 44 45
#include "iwl-csr.h"
#include "iwl-trans.h"
#include "iwl-debug.h"
#include "iwl-io.h"
46
#include "iwl-op-mode.h"
E
Emmanuel Grumbach 已提交
47

J
Johannes Berg 已提交
48 49 50 51 52 53
/* We need 2 entries for the TX command and header, and another one might
 * be needed for potential data in the SKB's head. The remaining ones can
 * be used for frags.
 */
#define IWL_PCIE_MAX_FRAGS (IWL_NUM_OF_TBS - 3)

54 55 56 57 58 59
/*
 * RX related structures and functions
 */
#define RX_NUM_QUEUES 1
#define RX_POST_REQ_ALLOC 2
#define RX_CLAIM_REQ_ALLOC 8
60
#define RX_PENDING_WATERMARK 16
61

E
Emmanuel Grumbach 已提交
62
struct iwl_host_cmd;
63

64 65 66
/*This file includes the declaration that are internal to the
 * trans_pcie layer */

67 68 69 70 71 72
/**
 * struct iwl_rx_mem_buffer
 * @page_dma: bus address of rxb page
 * @page: driver's pointer to the rxb page
 * @vid: index of this rxb in the global table
 */
73 74 75
struct iwl_rx_mem_buffer {
	dma_addr_t page_dma;
	struct page *page;
76
	u16 vid;
77 78 79
	struct list_head list;
};

80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
/**
 * struct isr_statistics - interrupt statistics
 *
 */
struct isr_statistics {
	u32 hw;
	u32 sw;
	u32 err_code;
	u32 sch;
	u32 alive;
	u32 rfkill;
	u32 ctkill;
	u32 wakeup;
	u32 rx;
	u32 tx;
	u32 unhandled;
};

98
/**
99
 * struct iwl_rxq - Rx queue
100 101 102
 * @id: queue index
 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd).
 *	Address size is 32 bit in pre-9000 devices and 64 bit in 9000 devices.
103
 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
104 105
 * @ubd: driver's pointer to buffer of used receive buffer descriptors (rbd)
 * @ubd_dma: physical address of buffer of used receive buffer descriptors (rbd)
106 107 108
 * @read: Shared index to newest available Rx buffer
 * @write: Shared index to oldest written Rx packet
 * @free_count: Number of pre-allocated buffers in rx_free
109
 * @used_count: Number of RBDs handled to allocator to use for allocation
110
 * @write_actual:
111 112
 * @rx_free: list of RBDs with allocated RB ready for use
 * @rx_used: list of RBDs with no RB attached
113 114 115 116
 * @need_update: flag to indicate we need to update read/write index
 * @rb_stts: driver's pointer to receive buffer status
 * @rb_stts_dma: bus address of receive buffer status
 * @lock:
117
 * @queue: actual rx queue. Not used for multi-rx queue.
118 119 120
 *
 * NOTE:  rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
 */
121
struct iwl_rxq {
122 123
	int id;
	void *bd;
124
	dma_addr_t bd_dma;
125 126
	__le32 *used_bd;
	dma_addr_t used_bd_dma;
127 128 129
	u32 read;
	u32 write;
	u32 free_count;
130
	u32 used_count;
131
	u32 write_actual;
132
	u32 queue_size;
133 134
	struct list_head rx_free;
	struct list_head rx_used;
135
	bool need_update;
136 137 138
	struct iwl_rb_status *rb_stts;
	dma_addr_t rb_stts_dma;
	spinlock_t lock;
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
	struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
};

/**
 * struct iwl_rb_allocator - Rx allocator
 * @req_pending: number of requests the allcator had not processed yet
 * @req_ready: number of requests honored and ready for claiming
 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
 *	the queue. This is a list of &struct iwl_rx_mem_buffer
 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
 *	of &struct iwl_rx_mem_buffer
 * @lock: protects the rbd_allocated and rbd_empty lists
 * @alloc_wq: work queue for background calls
 * @rx_alloc: work struct for background calls
 */
struct iwl_rb_allocator {
	atomic_t req_pending;
	atomic_t req_ready;
	struct list_head rbd_allocated;
	struct list_head rbd_empty;
	spinlock_t lock;
	struct workqueue_struct *alloc_wq;
	struct work_struct rx_alloc;
162 163
};

E
Emmanuel Grumbach 已提交
164 165 166 167 168 169
struct iwl_dma_ptr {
	dma_addr_t dma;
	void *addr;
	size_t size;
};

170 171 172 173
/**
 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
 * @index -- current index
 */
174
static inline int iwl_queue_inc_wrap(int index)
175
{
176
	return ++index & (TFD_QUEUE_SIZE_MAX - 1);
177 178 179 180 181 182
}

/**
 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
 * @index -- current index
 */
183
static inline int iwl_queue_dec_wrap(int index)
184
{
185
	return --index & (TFD_QUEUE_SIZE_MAX - 1);
186 187
}

188 189 190
struct iwl_cmd_meta {
	/* only for SYNC commands, iff the reply skb is wanted */
	struct iwl_host_cmd *source;
191
	u32 flags;
192 193 194 195 196 197 198
};

/*
 * Generic queue structure
 *
 * Contains common data for Rx and Tx queues.
 *
199 200
 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
201 202 203 204
 * there might be HW changes in the future). For the normal TX
 * queues, n_window, which is the size of the software queue data
 * is also 256; however, for the command queue, n_window is only
 * 32 since we don't need so many commands pending. Since the HW
205
 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
206
 * the software buffers (in the variables @meta, @txb in struct
207 208
 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
 * the same struct) have 256.
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
 * This means that we end up with the following:
 *  HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
 *  SW entries:           | 0      | ... | 31          |
 * where N is a number between 0 and 7. This means that the SW
 * data is a window overlayed over the HW queue.
 */
struct iwl_queue {
	int write_ptr;       /* 1-st empty entry (index) host_w*/
	int read_ptr;         /* last used entry (index) host_r*/
	/* use for monitoring and recovering the stuck queue */
	dma_addr_t dma_addr;   /* physical addr for BD's */
	int n_window;	       /* safe queue window */
	u32 id;
	int low_mark;	       /* low watermark, resume queue if free
				* space more than this */
	int high_mark;         /* high watermark, stop queue if free
				* space less than this */
};

228 229 230
#define TFD_TX_CMD_SLOTS 256
#define TFD_CMD_SLOTS 32

231 232 233
/*
 * The FH will write back to the first TB only, so we need
 * to copy some data into the buffer regardless of whether
234 235 236 237 238
 * it should be mapped or not. This indicates how big the
 * first TB must be to include the scratch buffer. Since
 * the scratch is 4 bytes at offset 12, it's 16 now. If we
 * make it bigger then allocations will be bigger and copy
 * slower, so that's probably not useful.
239
 */
240
#define IWL_HCMD_SCRATCHBUF_SIZE	16
241

242
struct iwl_pcie_txq_entry {
243 244
	struct iwl_device_cmd *cmd;
	struct sk_buff *skb;
245 246
	/* buffer to free after command completes */
	const void *free_buf;
247 248 249
	struct iwl_cmd_meta meta;
};

250 251 252 253 254 255
struct iwl_pcie_txq_scratch_buf {
	struct iwl_cmd_header hdr;
	u8 buf[8];
	__le32 scratch;
};

256
/**
257
 * struct iwl_txq - Tx Queue for DMA
258
 * @q: generic Rx/Tx queue descriptor
259
 * @tfds: transmit frame descriptors (DMA memory)
260 261 262 263
 * @scratchbufs: start of command headers, including scratch buffers, for
 *	the writeback -- this is DMA memory and an array holding one buffer
 *	for each command on the queue
 * @scratchbufs_dma: DMA address for the scratchbufs start
264 265 266 267
 * @entries: transmit entries (driver state)
 * @lock: queue lock
 * @stuck_timer: timer that fires if queue gets stuck
 * @trans_pcie: pointer back to transport (for timer)
268
 * @need_update: indicates need to update read/write index
269
 * @active: stores if queue is active
270
 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
271
 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
272 273
 * @frozen: tx stuck queue timer is frozen
 * @frozen_expiry_remainder: remember how long until the timer fires
274 275 276 277
 *
 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
 * descriptors) and required locking structures.
 */
278
struct iwl_txq {
279 280
	struct iwl_queue q;
	struct iwl_tfd *tfds;
281 282
	struct iwl_pcie_txq_scratch_buf *scratchbufs;
	dma_addr_t scratchbufs_dma;
283
	struct iwl_pcie_txq_entry *entries;
284
	spinlock_t lock;
285
	unsigned long frozen_expiry_remainder;
286 287
	struct timer_list stuck_timer;
	struct iwl_trans_pcie *trans_pcie;
288
	bool need_update;
289
	bool frozen;
290
	u8 active;
291
	bool ampdu;
292
	bool block;
293
	unsigned long wd_timeout;
294
	struct sk_buff_head overflow_q;
295 296
};

297 298 299 300 301 302 303
static inline dma_addr_t
iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
{
	return txq->scratchbufs_dma +
	       sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
}

304 305 306 307 308
struct iwl_tso_hdr_page {
	struct page *page;
	u8 *pos;
};

309 310
/**
 * struct iwl_trans_pcie - PCIe transport specific data
311
 * @rxq: all the RX queue data
312
 * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues
313
 * @global_table: table mapping received VID from hw to rxb
314
 * @rba: allocator for RX replenishing
315
 * @drv - pointer to iwl_drv
316
 * @trans: pointer to the generic transport area
317 318
 * @scd_base_addr: scheduler sram base address in SRAM
 * @scd_bc_tbls: pointer to the byte count table of the scheduler
319
 * @kw: keep warm address
320 321
 * @pci_dev: basic pci-network driver stuff
 * @hw_base: pci hardware address support
322 323
 * @ucode_write_complete: indicates that the ucode has been copied.
 * @ucode_write_waitq: wait queue for uCode load
324
 * @cmd_queue - command queue number
325
 * @rx_buf_size: Rx buffer size
326
 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
327
 * @scd_set_active: should the transport configure the SCD for HCMD queue
328
 * @wide_cmd_header: true when ucode supports wide command header format
329 330
 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
 *	frame.
331
 * @rx_page_order: page order for receive buffer size
332
 * @reg_lock: protect hw register access
333
 * @mutex: to protect stop_device / start_fw / start_hw
334
 * @cmd_in_flight: true when we have a host command in flight
335 336 337
 * @fw_mon_phys: physical address of the buffer for the firmware monitor
 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
 * @fw_mon_size: size of the buffer for the firmware monitor
338 339
 */
struct iwl_trans_pcie {
340
	struct iwl_rxq *rxq;
341 342
	struct iwl_rx_mem_buffer rx_pool[MQ_RX_POOL_SIZE];
	struct iwl_rx_mem_buffer *global_table[MQ_RX_TABLE_SIZE];
343
	struct iwl_rb_allocator rba;
344
	struct iwl_trans *trans;
345
	struct iwl_drv *drv;
346

347 348 349
	struct net_device napi_dev;
	struct napi_struct napi;

350 351
	struct __percpu iwl_tso_hdr_page *tso_hdr_page;

352 353 354 355 356
	/* INT ICT Table */
	__le32 *ict_tbl;
	dma_addr_t ict_tbl_dma;
	int ict_index;
	bool use_ict;
357
	bool is_down;
358
	struct isr_statistics isr_stats;
359

J
Johannes Berg 已提交
360
	spinlock_t irq_lock;
361
	struct mutex mutex;
362
	u32 inta_mask;
363 364
	u32 scd_base_addr;
	struct iwl_dma_ptr scd_bc_tbls;
365
	struct iwl_dma_ptr kw;
366

367
	struct iwl_txq *txq;
368
	unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
369
	unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
370 371 372 373

	/* PCI bus related data */
	struct pci_dev *pci_dev;
	void __iomem *hw_base;
374 375 376

	bool ucode_write_complete;
	wait_queue_head_t ucode_write_waitq;
377
	wait_queue_head_t wait_command_queue;
378
	wait_queue_head_t d0i3_waitq;
379

380
	u8 cmd_queue;
381
	u8 cmd_fifo;
382
	unsigned int cmd_q_wdg_timeout;
383 384
	u8 n_no_reclaim_cmds;
	u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
385

386
	enum iwl_amsdu_size rx_buf_size;
387
	bool bc_table_dword;
388
	bool scd_set_active;
389
	bool wide_cmd_header;
390
	bool sw_csum_tx;
391
	u32 rx_page_order;
392

393 394
	/*protect hw register */
	spinlock_t reg_lock;
395
	bool cmd_hold_nic_awake;
396 397 398 399 400
	bool ref_cmd_in_flight;

	/* protect ref counter */
	spinlock_t ref_lock;
	u32 ref_count;
401 402 403 404

	dma_addr_t fw_mon_phys;
	struct page *fw_mon_page;
	u32 fw_mon_size;
405 406
};

407 408 409 410 411
static inline struct iwl_trans_pcie *
IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
{
	return (void *)trans->trans_specific;
}
412

413 414 415 416 417 418 419
static inline struct iwl_trans *
iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
{
	return container_of((void *)trans_pcie, struct iwl_trans,
			    trans_specific);
}

420 421 422 423
/*
 * Convention: trans API functions: iwl_trans_pcie_XXX
 *	Other functions: iwl_pcie_XXX
 */
424 425 426 427 428
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg);
void iwl_trans_pcie_free(struct iwl_trans *trans);

429 430 431
/*****************************************************
* RX
******************************************************/
432
int iwl_pcie_rx_init(struct iwl_trans *trans);
433
irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
434 435
int iwl_pcie_rx_stop(struct iwl_trans *trans);
void iwl_pcie_rx_free(struct iwl_trans *trans);
436

437
/*****************************************************
438
* ICT - interrupt handling
439
******************************************************/
440
irqreturn_t iwl_pcie_isr(int irq, void *data);
441 442 443 444
int iwl_pcie_alloc_ict(struct iwl_trans *trans);
void iwl_pcie_free_ict(struct iwl_trans *trans);
void iwl_pcie_reset_ict(struct iwl_trans *trans);
void iwl_pcie_disable_ict(struct iwl_trans *trans);
445

446 447 448
/*****************************************************
* TX / HCMD
******************************************************/
449 450 451 452
int iwl_pcie_tx_init(struct iwl_trans *trans);
void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
int iwl_pcie_tx_stop(struct iwl_trans *trans);
void iwl_pcie_tx_free(struct iwl_trans *trans);
453
void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
454 455
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout);
456 457
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
				bool configure_scd);
458 459
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id);
460
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
461
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
462
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
463
			    struct iwl_rx_cmd_buffer *rxb);
464 465
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs);
466 467
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);

468 469 470
void iwl_trans_pcie_ref(struct iwl_trans *trans);
void iwl_trans_pcie_unref(struct iwl_trans *trans);

471 472 473 474 475 476 477
static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	return le16_to_cpu(tb->hi_n_len) >> 4;
}

478 479 480
/*****************************************************
* Error handling
******************************************************/
481
void iwl_pcie_dump_csr(struct iwl_trans *trans);
482

483 484 485
/*****************************************************
* Helpers
******************************************************/
486 487
static inline void iwl_disable_interrupts(struct iwl_trans *trans)
{
488
	clear_bit(STATUS_INT_ENABLED, &trans->status);
489 490

	/* disable interrupts from uCode/NIC to host */
491
	iwl_write32(trans, CSR_INT_MASK, 0x00000000);
492 493 494

	/* acknowledge/clear/reset any interrupts still pending
	 * from uCode or flow handler (Rx/Tx DMA) */
495 496
	iwl_write32(trans, CSR_INT, 0xffffffff);
	iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
497 498 499 500 501
	IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
}

static inline void iwl_enable_interrupts(struct iwl_trans *trans)
{
D
Don Fry 已提交
502
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
503 504

	IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
505
	set_bit(STATUS_INT_ENABLED, &trans->status);
506
	trans_pcie->inta_mask = CSR_INI_SET_MASK;
507
	iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
508 509
}

510 511
static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
{
512 513
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

514
	IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
515 516
	trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
	iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
517 518
}

519
static inline void iwl_wake_queue(struct iwl_trans *trans,
520
				  struct iwl_txq *txq)
521
{
522 523 524 525 526
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
		IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
		iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
527
	}
528 529 530
}

static inline void iwl_stop_queue(struct iwl_trans *trans,
531
				  struct iwl_txq *txq)
532
{
533
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
534

535 536 537 538 539 540
	if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
		iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
		IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
	} else
		IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
				    txq->q.id);
541 542
}

543
static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
544 545 546 547 548 549 550 551 552 553 554
{
	return q->write_ptr >= q->read_ptr ?
		(i >= q->read_ptr && i < q->write_ptr) :
		!(i < q->read_ptr && i >= q->write_ptr);
}

static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
{
	return index & (q->n_window - 1);
}

555 556 557 558 559 560
static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
{
	return !(iwl_read32(trans, CSR_GP_CNTRL) &
		CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
}

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
						  u32 reg, u32 mask, u32 value)
{
	u32 v;

#ifdef CONFIG_IWLWIFI_DEBUG
	WARN_ON_ONCE(value & ~mask);
#endif

	v = iwl_read32(trans, reg);
	v &= ~mask;
	v |= value;
	iwl_write32(trans, reg, v);
}

static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
					      u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
}

static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
					    u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
}

588 589
void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);

590 591 592 593 594 595 596 597 598
#ifdef CONFIG_IWLWIFI_DEBUGFS
int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
#else
static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
{
	return 0;
}
#endif

599 600 601
int iwl_pci_fw_exit_d0i3(struct iwl_trans *trans);
int iwl_pci_fw_enter_d0i3(struct iwl_trans *trans);

602
#endif /* __iwl_trans_int_pcie_h__ */