internal.h 17.7 KB
Newer Older
1 2
/******************************************************************************
 *
3 4
 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
26
 *  Intel Linux Wireless <linuxwifi@intel.com>
27 28 29 30 31 32
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
#ifndef __iwl_trans_int_pcie_h__
#define __iwl_trans_int_pcie_h__

E
Emmanuel Grumbach 已提交
33 34 35
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/skbuff.h>
36
#include <linux/wait.h>
37
#include <linux/pci.h>
38
#include <linux/timer.h>
E
Emmanuel Grumbach 已提交
39

40
#include "iwl-fh.h"
E
Emmanuel Grumbach 已提交
41 42 43 44
#include "iwl-csr.h"
#include "iwl-trans.h"
#include "iwl-debug.h"
#include "iwl-io.h"
45
#include "iwl-op-mode.h"
E
Emmanuel Grumbach 已提交
46

J
Johannes Berg 已提交
47 48 49 50 51 52
/* We need 2 entries for the TX command and header, and another one might
 * be needed for potential data in the SKB's head. The remaining ones can
 * be used for frags.
 */
#define IWL_PCIE_MAX_FRAGS (IWL_NUM_OF_TBS - 3)

53 54 55 56 57 58 59 60 61
/*
 * RX related structures and functions
 */
#define RX_NUM_QUEUES 1
#define RX_POST_REQ_ALLOC 2
#define RX_CLAIM_REQ_ALLOC 8
#define RX_POOL_SIZE ((RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC) * RX_NUM_QUEUES)
#define RX_LOW_WATERMARK 8

E
Emmanuel Grumbach 已提交
62
struct iwl_host_cmd;
63

64 65 66
/*This file includes the declaration that are internal to the
 * trans_pcie layer */

67 68 69 70 71 72
struct iwl_rx_mem_buffer {
	dma_addr_t page_dma;
	struct page *page;
	struct list_head list;
};

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
/**
 * struct isr_statistics - interrupt statistics
 *
 */
struct isr_statistics {
	u32 hw;
	u32 sw;
	u32 err_code;
	u32 sch;
	u32 alive;
	u32 rfkill;
	u32 ctkill;
	u32 wakeup;
	u32 rx;
	u32 tx;
	u32 unhandled;
};

91
/**
92
 * struct iwl_rxq - Rx queue
93 94 95 96 97
 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
 * @read: Shared index to newest available Rx buffer
 * @write: Shared index to oldest written Rx packet
 * @free_count: Number of pre-allocated buffers in rx_free
98
 * @used_count: Number of RBDs handled to allocator to use for allocation
99
 * @write_actual:
100 101
 * @rx_free: list of RBDs with allocated RB ready for use
 * @rx_used: list of RBDs with no RB attached
102 103 104 105
 * @need_update: flag to indicate we need to update read/write index
 * @rb_stts: driver's pointer to receive buffer status
 * @rb_stts_dma: bus address of receive buffer status
 * @lock:
106 107
 * @pool: initial pool of iwl_rx_mem_buffer for the queue
 * @queue: actual rx queue
108 109 110
 *
 * NOTE:  rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
 */
111
struct iwl_rxq {
112 113 114 115 116
	__le32 *bd;
	dma_addr_t bd_dma;
	u32 read;
	u32 write;
	u32 free_count;
117
	u32 used_count;
118 119 120
	u32 write_actual;
	struct list_head rx_free;
	struct list_head rx_used;
121
	bool need_update;
122 123 124
	struct iwl_rb_status *rb_stts;
	dma_addr_t rb_stts_dma;
	spinlock_t lock;
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
	struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE];
	struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
};

/**
 * struct iwl_rb_allocator - Rx allocator
 * @pool: initial pool of allocator
 * @req_pending: number of requests the allcator had not processed yet
 * @req_ready: number of requests honored and ready for claiming
 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
 *	the queue. This is a list of &struct iwl_rx_mem_buffer
 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
 *	of &struct iwl_rx_mem_buffer
 * @lock: protects the rbd_allocated and rbd_empty lists
 * @alloc_wq: work queue for background calls
 * @rx_alloc: work struct for background calls
 */
struct iwl_rb_allocator {
	struct iwl_rx_mem_buffer pool[RX_POOL_SIZE];
	atomic_t req_pending;
	atomic_t req_ready;
	struct list_head rbd_allocated;
	struct list_head rbd_empty;
	spinlock_t lock;
	struct workqueue_struct *alloc_wq;
	struct work_struct rx_alloc;
151 152
};

E
Emmanuel Grumbach 已提交
153 154 155 156 157 158
struct iwl_dma_ptr {
	dma_addr_t dma;
	void *addr;
	size_t size;
};

159 160 161 162
/**
 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
 * @index -- current index
 */
163
static inline int iwl_queue_inc_wrap(int index)
164
{
165
	return ++index & (TFD_QUEUE_SIZE_MAX - 1);
166 167 168 169 170 171
}

/**
 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
 * @index -- current index
 */
172
static inline int iwl_queue_dec_wrap(int index)
173
{
174
	return --index & (TFD_QUEUE_SIZE_MAX - 1);
175 176
}

177 178 179
struct iwl_cmd_meta {
	/* only for SYNC commands, iff the reply skb is wanted */
	struct iwl_host_cmd *source;
180
	u32 flags;
181 182 183 184 185 186 187
};

/*
 * Generic queue structure
 *
 * Contains common data for Rx and Tx queues.
 *
188 189
 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
190 191 192 193
 * there might be HW changes in the future). For the normal TX
 * queues, n_window, which is the size of the software queue data
 * is also 256; however, for the command queue, n_window is only
 * 32 since we don't need so many commands pending. Since the HW
194
 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
195
 * the software buffers (in the variables @meta, @txb in struct
196 197
 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
 * the same struct) have 256.
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
 * This means that we end up with the following:
 *  HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
 *  SW entries:           | 0      | ... | 31          |
 * where N is a number between 0 and 7. This means that the SW
 * data is a window overlayed over the HW queue.
 */
struct iwl_queue {
	int write_ptr;       /* 1-st empty entry (index) host_w*/
	int read_ptr;         /* last used entry (index) host_r*/
	/* use for monitoring and recovering the stuck queue */
	dma_addr_t dma_addr;   /* physical addr for BD's */
	int n_window;	       /* safe queue window */
	u32 id;
	int low_mark;	       /* low watermark, resume queue if free
				* space more than this */
	int high_mark;         /* high watermark, stop queue if free
				* space less than this */
};

217 218 219
#define TFD_TX_CMD_SLOTS 256
#define TFD_CMD_SLOTS 32

220 221 222
/*
 * The FH will write back to the first TB only, so we need
 * to copy some data into the buffer regardless of whether
223 224 225 226 227
 * it should be mapped or not. This indicates how big the
 * first TB must be to include the scratch buffer. Since
 * the scratch is 4 bytes at offset 12, it's 16 now. If we
 * make it bigger then allocations will be bigger and copy
 * slower, so that's probably not useful.
228
 */
229
#define IWL_HCMD_SCRATCHBUF_SIZE	16
230

231
struct iwl_pcie_txq_entry {
232 233
	struct iwl_device_cmd *cmd;
	struct sk_buff *skb;
234 235
	/* buffer to free after command completes */
	const void *free_buf;
236 237 238
	struct iwl_cmd_meta meta;
};

239 240 241 242 243 244
struct iwl_pcie_txq_scratch_buf {
	struct iwl_cmd_header hdr;
	u8 buf[8];
	__le32 scratch;
};

245
/**
246
 * struct iwl_txq - Tx Queue for DMA
247
 * @q: generic Rx/Tx queue descriptor
248
 * @tfds: transmit frame descriptors (DMA memory)
249 250 251 252
 * @scratchbufs: start of command headers, including scratch buffers, for
 *	the writeback -- this is DMA memory and an array holding one buffer
 *	for each command on the queue
 * @scratchbufs_dma: DMA address for the scratchbufs start
253 254 255 256
 * @entries: transmit entries (driver state)
 * @lock: queue lock
 * @stuck_timer: timer that fires if queue gets stuck
 * @trans_pcie: pointer back to transport (for timer)
257
 * @need_update: indicates need to update read/write index
258
 * @active: stores if queue is active
259
 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
260
 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
261 262
 * @frozen: tx stuck queue timer is frozen
 * @frozen_expiry_remainder: remember how long until the timer fires
263 264 265 266
 *
 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
 * descriptors) and required locking structures.
 */
267
struct iwl_txq {
268 269
	struct iwl_queue q;
	struct iwl_tfd *tfds;
270 271
	struct iwl_pcie_txq_scratch_buf *scratchbufs;
	dma_addr_t scratchbufs_dma;
272
	struct iwl_pcie_txq_entry *entries;
273
	spinlock_t lock;
274
	unsigned long frozen_expiry_remainder;
275 276
	struct timer_list stuck_timer;
	struct iwl_trans_pcie *trans_pcie;
277
	bool need_update;
278
	bool frozen;
279
	u8 active;
280
	bool ampdu;
281
	bool block;
282
	unsigned long wd_timeout;
283 284
};

285 286 287 288 289 290 291
static inline dma_addr_t
iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
{
	return txq->scratchbufs_dma +
	       sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
}

292 293 294 295 296
struct iwl_tso_hdr_page {
	struct page *page;
	u8 *pos;
};

297 298
/**
 * struct iwl_trans_pcie - PCIe transport specific data
299
 * @rxq: all the RX queue data
300
 * @rba: allocator for RX replenishing
301
 * @drv - pointer to iwl_drv
302
 * @trans: pointer to the generic transport area
303 304
 * @scd_base_addr: scheduler sram base address in SRAM
 * @scd_bc_tbls: pointer to the byte count table of the scheduler
305
 * @kw: keep warm address
306 307
 * @pci_dev: basic pci-network driver stuff
 * @hw_base: pci hardware address support
308 309
 * @ucode_write_complete: indicates that the ucode has been copied.
 * @ucode_write_waitq: wait queue for uCode load
310
 * @cmd_queue - command queue number
311
 * @rx_buf_size: Rx buffer size
312
 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
313
 * @scd_set_active: should the transport configure the SCD for HCMD queue
314
 * @wide_cmd_header: true when ucode supports wide command header format
315 316
 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
 *	frame.
317
 * @rx_page_order: page order for receive buffer size
318
 * @reg_lock: protect hw register access
319
 * @mutex: to protect stop_device / start_fw / start_hw
320
 * @cmd_in_flight: true when we have a host command in flight
321 322 323
 * @fw_mon_phys: physical address of the buffer for the firmware monitor
 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
 * @fw_mon_size: size of the buffer for the firmware monitor
324 325
 */
struct iwl_trans_pcie {
326
	struct iwl_rxq rxq;
327
	struct iwl_rb_allocator rba;
328
	struct iwl_trans *trans;
329
	struct iwl_drv *drv;
330

331 332 333
	struct net_device napi_dev;
	struct napi_struct napi;

334 335
	struct __percpu iwl_tso_hdr_page *tso_hdr_page;

336 337 338 339 340
	/* INT ICT Table */
	__le32 *ict_tbl;
	dma_addr_t ict_tbl_dma;
	int ict_index;
	bool use_ict;
341
	bool is_down;
342
	struct isr_statistics isr_stats;
343

J
Johannes Berg 已提交
344
	spinlock_t irq_lock;
345
	struct mutex mutex;
346
	u32 inta_mask;
347 348
	u32 scd_base_addr;
	struct iwl_dma_ptr scd_bc_tbls;
349
	struct iwl_dma_ptr kw;
350

351
	struct iwl_txq *txq;
352
	unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
353
	unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
354 355 356 357

	/* PCI bus related data */
	struct pci_dev *pci_dev;
	void __iomem *hw_base;
358 359 360

	bool ucode_write_complete;
	wait_queue_head_t ucode_write_waitq;
361 362
	wait_queue_head_t wait_command_queue;

363
	u8 cmd_queue;
364
	u8 cmd_fifo;
365
	unsigned int cmd_q_wdg_timeout;
366 367
	u8 n_no_reclaim_cmds;
	u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
368

369
	enum iwl_amsdu_size rx_buf_size;
370
	bool bc_table_dword;
371
	bool scd_set_active;
372
	bool wide_cmd_header;
373
	bool sw_csum_tx;
374
	u32 rx_page_order;
375

376 377
	/*protect hw register */
	spinlock_t reg_lock;
378
	bool cmd_hold_nic_awake;
379 380 381 382 383
	bool ref_cmd_in_flight;

	/* protect ref counter */
	spinlock_t ref_lock;
	u32 ref_count;
384 385 386 387

	dma_addr_t fw_mon_phys;
	struct page *fw_mon_page;
	u32 fw_mon_size;
388 389
};

390 391 392 393 394
static inline struct iwl_trans_pcie *
IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
{
	return (void *)trans->trans_specific;
}
395

396 397 398 399 400 401 402
static inline struct iwl_trans *
iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
{
	return container_of((void *)trans_pcie, struct iwl_trans,
			    trans_specific);
}

403 404 405 406
/*
 * Convention: trans API functions: iwl_trans_pcie_XXX
 *	Other functions: iwl_pcie_XXX
 */
407 408 409 410 411
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg);
void iwl_trans_pcie_free(struct iwl_trans *trans);

412 413 414
/*****************************************************
* RX
******************************************************/
415
int iwl_pcie_rx_init(struct iwl_trans *trans);
416
irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
417 418
int iwl_pcie_rx_stop(struct iwl_trans *trans);
void iwl_pcie_rx_free(struct iwl_trans *trans);
419

420
/*****************************************************
421
* ICT - interrupt handling
422
******************************************************/
423
irqreturn_t iwl_pcie_isr(int irq, void *data);
424 425 426 427
int iwl_pcie_alloc_ict(struct iwl_trans *trans);
void iwl_pcie_free_ict(struct iwl_trans *trans);
void iwl_pcie_reset_ict(struct iwl_trans *trans);
void iwl_pcie_disable_ict(struct iwl_trans *trans);
428

429 430 431
/*****************************************************
* TX / HCMD
******************************************************/
432 433 434 435
int iwl_pcie_tx_init(struct iwl_trans *trans);
void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
int iwl_pcie_tx_stop(struct iwl_trans *trans);
void iwl_pcie_tx_free(struct iwl_trans *trans);
436
void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
437 438
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout);
439 440
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
				bool configure_scd);
441 442
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id);
443
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
444
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
445
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
446
			    struct iwl_rx_cmd_buffer *rxb);
447 448
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs);
449 450
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);

451 452 453
void iwl_trans_pcie_ref(struct iwl_trans *trans);
void iwl_trans_pcie_unref(struct iwl_trans *trans);

454 455 456 457 458 459 460
static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	return le16_to_cpu(tb->hi_n_len) >> 4;
}

461 462 463
/*****************************************************
* Error handling
******************************************************/
464
void iwl_pcie_dump_csr(struct iwl_trans *trans);
465

466 467 468
/*****************************************************
* Helpers
******************************************************/
469 470
static inline void iwl_disable_interrupts(struct iwl_trans *trans)
{
471
	clear_bit(STATUS_INT_ENABLED, &trans->status);
472 473

	/* disable interrupts from uCode/NIC to host */
474
	iwl_write32(trans, CSR_INT_MASK, 0x00000000);
475 476 477

	/* acknowledge/clear/reset any interrupts still pending
	 * from uCode or flow handler (Rx/Tx DMA) */
478 479
	iwl_write32(trans, CSR_INT, 0xffffffff);
	iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
480 481 482 483 484
	IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
}

static inline void iwl_enable_interrupts(struct iwl_trans *trans)
{
D
Don Fry 已提交
485
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
486 487

	IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
488
	set_bit(STATUS_INT_ENABLED, &trans->status);
489
	trans_pcie->inta_mask = CSR_INI_SET_MASK;
490
	iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
491 492
}

493 494
static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
{
495 496
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

497
	IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
498 499
	trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
	iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
500 501
}

502
static inline void iwl_wake_queue(struct iwl_trans *trans,
503
				  struct iwl_txq *txq)
504
{
505 506 507 508 509
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
		IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
		iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
510
	}
511 512 513
}

static inline void iwl_stop_queue(struct iwl_trans *trans,
514
				  struct iwl_txq *txq)
515
{
516
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
517

518 519 520 521 522 523
	if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
		iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
		IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
	} else
		IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
				    txq->q.id);
524 525
}

526
static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
527 528 529 530 531 532 533 534 535 536 537
{
	return q->write_ptr >= q->read_ptr ?
		(i >= q->read_ptr && i < q->write_ptr) :
		!(i < q->read_ptr && i >= q->write_ptr);
}

static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
{
	return index & (q->n_window - 1);
}

538 539 540 541 542 543
static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
{
	return !(iwl_read32(trans, CSR_GP_CNTRL) &
		CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
						  u32 reg, u32 mask, u32 value)
{
	u32 v;

#ifdef CONFIG_IWLWIFI_DEBUG
	WARN_ON_ONCE(value & ~mask);
#endif

	v = iwl_read32(trans, reg);
	v &= ~mask;
	v |= value;
	iwl_write32(trans, reg, v);
}

static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
					      u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
}

static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
					    u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
}

571 572
void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);

573 574 575 576 577 578 579 580 581
#ifdef CONFIG_IWLWIFI_DEBUGFS
int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
#else
static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
{
	return 0;
}
#endif

582
#endif /* __iwl_trans_int_pcie_h__ */