dma.c 51.1 KB
Newer Older
1 2 3
/*
 * linux/arch/arm/plat-omap/dma.c
 *
T
Tony Lindgren 已提交
4
 * Copyright (C) 2003 - 2008 Nokia Corporation
5
 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
6 7 8
 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
 * Graphics DMA and LCD DMA graphics tranformations
 * by Imre Deak <imre.deak@nokia.com>
9
 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
10
 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
11 12
 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
16 17
 * Support functions for the OMAP internal DMA channels.
 *
18 19 20 21
 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
 * Converted DMA library into DMA platform driver.
 *	- G, Manjunath Kondaiah <manjugk@ti.com>
 *
22 23 24 25 26 27 28 29 30 31 32 33
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
34
#include <linux/irq.h>
T
Tony Lindgren 已提交
35
#include <linux/io.h>
36
#include <linux/slab.h>
37
#include <linux/delay.h>
38

39
#include <plat-omap/dma-omap.h>
40

41 42 43 44 45 46 47 48 49
/*
 * MAX_LOGICAL_DMA_CH_COUNT: the maximum number of logical DMA
 * channels that an instance of the SDMA IP block can support.  Used
 * to size arrays.  (The actual maximum on a particular SoC may be less
 * than this -- for example, OMAP1 SDMA instances only support 17 logical
 * DMA channels.)
 */
#define MAX_LOGICAL_DMA_CH_COUNT		32

50 51 52 53 54 55 56 57
#undef DEBUG

#ifndef CONFIG_ARCH_OMAP1
enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
	DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
};

enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
58
#endif
59

T
Tony Lindgren 已提交
60
#define OMAP_DMA_ACTIVE			0x01
61
#define OMAP2_DMA_CSR_CLEAR_MASK	0xffffffff
62

T
Tony Lindgren 已提交
63
#define OMAP_FUNC_MUX_ARM_BASE		(0xfffe1000 + 0xec)
64

65 66 67
static struct omap_system_dma_plat_info *p;
static struct omap_dma_dev_attr *d;

T
Tony Lindgren 已提交
68
static int enable_1510_mode;
69
static u32 errata;
70

71 72 73 74 75 76
static struct omap_dma_global_context_registers {
	u32 dma_irqenable_l0;
	u32 dma_ocp_sysconfig;
	u32 dma_gcr;
} omap_dma_global_context;

77 78 79 80 81 82 83 84 85 86 87 88 89
struct dma_link_info {
	int *linked_dmach_q;
	int no_of_lchs_linked;

	int q_count;
	int q_tail;
	int q_head;

	int chain_state;
	int chain_mode;

};

90 91 92
static struct dma_link_info *dma_linked_lch;

#ifndef CONFIG_ARCH_OMAP1
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124

/* Chain handling macros */
#define OMAP_DMA_CHAIN_QINIT(chain_id)					\
	do {								\
		dma_linked_lch[chain_id].q_head =			\
		dma_linked_lch[chain_id].q_tail =			\
		dma_linked_lch[chain_id].q_count = 0;			\
	} while (0)
#define OMAP_DMA_CHAIN_QFULL(chain_id)					\
		(dma_linked_lch[chain_id].no_of_lchs_linked ==		\
		dma_linked_lch[chain_id].q_count)
#define OMAP_DMA_CHAIN_QLAST(chain_id)					\
	do {								\
		((dma_linked_lch[chain_id].no_of_lchs_linked-1) ==	\
		dma_linked_lch[chain_id].q_count)			\
	} while (0)
#define OMAP_DMA_CHAIN_QEMPTY(chain_id)					\
		(0 == dma_linked_lch[chain_id].q_count)
#define __OMAP_DMA_CHAIN_INCQ(end)					\
	((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
#define OMAP_DMA_CHAIN_INCQHEAD(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head);	\
		dma_linked_lch[chain_id].q_count--;			\
	} while (0)

#define OMAP_DMA_CHAIN_INCQTAIL(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail);	\
		dma_linked_lch[chain_id].q_count++; \
	} while (0)
#endif
125 126

static int dma_lch_count;
127
static int dma_chan_count;
128
static int omap_dma_reserve_channels;
129 130

static spinlock_t dma_chan_lock;
131
static struct omap_dma_lch *dma_chan;
132

133 134 135 136
static inline void disable_lnk(int lch);
static void omap_disable_channel_irq(int lch);
static inline void omap_enable_channel_irq(int lch);

137
#define REVISIT_24XX()		printk(KERN_ERR "FIXME: no %s on 24xx\n", \
138
						__func__);
139 140 141

#ifdef CONFIG_ARCH_OMAP15XX
/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
142
static int omap_dma_in_1510_mode(void)
143 144 145 146 147 148 149 150
{
	return enable_1510_mode;
}
#else
#define omap_dma_in_1510_mode()		0
#endif

#ifdef CONFIG_ARCH_OMAP1
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
static inline int get_gdma_dev(int req)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;

	return ((omap_readl(reg) >> shift) & 0x3f) + 1;
}

static inline void set_gdma_dev(int req, int dev)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;
	u32 l;

	l = omap_readl(reg);
	l &= ~(0x3f << shift);
	l |= (dev - 1) << shift;
	omap_writel(l, reg);
}
170 171
#else
#define set_gdma_dev(req, dev)	do {} while (0)
172 173
#define omap_readl(reg)		0
#define omap_writel(val, reg)	do {} while (0)
174
#endif
175

176
#ifdef CONFIG_ARCH_OMAP1
177
void omap_set_dma_priority(int lch, int dst_port, int priority)
178 179 180 181
{
	unsigned long reg;
	u32 l;

182
	if (dma_omap1()) {
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
		switch (dst_port) {
		case OMAP_DMA_PORT_OCP_T1:	/* FFFECC00 */
			reg = OMAP_TC_OCPT1_PRIOR;
			break;
		case OMAP_DMA_PORT_OCP_T2:	/* FFFECCD0 */
			reg = OMAP_TC_OCPT2_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFF:	/* FFFECC08 */
			reg = OMAP_TC_EMIFF_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFS:	/* FFFECC04 */
			reg = OMAP_TC_EMIFS_PRIOR;
			break;
		default:
			BUG();
			return;
		}
		l = omap_readl(reg);
		l &= ~(0xf << 8);
		l |= (priority & 0xf) << 8;
		omap_writel(l, reg);
	}
205 206
}
#endif
207

208 209 210 211 212 213 214 215 216 217 218
#ifdef CONFIG_ARCH_OMAP2PLUS
void omap_set_dma_priority(int lch, int dst_port, int priority)
{
	u32 ccr;

	ccr = p->dma_read(CCR, lch);
	if (priority)
		ccr |= (1 << 6);
	else
		ccr &= ~(1 << 6);
	p->dma_write(ccr, CCR, lch);
219
}
220
#endif
T
Tony Lindgren 已提交
221
EXPORT_SYMBOL(omap_set_dma_priority);
222 223

void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
224 225
				  int frame_count, int sync_mode,
				  int dma_trigger, int src_or_dst_synch)
226
{
227 228
	u32 l;

229
	l = p->dma_read(CSDP, lch);
230 231
	l &= ~0x03;
	l |= data_type;
232
	p->dma_write(l, CSDP, lch);
233

234
	if (dma_omap1()) {
235 236
		u16 ccr;

237
		ccr = p->dma_read(CCR, lch);
238
		ccr &= ~(1 << 5);
239
		if (sync_mode == OMAP_DMA_SYNC_FRAME)
240
			ccr |= 1 << 5;
241
		p->dma_write(ccr, CCR, lch);
242

243
		ccr = p->dma_read(CCR2, lch);
244
		ccr &= ~(1 << 2);
245
		if (sync_mode == OMAP_DMA_SYNC_BLOCK)
246
			ccr |= 1 << 2;
247
		p->dma_write(ccr, CCR2, lch);
248 249
	}

250
	if (dma_omap2plus() && dma_trigger) {
251
		u32 val;
252

253
		val = p->dma_read(CCR, lch);
254 255

		/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
256
		val &= ~((1 << 23) | (3 << 19) | 0x1f);
257 258
		val |= (dma_trigger & ~0x1f) << 14;
		val |= dma_trigger & 0x1f;
259

260 261
		if (sync_mode & OMAP_DMA_SYNC_FRAME)
			val |= 1 << 5;
262 263
		else
			val &= ~(1 << 5);
264

265 266
		if (sync_mode & OMAP_DMA_SYNC_BLOCK)
			val |= 1 << 18;
267 268
		else
			val &= ~(1 << 18);
269

270 271 272 273
		if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
			val &= ~(1 << 24);	/* dest synch */
			val |= (1 << 23);	/* Prefetch */
		} else if (src_or_dst_synch) {
274
			val |= 1 << 24;		/* source synch */
275
		} else {
276
			val &= ~(1 << 24);	/* dest synch */
277
		}
278
		p->dma_write(val, CCR, lch);
279 280
	}

281 282
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
283
}
T
Tony Lindgren 已提交
284
EXPORT_SYMBOL(omap_set_dma_transfer_params);
285

286 287 288 289
void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
{
	BUG_ON(omap_dma_in_1510_mode());

290
	if (dma_omap1()) {
291
		u16 w;
292

293
		w = p->dma_read(CCR2, lch);
294 295 296 297 298 299 300 301 302 303 304 305 306 307
		w &= ~0x03;

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			w |= 0x01;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			w |= 0x02;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
308
		p->dma_write(w, CCR2, lch);
309

310
		w = p->dma_read(LCH_CTRL, lch);
311 312 313
		w &= ~0x0f;
		/* Default is channel type 2D */
		if (mode) {
314
			p->dma_write(color, COLOR, lch);
315 316
			w |= 1;		/* Channel type G */
		}
317
		p->dma_write(w, LCH_CTRL, lch);
318
	}
319

320
	if (dma_omap2plus()) {
321 322
		u32 val;

323
		val = p->dma_read(CCR, lch);
324 325 326 327 328 329 330 331 332 333 334 335 336 337
		val &= ~((1 << 17) | (1 << 16));

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			val |= 1 << 16;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			val |= 1 << 17;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
338
		p->dma_write(val, CCR, lch);
339 340

		color &= 0xffffff;
341
		p->dma_write(color, COLOR, lch);
342 343
	}
}
T
Tony Lindgren 已提交
344
EXPORT_SYMBOL(omap_set_dma_color_mode);
345

346 347
void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
{
348
	if (dma_omap2plus()) {
349 350
		u32 csdp;

351
		csdp = p->dma_read(CSDP, lch);
352 353
		csdp &= ~(0x3 << 16);
		csdp |= (mode << 16);
354
		p->dma_write(csdp, CSDP, lch);
355 356
	}
}
T
Tony Lindgren 已提交
357
EXPORT_SYMBOL(omap_set_dma_write_mode);
358

359 360
void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
{
361
	if (dma_omap1() && !dma_omap15xx()) {
362 363
		u32 l;

364
		l = p->dma_read(LCH_CTRL, lch);
365 366
		l &= ~0x7;
		l |= mode;
367
		p->dma_write(l, LCH_CTRL, lch);
368 369 370 371
	}
}
EXPORT_SYMBOL(omap_set_dma_channel_mode);

372
/* Note that src_port is only for omap1 */
373
void omap_set_dma_src_params(int lch, int src_port, int src_amode,
374 375
			     unsigned long src_start,
			     int src_ei, int src_fi)
376
{
T
Tony Lindgren 已提交
377 378
	u32 l;

379
	if (dma_omap1()) {
380
		u16 w;
381

382
		w = p->dma_read(CSDP, lch);
383 384
		w &= ~(0x1f << 2);
		w |= src_port << 2;
385
		p->dma_write(w, CSDP, lch);
T
Tony Lindgren 已提交
386
	}
387

388
	l = p->dma_read(CCR, lch);
T
Tony Lindgren 已提交
389 390
	l &= ~(0x03 << 12);
	l |= src_amode << 12;
391
	p->dma_write(l, CCR, lch);
392

393
	p->dma_write(src_start, CSSA, lch);
394

395 396
	p->dma_write(src_ei, CSEI, lch);
	p->dma_write(src_fi, CSFI, lch);
397
}
T
Tony Lindgren 已提交
398
EXPORT_SYMBOL(omap_set_dma_src_params);
399

T
Tony Lindgren 已提交
400
void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
401 402 403 404 405 406 407 408 409 410 411 412
{
	omap_set_dma_transfer_params(lch, params->data_type,
				     params->elem_count, params->frame_count,
				     params->sync_mode, params->trigger,
				     params->src_or_dst_synch);
	omap_set_dma_src_params(lch, params->src_port,
				params->src_amode, params->src_start,
				params->src_ei, params->src_fi);

	omap_set_dma_dest_params(lch, params->dst_port,
				 params->dst_amode, params->dst_start,
				 params->dst_ei, params->dst_fi);
413 414 415
	if (params->read_prio || params->write_prio)
		omap_dma_set_prio_lch(lch, params->read_prio,
				      params->write_prio);
416
}
T
Tony Lindgren 已提交
417
EXPORT_SYMBOL(omap_set_dma_params);
418 419 420

void omap_set_dma_src_index(int lch, int eidx, int fidx)
{
421
	if (dma_omap2plus())
422
		return;
T
Tony Lindgren 已提交
423

424 425
	p->dma_write(eidx, CSEI, lch);
	p->dma_write(fidx, CSFI, lch);
426
}
T
Tony Lindgren 已提交
427
EXPORT_SYMBOL(omap_set_dma_src_index);
428 429 430

void omap_set_dma_src_data_pack(int lch, int enable)
{
431 432
	u32 l;

433
	l = p->dma_read(CSDP, lch);
434
	l &= ~(1 << 6);
435
	if (enable)
436
		l |= (1 << 6);
437
	p->dma_write(l, CSDP, lch);
438
}
T
Tony Lindgren 已提交
439
EXPORT_SYMBOL(omap_set_dma_src_data_pack);
440 441 442

void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
443
	unsigned int burst = 0;
444 445
	u32 l;

446
	l = p->dma_read(CSDP, lch);
447
	l &= ~(0x03 << 7);
448 449 450 451 452

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
453
		if (dma_omap2plus())
454 455 456
			burst = 0x1;
		else
			burst = 0x2;
457 458
		break;
	case OMAP_DMA_DATA_BURST_8:
459
		if (dma_omap2plus()) {
460 461 462
			burst = 0x2;
			break;
		}
463 464
		/*
		 * not supported by current hardware on OMAP1
465 466 467
		 * w |= (0x03 << 7);
		 * fall through
		 */
468
	case OMAP_DMA_DATA_BURST_16:
469
		if (dma_omap2plus()) {
470 471 472
			burst = 0x3;
			break;
		}
473 474
		/*
		 * OMAP1 don't support burst 16
475 476
		 * fall through
		 */
477 478 479
	default:
		BUG();
	}
480 481

	l |= (burst << 7);
482
	p->dma_write(l, CSDP, lch);
483
}
T
Tony Lindgren 已提交
484
EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
485

486
/* Note that dest_port is only for OMAP1 */
487
void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
488 489
			      unsigned long dest_start,
			      int dst_ei, int dst_fi)
490
{
491 492
	u32 l;

493
	if (dma_omap1()) {
494
		l = p->dma_read(CSDP, lch);
495 496
		l &= ~(0x1f << 9);
		l |= dest_port << 9;
497
		p->dma_write(l, CSDP, lch);
498
	}
499

500
	l = p->dma_read(CCR, lch);
501 502
	l &= ~(0x03 << 14);
	l |= dest_amode << 14;
503
	p->dma_write(l, CCR, lch);
504

505
	p->dma_write(dest_start, CDSA, lch);
506

507 508
	p->dma_write(dst_ei, CDEI, lch);
	p->dma_write(dst_fi, CDFI, lch);
509
}
T
Tony Lindgren 已提交
510
EXPORT_SYMBOL(omap_set_dma_dest_params);
511 512 513

void omap_set_dma_dest_index(int lch, int eidx, int fidx)
{
514
	if (dma_omap2plus())
515
		return;
T
Tony Lindgren 已提交
516

517 518
	p->dma_write(eidx, CDEI, lch);
	p->dma_write(fidx, CDFI, lch);
519
}
T
Tony Lindgren 已提交
520
EXPORT_SYMBOL(omap_set_dma_dest_index);
521 522 523

void omap_set_dma_dest_data_pack(int lch, int enable)
{
524 525
	u32 l;

526
	l = p->dma_read(CSDP, lch);
527
	l &= ~(1 << 13);
528
	if (enable)
529
		l |= 1 << 13;
530
	p->dma_write(l, CSDP, lch);
531
}
T
Tony Lindgren 已提交
532
EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
533 534 535

void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
536
	unsigned int burst = 0;
537 538
	u32 l;

539
	l = p->dma_read(CSDP, lch);
540
	l &= ~(0x03 << 14);
541 542 543 544 545

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
546
		if (dma_omap2plus())
547 548 549
			burst = 0x1;
		else
			burst = 0x2;
550 551
		break;
	case OMAP_DMA_DATA_BURST_8:
552
		if (dma_omap2plus())
553 554 555
			burst = 0x2;
		else
			burst = 0x3;
556
		break;
557
	case OMAP_DMA_DATA_BURST_16:
558
		if (dma_omap2plus()) {
559 560 561
			burst = 0x3;
			break;
		}
562 563
		/*
		 * OMAP1 don't support burst 16
564 565
		 * fall through
		 */
566 567 568 569 570
	default:
		printk(KERN_ERR "Invalid DMA burst mode\n");
		BUG();
		return;
	}
571
	l |= (burst << 14);
572
	p->dma_write(l, CSDP, lch);
573
}
T
Tony Lindgren 已提交
574
EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
575

576
static inline void omap_enable_channel_irq(int lch)
577
{
578
	/* Clear CSR */
579
	if (dma_omap1())
580 581
		p->dma_read(CSR, lch);
	else
582
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
583

584
	/* Enable some nice interrupts. */
585
	p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
586 587
}

588
static inline void omap_disable_channel_irq(int lch)
589
{
590 591 592
	/* disable channel interrupts */
	p->dma_write(0, CICR, lch);
	/* Clear CSR */
593
	if (dma_omap1())
594 595 596
		p->dma_read(CSR, lch);
	else
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
597 598 599 600 601 602
}

void omap_enable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs |= bits;
}
T
Tony Lindgren 已提交
603
EXPORT_SYMBOL(omap_enable_dma_irq);
604

605 606 607 608
void omap_disable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs &= ~bits;
}
T
Tony Lindgren 已提交
609
EXPORT_SYMBOL(omap_disable_dma_irq);
610 611 612

static inline void enable_lnk(int lch)
{
613 614
	u32 l;

615
	l = p->dma_read(CLNK_CTRL, lch);
616

617
	if (dma_omap1())
618
		l &= ~(1 << 14);
619

620
	/* Set the ENABLE_LNK bits */
621
	if (dma_chan[lch].next_lch != -1)
622
		l = dma_chan[lch].next_lch | (1 << 15);
623 624

#ifndef CONFIG_ARCH_OMAP1
625
	if (dma_omap2plus())
T
Tony Lindgren 已提交
626 627
		if (dma_chan[lch].next_linked_ch != -1)
			l = dma_chan[lch].next_linked_ch | (1 << 15);
628
#endif
629

630
	p->dma_write(l, CLNK_CTRL, lch);
631 632 633 634
}

static inline void disable_lnk(int lch)
{
635 636
	u32 l;

637
	l = p->dma_read(CLNK_CTRL, lch);
638

639
	/* Disable interrupts */
640 641
	omap_disable_channel_irq(lch);

642
	if (dma_omap1()) {
643
		/* Set the STOP_LNK bit */
644
		l |= 1 << 14;
645
	}
646

647
	if (dma_omap2plus()) {
648
		/* Clear the ENABLE_LNK bit */
649
		l &= ~(1 << 15);
650
	}
651

652
	p->dma_write(l, CLNK_CTRL, lch);
653 654 655
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}

656
static inline void omap2_enable_irq_lch(int lch)
657
{
658
	u32 val;
659
	unsigned long flags;
660

661
	if (dma_omap1())
662 663
		return;

664
	spin_lock_irqsave(&dma_chan_lock, flags);
665 666 667
	/* clear IRQ STATUS */
	p->dma_write(1 << lch, IRQSTATUS_L0, lch);
	/* Enable interrupt */
668
	val = p->dma_read(IRQENABLE_L0, lch);
669
	val |= 1 << lch;
670
	p->dma_write(val, IRQENABLE_L0, lch);
671
	spin_unlock_irqrestore(&dma_chan_lock, flags);
672 673
}

674 675 676 677 678
static inline void omap2_disable_irq_lch(int lch)
{
	u32 val;
	unsigned long flags;

679
	if (dma_omap1())
680 681 682
		return;

	spin_lock_irqsave(&dma_chan_lock, flags);
683
	/* Disable interrupt */
684
	val = p->dma_read(IRQENABLE_L0, lch);
685
	val &= ~(1 << lch);
686
	p->dma_write(val, IRQENABLE_L0, lch);
687 688
	/* clear IRQ STATUS */
	p->dma_write(1 << lch, IRQSTATUS_L0, lch);
689 690 691
	spin_unlock_irqrestore(&dma_chan_lock, flags);
}

692
int omap_request_dma(int dev_id, const char *dev_name,
T
Tony Lindgren 已提交
693
		     void (*callback)(int lch, u16 ch_status, void *data),
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
		     void *data, int *dma_ch_out)
{
	int ch, free_ch = -1;
	unsigned long flags;
	struct omap_dma_lch *chan;

	spin_lock_irqsave(&dma_chan_lock, flags);
	for (ch = 0; ch < dma_chan_count; ch++) {
		if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
			free_ch = ch;
			if (dev_id == 0)
				break;
		}
	}
	if (free_ch == -1) {
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EBUSY;
	}
	chan = dma_chan + free_ch;
	chan->dev_id = dev_id;

715 716
	if (p->clear_lch_regs)
		p->clear_lch_regs(free_ch);
717

718
	if (dma_omap2plus())
719 720 721 722 723 724 725
		omap_clear_dma(free_ch);

	spin_unlock_irqrestore(&dma_chan_lock, flags);

	chan->dev_name = dev_name;
	chan->callback = callback;
	chan->data = data;
726
	chan->flags = 0;
T
Tony Lindgren 已提交
727

728
#ifndef CONFIG_ARCH_OMAP1
729
	if (dma_omap2plus()) {
T
Tony Lindgren 已提交
730 731 732
		chan->chain_id = -1;
		chan->next_linked_ch = -1;
	}
733
#endif
T
Tony Lindgren 已提交
734

735
	chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
736

737
	if (dma_omap1())
738
		chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
739
	else if (dma_omap2plus())
740 741
		chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
			OMAP2_DMA_TRANS_ERR_IRQ;
742

743
	if (dma_omap16xx()) {
744 745 746 747 748
		/* If the sync device is set, configure it dynamically. */
		if (dev_id != 0) {
			set_gdma_dev(free_ch + 1, dev_id);
			dev_id = free_ch + 1;
		}
T
Tony Lindgren 已提交
749 750 751 752
		/*
		 * Disable the 1510 compatibility mode and set the sync device
		 * id.
		 */
753
		p->dma_write(dev_id | (1 << 10), CCR, free_ch);
754
	} else if (dma_omap1()) {
755
		p->dma_write(dev_id, CCR, free_ch);
756 757
	}

758
	if (dma_omap2plus()) {
759
		omap_enable_channel_irq(free_ch);
760
		omap2_enable_irq_lch(free_ch);
761 762 763 764 765 766
	}

	*dma_ch_out = free_ch;

	return 0;
}
T
Tony Lindgren 已提交
767
EXPORT_SYMBOL(omap_request_dma);
768 769 770 771 772 773

void omap_free_dma(int lch)
{
	unsigned long flags;

	if (dma_chan[lch].dev_id == -1) {
T
Tony Lindgren 已提交
774
		pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
775 776 777
		       lch);
		return;
	}
T
Tony Lindgren 已提交
778

779
	/* Disable interrupt for logical channel */
780
	if (dma_omap2plus())
781
		omap2_disable_irq_lch(lch);
782

783 784
	/* Disable all DMA interrupts for the channel. */
	omap_disable_channel_irq(lch);
785

786 787
	/* Make sure the DMA transfer is stopped. */
	p->dma_write(0, CCR, lch);
788

789
	/* Clear registers */
790
	if (dma_omap2plus())
791
		omap_clear_dma(lch);
792 793 794 795 796 797

	spin_lock_irqsave(&dma_chan_lock, flags);
	dma_chan[lch].dev_id = -1;
	dma_chan[lch].next_lch = -1;
	dma_chan[lch].callback = NULL;
	spin_unlock_irqrestore(&dma_chan_lock, flags);
798
}
T
Tony Lindgren 已提交
799
EXPORT_SYMBOL(omap_free_dma);
800

801 802 803 804 805
/**
 * @brief omap_dma_set_global_params : Set global priority settings for dma
 *
 * @param arb_rate
 * @param max_fifo_depth
806 807 808 809
 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
 * 						   DMA_THREAD_RESERVE_ONET
 * 						   DMA_THREAD_RESERVE_TWOT
 * 						   DMA_THREAD_RESERVE_THREET
810 811 812 813 814 815
 */
void
omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
{
	u32 reg;

816
	if (dma_omap1()) {
817
		printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
818 819 820
		return;
	}

821 822
	if (max_fifo_depth == 0)
		max_fifo_depth = 1;
823 824 825
	if (arb_rate == 0)
		arb_rate = 1;

826 827 828
	reg = 0xff & max_fifo_depth;
	reg |= (0x3 & tparams) << 12;
	reg |= (arb_rate & 0xff) << 16;
829

830
	p->dma_write(reg, GCR, 0);
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
}
EXPORT_SYMBOL(omap_dma_set_global_params);

/**
 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
 *
 * @param lch
 * @param read_prio - Read priority
 * @param write_prio - Write priority
 * Both of the above can be set with one of the following values :
 * 	DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
 */
int
omap_dma_set_prio_lch(int lch, unsigned char read_prio,
		      unsigned char write_prio)
{
847
	u32 l;
848

849
	if (unlikely((lch < 0 || lch >= dma_lch_count))) {
850 851 852
		printk(KERN_ERR "Invalid channel id\n");
		return -EINVAL;
	}
853
	l = p->dma_read(CCR, lch);
854
	l &= ~((1 << 6) | (1 << 26));
855
	if (d->dev_caps & IS_RW_PRIORITY)
856
		l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
857
	else
858 859
		l |= ((read_prio & 0x1) << 6);

860
	p->dma_write(l, CCR, lch);
861 862 863 864 865

	return 0;
}
EXPORT_SYMBOL(omap_dma_set_prio_lch);

866 867 868 869 870 871 872 873 874
/*
 * Clears any DMA state so the DMA engine is ready to restart with new buffers
 * through omap_start_dma(). Any buffers in flight are discarded.
 */
void omap_clear_dma(int lch)
{
	unsigned long flags;

	local_irq_save(flags);
875
	p->clear_dma(lch);
876 877
	local_irq_restore(flags);
}
T
Tony Lindgren 已提交
878
EXPORT_SYMBOL(omap_clear_dma);
879 880 881

void omap_start_dma(int lch)
{
882 883
	u32 l;

M
manjugk manjugk 已提交
884 885 886 887
	/*
	 * The CPC/CDAC register needs to be initialized to zero
	 * before starting dma transfer.
	 */
888
	if (dma_omap15xx())
889
		p->dma_write(0, CPC, lch);
M
manjugk manjugk 已提交
890
	else
891
		p->dma_write(0, CDAC, lch);
M
manjugk manjugk 已提交
892

893 894
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch;
895
		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
896 897 898 899 900 901 902 903 904 905

		dma_chan_link_map[lch] = 1;
		/* Set the link register of the first channel */
		enable_lnk(lch);

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		cur_lch = dma_chan[lch].next_lch;
		do {
			next_lch = dma_chan[cur_lch].next_lch;

906
			/* The loop case: we've been here already */
907 908 909 910 911 912
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			enable_lnk(cur_lch);
913
			omap_enable_channel_irq(cur_lch);
914 915 916

			cur_lch = next_lch;
		} while (next_lch != -1);
917
	} else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
918
		p->dma_write(lch, CLNK_CTRL, lch);
919

920 921
	omap_enable_channel_irq(lch);

922
	l = p->dma_read(CCR, lch);
923

924 925
	if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
			l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
926
	l |= OMAP_DMA_CCR_EN;
927

928 929 930 931 932 933 934
	/*
	 * As dma_write() uses IO accessors which are weakly ordered, there
	 * is no guarantee that data in coherent DMA memory will be visible
	 * to the DMA device.  Add a memory barrier here to ensure that any
	 * such data is visible prior to enabling DMA.
	 */
	mb();
935
	p->dma_write(l, CCR, lch);
936 937 938

	dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
939
EXPORT_SYMBOL(omap_start_dma);
940 941 942

void omap_stop_dma(int lch)
{
943 944
	u32 l;

945
	/* Disable all interrupts on the channel */
946
	omap_disable_channel_irq(lch);
947

948
	l = p->dma_read(CCR, lch);
949 950
	if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
			(l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
951 952 953 954
		int i = 0;
		u32 sys_cf;

		/* Configure No-Standby */
955
		l = p->dma_read(OCP_SYSCONFIG, lch);
956 957 958
		sys_cf = l;
		l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
		l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
959
		p->dma_write(l , OCP_SYSCONFIG, 0);
960

961
		l = p->dma_read(CCR, lch);
962
		l &= ~OMAP_DMA_CCR_EN;
963
		p->dma_write(l, CCR, lch);
964 965

		/* Wait for sDMA FIFO drain */
966
		l = p->dma_read(CCR, lch);
967 968 969 970
		while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
					OMAP_DMA_CCR_WR_ACTIVE))) {
			udelay(5);
			i++;
971
			l = p->dma_read(CCR, lch);
972 973
		}
		if (i >= 100)
P
Paul Walmsley 已提交
974
			pr_err("DMA drain did not complete on lch %d\n", lch);
975
		/* Restore OCP_SYSCONFIG */
976
		p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
977 978
	} else {
		l &= ~OMAP_DMA_CCR_EN;
979
		p->dma_write(l, CCR, lch);
980
	}
981

982 983 984 985 986 987 988
	/*
	 * Ensure that data transferred by DMA is visible to any access
	 * after DMA has been disabled.  This is important for coherent
	 * DMA regions.
	 */
	mb();

989 990
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch = lch;
991
		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		do {
			/* The loop case: we've been here already */
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			disable_lnk(cur_lch);

			next_lch = dma_chan[cur_lch].next_lch;
			cur_lch = next_lch;
		} while (next_lch != -1);
	}
1007

1008 1009
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
1010
EXPORT_SYMBOL(omap_stop_dma);
1011

1012 1013 1014 1015 1016
/*
 * Allows changing the DMA callback function or data. This may be needed if
 * the driver shares a single DMA channel for multiple dma triggers.
 */
int omap_set_dma_callback(int lch,
T
Tony Lindgren 已提交
1017
			  void (*callback)(int lch, u16 ch_status, void *data),
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
			  void *data)
{
	unsigned long flags;

	if (lch < 0)
		return -ENODEV;

	spin_lock_irqsave(&dma_chan_lock, flags);
	if (dma_chan[lch].dev_id == -1) {
		printk(KERN_ERR "DMA callback for not set for free channel\n");
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EINVAL;
	}
	dma_chan[lch].callback = callback;
	dma_chan[lch].data = data;
	spin_unlock_irqrestore(&dma_chan_lock, flags);

	return 0;
}
T
Tony Lindgren 已提交
1037
EXPORT_SYMBOL(omap_set_dma_callback);
1038

1039 1040 1041 1042 1043
/*
 * Returns current physical source address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1044
 * is a chance for CSSA_L register overflow between the two reads resulting
1045 1046 1047
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_src_pos(int lch)
1048
{
T
Tony Lindgren 已提交
1049
	dma_addr_t offset = 0;
1050

1051
	if (dma_omap15xx())
1052
		offset = p->dma_read(CPC, lch);
1053
	else
1054
		offset = p->dma_read(CSAC, lch);
1055

1056
	if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
1057
		offset = p->dma_read(CSAC, lch);
1058

1059
	if (!dma_omap15xx()) {
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed source start address in this case.
		 */
		if (likely(p->dma_read(CDAC, lch)))
			offset = p->dma_read(CSAC, lch);
		else
			offset = p->dma_read(CSSA, lch);
	}

1071
	if (dma_omap1())
1072
		offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
1073

1074
	return offset;
1075
}
T
Tony Lindgren 已提交
1076
EXPORT_SYMBOL(omap_get_dma_src_pos);
1077

1078 1079 1080 1081 1082
/*
 * Returns current physical destination address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1083
 * is a chance for CDSA_L register overflow between the two reads resulting
1084 1085 1086
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_dst_pos(int lch)
1087
{
T
Tony Lindgren 已提交
1088
	dma_addr_t offset = 0;
1089

1090
	if (dma_omap15xx())
1091
		offset = p->dma_read(CPC, lch);
1092
	else
1093
		offset = p->dma_read(CDAC, lch);
1094

1095 1096 1097 1098
	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
1099
	if (!dma_omap15xx() && offset == 0) {
1100
		offset = p->dma_read(CDAC, lch);
1101 1102 1103 1104 1105 1106 1107 1108
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed destination start address in this case.
		 */
		if (unlikely(!offset))
			offset = p->dma_read(CDSA, lch);
	}
1109

1110
	if (dma_omap1())
1111
		offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
1112

1113
	return offset;
1114
}
T
Tony Lindgren 已提交
1115
EXPORT_SYMBOL(omap_get_dma_dst_pos);
1116 1117 1118

int omap_get_dma_active_status(int lch)
{
1119
	return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
1120
}
1121
EXPORT_SYMBOL(omap_get_dma_active_status);
1122

1123
int omap_dma_running(void)
1124
{
1125
	int lch;
1126

1127
	if (dma_omap1())
1128
		if (omap_lcd_dma_running())
1129
			return 1;
1130

1131
	for (lch = 0; lch < dma_chan_count; lch++)
1132
		if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
1133
			return 1;
1134

1135
	return 0;
1136 1137 1138 1139 1140 1141 1142
}

/*
 * lch_queue DMA will start right after lch_head one is finished.
 * For this DMA link to start, you still need to start (see omap_start_dma)
 * the first one. That will fire up the entire queue.
 */
T
Tony Lindgren 已提交
1143
void omap_dma_link_lch(int lch_head, int lch_queue)
1144 1145
{
	if (omap_dma_in_1510_mode()) {
1146
		if (lch_head == lch_queue) {
1147
			p->dma_write(p->dma_read(CCR, lch_head) | (3 << 8),
1148
								CCR, lch_head);
1149 1150
			return;
		}
1151 1152 1153 1154 1155 1156 1157
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if ((dma_chan[lch_head].dev_id == -1) ||
	    (dma_chan[lch_queue].dev_id == -1)) {
P
Paul Walmsley 已提交
1158
		pr_err("omap_dma: trying to link non requested channels\n");
1159 1160 1161 1162 1163
		dump_stack();
	}

	dma_chan[lch_head].next_lch = lch_queue;
}
T
Tony Lindgren 已提交
1164
EXPORT_SYMBOL(omap_dma_link_lch);
1165 1166 1167 1168

/*
 * Once the DMA queue is stopped, we can destroy it.
 */
T
Tony Lindgren 已提交
1169
void omap_dma_unlink_lch(int lch_head, int lch_queue)
1170 1171
{
	if (omap_dma_in_1510_mode()) {
1172
		if (lch_head == lch_queue) {
1173
			p->dma_write(p->dma_read(CCR, lch_head) & ~(3 << 8),
1174
								CCR, lch_head);
1175 1176
			return;
		}
1177 1178 1179 1180 1181 1182 1183
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if (dma_chan[lch_head].next_lch != lch_queue ||
	    dma_chan[lch_head].next_lch == -1) {
P
Paul Walmsley 已提交
1184
		pr_err("omap_dma: trying to unlink non linked channels\n");
1185 1186 1187 1188
		dump_stack();
	}

	if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1189
	    (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
P
Paul Walmsley 已提交
1190
		pr_err("omap_dma: You need to stop the DMA channels before unlinking\n");
1191 1192 1193 1194 1195
		dump_stack();
	}

	dma_chan[lch_head].next_lch = -1;
}
T
Tony Lindgren 已提交
1196 1197
EXPORT_SYMBOL(omap_dma_unlink_lch);

1198 1199 1200 1201
#ifndef CONFIG_ARCH_OMAP1
/* Create chain of DMA channesls */
static void create_dma_lch_chain(int lch_head, int lch_queue)
{
1202
	u32 l;
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221

	/* Check if this is the first link in chain */
	if (dma_chan[lch_head].next_linked_ch == -1) {
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[lch_head].prev_linked_ch = lch_queue;
		dma_chan[lch_queue].next_linked_ch = lch_head;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
	}

	/* a link exists, link the new channel in circular chain */
	else {
		dma_chan[lch_queue].next_linked_ch =
					dma_chan[lch_head].next_linked_ch;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
					lch_queue;
	}

1222
	l = p->dma_read(CLNK_CTRL, lch_head);
1223 1224
	l &= ~(0x1f);
	l |= lch_queue;
1225
	p->dma_write(l, CLNK_CTRL, lch_head);
1226

1227
	l = p->dma_read(CLNK_CTRL, lch_queue);
1228 1229
	l &= ~(0x1f);
	l |= (dma_chan[lch_queue].next_linked_ch);
1230
	p->dma_write(l, CLNK_CTRL, lch_queue);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
}

/**
 * @brief omap_request_dma_chain : Request a chain of DMA channels
 *
 * @param dev_id - Device id using the dma channel
 * @param dev_name - Device name
 * @param callback - Call back function
 * @chain_id -
 * @no_of_chans - Number of channels requested
 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
 * 					      OMAP_DMA_DYNAMIC_CHAIN
 * @params - Channel parameters
 *
1245
 * @return - Success : 0
1246 1247 1248
 * 	     Failure: -EINVAL/-ENOMEM
 */
int omap_request_dma_chain(int dev_id, const char *dev_name,
1249
			   void (*callback) (int lch, u16 ch_status,
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
					     void *data),
			   int *chain_id, int no_of_chans, int chain_mode,
			   struct omap_dma_channel_params params)
{
	int *channels;
	int i, err;

	/* Is the chain mode valid ? */
	if (chain_mode != OMAP_DMA_STATIC_CHAIN
			&& chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
		printk(KERN_ERR "Invalid chain mode requested\n");
		return -EINVAL;
	}

	if (unlikely((no_of_chans < 1
1265
			|| no_of_chans > dma_lch_count))) {
1266 1267 1268 1269
		printk(KERN_ERR "Invalid Number of channels requested\n");
		return -EINVAL;
	}

1270 1271 1272 1273
	/*
	 * Allocate a queue to maintain the status of the channels
	 * in the chain
	 */
1274 1275 1276 1277 1278 1279 1280 1281 1282
	channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
	if (channels == NULL) {
		printk(KERN_ERR "omap_dma: No memory for channel queue\n");
		return -ENOMEM;
	}

	/* request and reserve DMA channels for the chain */
	for (i = 0; i < no_of_chans; i++) {
		err = omap_request_dma(dev_id, dev_name,
1283
					callback, NULL, &channels[i]);
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
		if (err < 0) {
			int j;
			for (j = 0; j < i; j++)
				omap_free_dma(channels[j]);
			kfree(channels);
			printk(KERN_ERR "omap_dma: Request failed %d\n", err);
			return err;
		}
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}

	*chain_id = channels[0];
	dma_linked_lch[*chain_id].linked_dmach_q = channels;
	dma_linked_lch[*chain_id].chain_mode = chain_mode;
	dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
	dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;

	for (i = 0; i < no_of_chans; i++)
		dma_chan[channels[i]].chain_id = *chain_id;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(*chain_id);

	/* Set up the chain */
	if (no_of_chans == 1)
		create_dma_lch_chain(channels[0], channels[0]);
	else {
		for (i = 0; i < (no_of_chans - 1); i++)
			create_dma_lch_chain(channels[i], channels[i + 1]);
	}
T
Tony Lindgren 已提交
1322

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
	return 0;
}
EXPORT_SYMBOL(omap_request_dma_chain);

/**
 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
 * params after setting it. Dont do this while dma is running!!
 *
 * @param chain_id - Chained logical channel id.
 * @param params
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_modify_dma_chain_params(int chain_id,
				struct omap_dma_channel_params params)
{
	int *channels;
	u32 i;

	/* Check for input params */
	if (unlikely((chain_id < 0
1345
			|| chain_id >= dma_lch_count))) {
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}
T
Tony Lindgren 已提交
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	return 0;
}
EXPORT_SYMBOL(omap_modify_dma_chain_params);

/**
 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_free_dma_chain(int chain_id)
{
	int *channels;
	u32 i;

	/* Check for input params */
1384
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;
	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		dma_chan[channels[i]].next_linked_ch = -1;
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].chain_id = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
		omap_free_dma(channels[i]);
	}

	kfree(channels);

	dma_linked_lch[chain_id].linked_dmach_q = NULL;
	dma_linked_lch[chain_id].chain_mode = -1;
	dma_linked_lch[chain_id].chain_state = -1;
T
Tony Lindgren 已提交
1409

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	return (0);
}
EXPORT_SYMBOL(omap_free_dma_chain);

/**
 * @brief omap_dma_chain_status - Check if the chain is in
 * active / inactive state.
 * @param chain_id
 *
 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
 * 	     Failure : -EINVAL
 */
int omap_dma_chain_status(int chain_id)
{
	/* Check for input params */
1425
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
			dma_linked_lch[chain_id].q_count);

	if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
		return OMAP_DMA_CHAIN_INACTIVE;
T
Tony Lindgren 已提交
1440

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
	return OMAP_DMA_CHAIN_ACTIVE;
}
EXPORT_SYMBOL(omap_dma_chain_status);

/**
 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
 * set the params and start the transfer.
 *
 * @param chain_id
 * @param src_start - buffer start address
 * @param dest_start - Dest address
 * @param elem_count
 * @param frame_count
 * @param callbk_data - channel callback parameter data.
 *
1456
 * @return  - Success : 0
1457 1458 1459 1460 1461 1462
 * 	      Failure: -EINVAL/-EBUSY
 */
int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
			int elem_count, int frame_count, void *callbk_data)
{
	int *channels;
1463
	u32 l, lch;
1464 1465
	int start_dma = 0;

T
Tony Lindgren 已提交
1466 1467 1468 1469
	/*
	 * if buffer size is less than 1 then there is
	 * no use of starting the chain
	 */
1470 1471 1472 1473 1474 1475 1476
	if (elem_count < 1) {
		printk(KERN_ERR "Invalid buffer size\n");
		return -EINVAL;
	}

	/* Check for input params */
	if (unlikely((chain_id < 0
1477
			|| chain_id >= dma_lch_count))) {
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exist\n");
		return -EINVAL;
	}

	/* Check if all the channels in chain are in use */
	if (OMAP_DMA_CHAIN_QFULL(chain_id))
		return -EBUSY;

	/* Frame count may be negative in case of indexed transfers */
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get a free channel */
	lch = channels[dma_linked_lch[chain_id].q_tail];

	/* Store the callback data */
	dma_chan[lch].data = callbk_data;

	/* Increment the q_tail */
	OMAP_DMA_CHAIN_INCQTAIL(chain_id);

	/* Set the params to the free channel */
	if (src_start != 0)
1506
		p->dma_write(src_start, CSSA, lch);
1507
	if (dest_start != 0)
1508
		p->dma_write(dest_start, CDSA, lch);
1509 1510

	/* Write the buffer size */
1511 1512
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
1513

T
Tony Lindgren 已提交
1514 1515 1516 1517
	/*
	 * If the chain is dynamically linked,
	 * then we may have to start the chain if its not active
	 */
1518 1519
	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {

T
Tony Lindgren 已提交
1520 1521 1522 1523
		/*
		 * In Dynamic chain, if the chain is not started,
		 * queue the channel
		 */
1524 1525 1526 1527 1528 1529 1530 1531 1532
		if (dma_linked_lch[chain_id].chain_state ==
						DMA_CHAIN_NOTSTARTED) {
			/* Enable the link in previous channel */
			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
								DMA_CH_QUEUED)
				enable_lnk(dma_chan[lch].prev_linked_ch);
			dma_chan[lch].state = DMA_CH_QUEUED;
		}

T
Tony Lindgren 已提交
1533 1534 1535 1536
		/*
		 * Chain is already started, make sure its active,
		 * if not then start the chain
		 */
1537 1538 1539 1540 1541 1542 1543 1544
		else {
			start_dma = 1;

			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
							DMA_CH_STARTED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
1545
				if (0 == ((1 << 7) & p->dma_read(
1546
					CCR, dma_chan[lch].prev_linked_ch))) {
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
					disable_lnk(dma_chan[lch].
						    prev_linked_ch);
					pr_debug("\n prev ch is stopped\n");
					start_dma = 1;
				}
			}

			else if (dma_chan[dma_chan[lch].prev_linked_ch].state
							== DMA_CH_QUEUED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
			}
			omap_enable_channel_irq(lch);

1562
			l = p->dma_read(CCR, lch);
1563

1564 1565
			if ((0 == (l & (1 << 24))))
				l &= ~(1 << 25);
1566
			else
1567
				l |= (1 << 25);
1568
			if (start_dma == 1) {
1569 1570
				if (0 == (l & (1 << 7))) {
					l |= (1 << 7);
1571 1572
					dma_chan[lch].state = DMA_CH_STARTED;
					pr_debug("starting %d\n", lch);
1573
					p->dma_write(l, CCR, lch);
1574 1575 1576
				} else
					start_dma = 0;
			} else {
1577
				if (0 == (l & (1 << 7)))
1578
					p->dma_write(l, CCR, lch);
1579 1580 1581 1582
			}
			dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
		}
	}
T
Tony Lindgren 已提交
1583

1584
	return 0;
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
}
EXPORT_SYMBOL(omap_dma_chain_a_transfer);

/**
 * @brief omap_start_dma_chain_transfers - Start the chain
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL/-EBUSY
 */
int omap_start_dma_chain_transfers(int chain_id)
{
	int *channels;
1599
	u32 l, i;
1600

1601
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
		printk(KERN_ERR "Chain is already started\n");
		return -EBUSY;
	}

	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
		for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
									i++) {
			enable_lnk(channels[i]);
			omap_enable_channel_irq(channels[i]);
		}
	} else {
		omap_enable_channel_irq(channels[0]);
	}

1623
	l = p->dma_read(CCR, channels[0]);
1624
	l |= (1 << 7);
1625 1626 1627
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
	dma_chan[channels[0]].state = DMA_CH_STARTED;

1628 1629
	if ((0 == (l & (1 << 24))))
		l &= ~(1 << 25);
1630
	else
1631
		l |= (1 << 25);
1632
	p->dma_write(l, CCR, channels[0]);
1633 1634

	dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
T
Tony Lindgren 已提交
1635

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	return 0;
}
EXPORT_SYMBOL(omap_start_dma_chain_transfers);

/**
 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : EINVAL
 */
int omap_stop_dma_chain_transfers(int chain_id)
{
	int *channels;
1651
	u32 l, i;
1652
	u32 sys_cf = 0;
1653 1654

	/* Check for input params */
1655
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

1667
	if (IS_DMA_ERRATA(DMA_ERRATA_i88)) {
1668
		sys_cf = p->dma_read(OCP_SYSCONFIG, 0);
1669 1670 1671
		l = sys_cf;
		/* Middle mode reg set no Standby */
		l &= ~((1 << 12)|(1 << 13));
1672
		p->dma_write(l, OCP_SYSCONFIG, 0);
1673
	}
1674 1675 1676 1677

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {

		/* Stop the Channel transmission */
1678
		l = p->dma_read(CCR, channels[i]);
1679
		l &= ~(1 << 7);
1680
		p->dma_write(l, CCR, channels[i]);
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

		/* Disable the link in all the channels */
		disable_lnk(channels[i]);
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

	}
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(chain_id);

1692
	if (IS_DMA_ERRATA(DMA_ERRATA_i88))
1693
		p->dma_write(sys_cf, OCP_SYSCONFIG, 0);
T
Tony Lindgren 已提交
1694

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
	return 0;
}
EXPORT_SYMBOL(omap_stop_dma_chain_transfers);

/* Get the index of the ongoing DMA in chain */
/**
 * @brief omap_get_dma_chain_index - Get the element and frame index
 * of the ongoing DMA in chain
 *
 * @param chain_id
 * @param ei - Element index
 * @param fi - Frame index
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
{
	int lch;
	int *channels;

	/* Check for input params */
1717
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	if ((!ei) || (!fi))
		return -EINVAL;

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1735 1736
	*ei = p->dma_read(CCEN, lch);
	*fi = p->dma_read(CCFN, lch);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756

	return 0;
}
EXPORT_SYMBOL(omap_get_dma_chain_index);

/**
 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
 * ongoing DMA in chain
 *
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_dst_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1757
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1773
	return p->dma_read(CDAC, lch);
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
}
EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);

/**
 * @brief omap_get_dma_chain_src_pos - Get the source position
 * of the ongoing DMA in chain
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_src_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1791
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1807
	return p->dma_read(CSAC, lch);
1808 1809
}
EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
T
Tony Lindgren 已提交
1810
#endif	/* ifndef CONFIG_ARCH_OMAP1 */
1811

1812 1813 1814 1815 1816 1817
/*----------------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

static int omap1_dma_handle_ch(int ch)
{
1818
	u32 csr;
1819 1820 1821 1822 1823

	if (enable_1510_mode && ch >= 6) {
		csr = dma_chan[ch].saved_csr;
		dma_chan[ch].saved_csr = 0;
	} else
1824
		csr = p->dma_read(CSR, ch);
1825 1826 1827 1828 1829 1830 1831
	if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
		dma_chan[ch + 6].saved_csr = csr >> 7;
		csr &= 0x7f;
	}
	if ((csr & 0x3f) == 0)
		return 0;
	if (unlikely(dma_chan[ch].dev_id == -1)) {
P
Paul Walmsley 已提交
1832 1833
		pr_warn("Spurious interrupt from DMA channel %d (CSR %04x)\n",
			ch, csr);
1834 1835
		return 0;
	}
1836
	if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
P
Paul Walmsley 已提交
1837
		pr_warn("DMA timeout with device %d\n", dma_chan[ch].dev_id);
1838
	if (unlikely(csr & OMAP_DMA_DROP_IRQ))
P
Paul Walmsley 已提交
1839 1840
		pr_warn("DMA synchronization event drop occurred with device %d\n",
			dma_chan[ch].dev_id);
1841 1842 1843 1844
	if (likely(csr & OMAP_DMA_BLOCK_IRQ))
		dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
T
Tony Lindgren 已提交
1845

1846 1847 1848
	return 1;
}

1849
static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
{
	int ch = ((int) dev_id) - 1;
	int handled = 0;

	for (;;) {
		int handled_now = 0;

		handled_now += omap1_dma_handle_ch(ch);
		if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
			handled_now += omap1_dma_handle_ch(ch + 6);
		if (!handled_now)
			break;
		handled += handled_now;
	}

	return handled ? IRQ_HANDLED : IRQ_NONE;
}

#else
#define omap1_dma_irq_handler	NULL
#endif

1872
#ifdef CONFIG_ARCH_OMAP2PLUS
1873 1874 1875

static int omap2_dma_handle_ch(int ch)
{
1876
	u32 status = p->dma_read(CSR, ch);
1877

1878 1879
	if (!status) {
		if (printk_ratelimit())
P
Paul Walmsley 已提交
1880
			pr_warn("Spurious DMA IRQ for lch %d\n", ch);
1881
		p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1882
		return 0;
1883 1884 1885
	}
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		if (printk_ratelimit())
P
Paul Walmsley 已提交
1886 1887
			pr_warn("IRQ %04x for non-allocated DMA channel %d\n",
				status, ch);
1888
		return 0;
1889
	}
1890
	if (unlikely(status & OMAP_DMA_DROP_IRQ))
P
Paul Walmsley 已提交
1891 1892
		pr_info("DMA synchronization event drop occurred with device %d\n",
			dma_chan[ch].dev_id);
1893
	if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
1894 1895
		printk(KERN_INFO "DMA transaction error with device %d\n",
		       dma_chan[ch].dev_id);
1896
		if (IS_DMA_ERRATA(DMA_ERRATA_i378)) {
1897 1898
			u32 ccr;

1899
			ccr = p->dma_read(CCR, ch);
1900
			ccr &= ~OMAP_DMA_CCR_EN;
1901
			p->dma_write(ccr, CCR, ch);
1902 1903 1904
			dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
		}
	}
1905 1906 1907 1908 1909 1910
	if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
		printk(KERN_INFO "DMA secure error with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
		printk(KERN_INFO "DMA misaligned error with device %d\n",
		       dma_chan[ch].dev_id);
1911

1912
	p->dma_write(status, CSR, ch);
1913
	p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1914
	/* read back the register to flush the write */
1915
	p->dma_read(IRQSTATUS_L0, ch);
1916

1917 1918 1919 1920
	/* If the ch is not chained then chain_id will be -1 */
	if (dma_chan[ch].chain_id != -1) {
		int chain_id = dma_chan[ch].chain_id;
		dma_chan[ch].state = DMA_CH_NOTSTARTED;
1921
		if (p->dma_read(CLNK_CTRL, ch) & (1 << 15))
1922 1923 1924 1925 1926 1927 1928 1929 1930
			dma_chan[dma_chan[ch].next_linked_ch].state =
							DMA_CH_STARTED;
		if (dma_linked_lch[chain_id].chain_mode ==
						OMAP_DMA_DYNAMIC_CHAIN)
			disable_lnk(ch);

		if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
			OMAP_DMA_CHAIN_INCQHEAD(chain_id);

1931
		status = p->dma_read(CSR, ch);
1932
		p->dma_write(status, CSR, ch);
1933 1934
	}

1935 1936
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, status, dma_chan[ch].data);
1937

1938 1939 1940 1941
	return 0;
}

/* STATUS register count is from 1-32 while our is 0-31 */
1942
static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
1943
{
1944
	u32 val, enable_reg;
1945 1946
	int i;

1947
	val = p->dma_read(IRQSTATUS_L0, 0);
1948 1949 1950 1951 1952
	if (val == 0) {
		if (printk_ratelimit())
			printk(KERN_WARNING "Spurious DMA IRQ\n");
		return IRQ_HANDLED;
	}
1953
	enable_reg = p->dma_read(IRQENABLE_L0, 0);
1954
	val &= enable_reg; /* Dispatch only relevant interrupts */
1955
	for (i = 0; i < dma_lch_count && val != 0; i++) {
1956 1957 1958
		if (val & 1)
			omap2_dma_handle_ch(i);
		val >>= 1;
1959 1960 1961 1962 1963 1964 1965 1966
	}

	return IRQ_HANDLED;
}

static struct irqaction omap24xx_dma_irq = {
	.name = "DMA",
	.handler = omap2_dma_irq_handler,
1967
	.flags = IRQF_DISABLED
1968 1969 1970 1971 1972 1973 1974
};

#else
static struct irqaction omap24xx_dma_irq;
#endif

/*----------------------------------------------------------------------------*/
1975

1976 1977 1978
void omap_dma_global_context_save(void)
{
	omap_dma_global_context.dma_irqenable_l0 =
1979
		p->dma_read(IRQENABLE_L0, 0);
1980
	omap_dma_global_context.dma_ocp_sysconfig =
1981 1982
		p->dma_read(OCP_SYSCONFIG, 0);
	omap_dma_global_context.dma_gcr = p->dma_read(GCR, 0);
1983 1984 1985 1986
}

void omap_dma_global_context_restore(void)
{
1987 1988
	int ch;

1989 1990
	p->dma_write(omap_dma_global_context.dma_gcr, GCR, 0);
	p->dma_write(omap_dma_global_context.dma_ocp_sysconfig,
1991
		OCP_SYSCONFIG, 0);
1992
	p->dma_write(omap_dma_global_context.dma_irqenable_l0,
1993
		IRQENABLE_L0, 0);
1994

1995
	if (IS_DMA_ERRATA(DMA_ROMCODE_BUG))
1996
		p->dma_write(0x3 , IRQSTATUS_L0, 0);
1997 1998 1999 2000

	for (ch = 0; ch < dma_chan_count; ch++)
		if (dma_chan[ch].dev_id != -1)
			omap_clear_dma(ch);
2001 2002
}

2003
static int __devinit omap_system_dma_probe(struct platform_device *pdev)
2004
{
2005 2006 2007 2008 2009 2010 2011
	int ch, ret = 0;
	int dma_irq;
	char irq_name[4];
	int irq_rel;

	p = pdev->dev.platform_data;
	if (!p) {
P
Paul Walmsley 已提交
2012 2013 2014
		dev_err(&pdev->dev,
			"%s: System DMA initialized without platform data\n",
			__func__);
2015
		return -EINVAL;
2016
	}
2017

2018 2019
	d			= p->dma_attr;
	errata			= p->errata;
2020

2021
	if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
2022
			&& (omap_dma_reserve_channels <= dma_lch_count))
2023
		d->lch_count	= omap_dma_reserve_channels;
2024

2025 2026 2027 2028
	dma_lch_count		= d->lch_count;
	dma_chan_count		= dma_lch_count;
	dma_chan		= d->chan;
	enable_1510_mode	= d->dev_caps & ENABLE_1510_MODE;
2029

2030
	if (dma_omap2plus()) {
2031 2032 2033
		dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
						dma_lch_count, GFP_KERNEL);
		if (!dma_linked_lch) {
2034 2035
			ret = -ENOMEM;
			goto exit_dma_lch_fail;
2036 2037 2038
		}
	}

2039 2040
	spin_lock_init(&dma_chan_lock);
	for (ch = 0; ch < dma_chan_count; ch++) {
2041
		omap_clear_dma(ch);
2042
		if (dma_omap2plus())
2043 2044
			omap2_disable_irq_lch(ch);

2045 2046 2047 2048 2049 2050
		dma_chan[ch].dev_id = -1;
		dma_chan[ch].next_lch = -1;

		if (ch >= 6 && enable_1510_mode)
			continue;

2051
		if (dma_omap1()) {
T
Tony Lindgren 已提交
2052 2053 2054 2055
			/*
			 * request_irq() doesn't like dev_id (ie. ch) being
			 * zero, so we have to kludge around this.
			 */
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
			sprintf(&irq_name[0], "%d", ch);
			dma_irq = platform_get_irq_byname(pdev, irq_name);

			if (dma_irq < 0) {
				ret = dma_irq;
				goto exit_dma_irq_fail;
			}

			/* INT_DMA_LCD is handled in lcd_dma.c */
			if (dma_irq == INT_DMA_LCD)
				continue;

			ret = request_irq(dma_irq,
2069 2070
					omap1_dma_irq_handler, 0, "DMA",
					(void *) (ch + 1));
2071 2072
			if (ret != 0)
				goto exit_dma_irq_fail;
2073 2074 2075
		}
	}

2076
	if (d->dev_caps & IS_RW_PRIORITY)
2077 2078 2079
		omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
				DMA_DEFAULT_FIFO_DEPTH, 0);

2080
	if (dma_omap2plus()) {
2081 2082 2083 2084 2085 2086 2087 2088
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		if (dma_irq < 0) {
			dev_err(&pdev->dev, "failed: request IRQ %d", dma_irq);
			goto exit_dma_lch_fail;
		}
		ret = setup_irq(dma_irq, &omap24xx_dma_irq);
		if (ret) {
P
Paul Walmsley 已提交
2089 2090
			dev_err(&pdev->dev, "set_up failed for IRQ %d for DMA (error %d)\n",
				dma_irq, ret);
2091
			goto exit_dma_lch_fail;
2092
		}
2093 2094
	}

2095 2096
	/* reserve dma channels 0 and 1 in high security devices on 34xx */
	if (d->dev_caps & HS_CHANNELS_RESERVED) {
P
Paul Walmsley 已提交
2097
		pr_info("Reserving DMA channels 0 and 1 for HS ROM code\n");
2098 2099 2100 2101
		dma_chan[0].dev_id = 0;
		dma_chan[1].dev_id = 1;
	}
	p->show_dma_caps();
2102
	return 0;
T
Tony Lindgren 已提交
2103

2104
exit_dma_irq_fail:
P
Paul Walmsley 已提交
2105 2106
	dev_err(&pdev->dev, "unable to request IRQ %d for DMA (error %d)\n",
		dma_irq, ret);
2107 2108 2109 2110 2111 2112 2113 2114
	for (irq_rel = 0; irq_rel < ch;	irq_rel++) {
		dma_irq = platform_get_irq(pdev, irq_rel);
		free_irq(dma_irq, (void *)(irq_rel + 1));
	}

exit_dma_lch_fail:
	kfree(p);
	kfree(d);
T
Tony Lindgren 已提交
2115
	kfree(dma_chan);
2116 2117
	return ret;
}
T
Tony Lindgren 已提交
2118

2119 2120 2121
static int __devexit omap_system_dma_remove(struct platform_device *pdev)
{
	int dma_irq;
T
Tony Lindgren 已提交
2122

2123
	if (dma_omap2plus()) {
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
		char irq_name[4];
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		remove_irq(dma_irq, &omap24xx_dma_irq);
	} else {
		int irq_rel = 0;
		for ( ; irq_rel < dma_chan_count; irq_rel++) {
			dma_irq = platform_get_irq(pdev, irq_rel);
			free_irq(dma_irq, (void *)(irq_rel + 1));
		}
	}
	kfree(p);
	kfree(d);
	kfree(dma_chan);
	return 0;
}

static struct platform_driver omap_system_dma_driver = {
	.probe		= omap_system_dma_probe,
2143
	.remove		= __devexit_p(omap_system_dma_remove),
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	.driver		= {
		.name	= "omap_dma_system"
	},
};

static int __init omap_system_dma_init(void)
{
	return platform_driver_register(&omap_system_dma_driver);
}
arch_initcall(omap_system_dma_init);

static void __exit omap_system_dma_exit(void)
{
	platform_driver_unregister(&omap_system_dma_driver);
2158 2159
}

2160 2161 2162 2163
MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");
2164

2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
/*
 * Reserve the omap SDMA channels using cmdline bootarg
 * "omap_dma_reserve_ch=". The valid range is 1 to 32
 */
static int __init omap_dma_cmdline_reserve_ch(char *str)
{
	if (get_option(&str, &omap_dma_reserve_channels) != 1)
		omap_dma_reserve_channels = 0;
	return 1;
}

__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);

2178