dma.c 51.7 KB
Newer Older
1 2 3
/*
 * linux/arch/arm/plat-omap/dma.c
 *
T
Tony Lindgren 已提交
4
 * Copyright (C) 2003 - 2008 Nokia Corporation
5
 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
6 7 8
 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
 * Graphics DMA and LCD DMA graphics tranformations
 * by Imre Deak <imre.deak@nokia.com>
9
 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
10
 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
11 12
 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
16 17
 * Support functions for the OMAP internal DMA channels.
 *
18 19 20 21
 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
 * Converted DMA library into DMA platform driver.
 *	- G, Manjunath Kondaiah <manjugk@ti.com>
 *
22 23 24 25 26 27 28 29 30 31 32 33
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
34
#include <linux/irq.h>
T
Tony Lindgren 已提交
35
#include <linux/io.h>
36
#include <linux/slab.h>
37
#include <linux/delay.h>
38

39
#include <mach/hardware.h>
40
#include <plat/dma.h>
41

42
#include <plat/tc.h>
43

44 45 46 47 48 49 50 51 52
/*
 * MAX_LOGICAL_DMA_CH_COUNT: the maximum number of logical DMA
 * channels that an instance of the SDMA IP block can support.  Used
 * to size arrays.  (The actual maximum on a particular SoC may be less
 * than this -- for example, OMAP1 SDMA instances only support 17 logical
 * DMA channels.)
 */
#define MAX_LOGICAL_DMA_CH_COUNT		32

53 54 55 56 57 58 59 60
#undef DEBUG

#ifndef CONFIG_ARCH_OMAP1
enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
	DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
};

enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
61
#endif
62

T
Tony Lindgren 已提交
63
#define OMAP_DMA_ACTIVE			0x01
64
#define OMAP2_DMA_CSR_CLEAR_MASK	0xffffffff
65

T
Tony Lindgren 已提交
66
#define OMAP_FUNC_MUX_ARM_BASE		(0xfffe1000 + 0xec)
67

68 69 70
static struct omap_system_dma_plat_info *p;
static struct omap_dma_dev_attr *d;

T
Tony Lindgren 已提交
71
static int enable_1510_mode;
72
static u32 errata;
73

74 75 76 77 78 79
static struct omap_dma_global_context_registers {
	u32 dma_irqenable_l0;
	u32 dma_ocp_sysconfig;
	u32 dma_gcr;
} omap_dma_global_context;

80 81 82 83 84 85 86 87 88 89 90 91 92
struct dma_link_info {
	int *linked_dmach_q;
	int no_of_lchs_linked;

	int q_count;
	int q_tail;
	int q_head;

	int chain_state;
	int chain_mode;

};

93 94 95
static struct dma_link_info *dma_linked_lch;

#ifndef CONFIG_ARCH_OMAP1
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

/* Chain handling macros */
#define OMAP_DMA_CHAIN_QINIT(chain_id)					\
	do {								\
		dma_linked_lch[chain_id].q_head =			\
		dma_linked_lch[chain_id].q_tail =			\
		dma_linked_lch[chain_id].q_count = 0;			\
	} while (0)
#define OMAP_DMA_CHAIN_QFULL(chain_id)					\
		(dma_linked_lch[chain_id].no_of_lchs_linked ==		\
		dma_linked_lch[chain_id].q_count)
#define OMAP_DMA_CHAIN_QLAST(chain_id)					\
	do {								\
		((dma_linked_lch[chain_id].no_of_lchs_linked-1) ==	\
		dma_linked_lch[chain_id].q_count)			\
	} while (0)
#define OMAP_DMA_CHAIN_QEMPTY(chain_id)					\
		(0 == dma_linked_lch[chain_id].q_count)
#define __OMAP_DMA_CHAIN_INCQ(end)					\
	((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
#define OMAP_DMA_CHAIN_INCQHEAD(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head);	\
		dma_linked_lch[chain_id].q_count--;			\
	} while (0)

#define OMAP_DMA_CHAIN_INCQTAIL(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail);	\
		dma_linked_lch[chain_id].q_count++; \
	} while (0)
#endif
128 129

static int dma_lch_count;
130
static int dma_chan_count;
131
static int omap_dma_reserve_channels;
132 133

static spinlock_t dma_chan_lock;
134
static struct omap_dma_lch *dma_chan;
135

136 137 138 139
static inline void disable_lnk(int lch);
static void omap_disable_channel_irq(int lch);
static inline void omap_enable_channel_irq(int lch);

140
#define REVISIT_24XX()		printk(KERN_ERR "FIXME: no %s on 24xx\n", \
141
						__func__);
142 143 144

#ifdef CONFIG_ARCH_OMAP15XX
/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
145
static int omap_dma_in_1510_mode(void)
146 147 148 149 150 151 152 153
{
	return enable_1510_mode;
}
#else
#define omap_dma_in_1510_mode()		0
#endif

#ifdef CONFIG_ARCH_OMAP1
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
static inline int get_gdma_dev(int req)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;

	return ((omap_readl(reg) >> shift) & 0x3f) + 1;
}

static inline void set_gdma_dev(int req, int dev)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;
	u32 l;

	l = omap_readl(reg);
	l &= ~(0x3f << shift);
	l |= (dev - 1) << shift;
	omap_writel(l, reg);
}
173 174
#else
#define set_gdma_dev(req, dev)	do {} while (0)
175 176
#define omap_readl(reg)		0
#define omap_writel(val, reg)	do {} while (0)
177
#endif
178

179
void omap_set_dma_priority(int lch, int dst_port, int priority)
180 181 182 183
{
	unsigned long reg;
	u32 l;

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
	if (cpu_class_is_omap1()) {
		switch (dst_port) {
		case OMAP_DMA_PORT_OCP_T1:	/* FFFECC00 */
			reg = OMAP_TC_OCPT1_PRIOR;
			break;
		case OMAP_DMA_PORT_OCP_T2:	/* FFFECCD0 */
			reg = OMAP_TC_OCPT2_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFF:	/* FFFECC08 */
			reg = OMAP_TC_EMIFF_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFS:	/* FFFECC04 */
			reg = OMAP_TC_EMIFS_PRIOR;
			break;
		default:
			BUG();
			return;
		}
		l = omap_readl(reg);
		l &= ~(0xf << 8);
		l |= (priority & 0xf) << 8;
		omap_writel(l, reg);
	}

208
	if (cpu_class_is_omap2()) {
209 210
		u32 ccr;

211
		ccr = p->dma_read(CCR, lch);
212
		if (priority)
213
			ccr |= (1 << 6);
214
		else
215
			ccr &= ~(1 << 6);
216
		p->dma_write(ccr, CCR, lch);
217 218
	}
}
T
Tony Lindgren 已提交
219
EXPORT_SYMBOL(omap_set_dma_priority);
220 221

void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
222 223
				  int frame_count, int sync_mode,
				  int dma_trigger, int src_or_dst_synch)
224
{
225 226
	u32 l;

227
	l = p->dma_read(CSDP, lch);
228 229
	l &= ~0x03;
	l |= data_type;
230
	p->dma_write(l, CSDP, lch);
231

232
	if (cpu_class_is_omap1()) {
233 234
		u16 ccr;

235
		ccr = p->dma_read(CCR, lch);
236
		ccr &= ~(1 << 5);
237
		if (sync_mode == OMAP_DMA_SYNC_FRAME)
238
			ccr |= 1 << 5;
239
		p->dma_write(ccr, CCR, lch);
240

241
		ccr = p->dma_read(CCR2, lch);
242
		ccr &= ~(1 << 2);
243
		if (sync_mode == OMAP_DMA_SYNC_BLOCK)
244
			ccr |= 1 << 2;
245
		p->dma_write(ccr, CCR2, lch);
246 247
	}

248
	if (cpu_class_is_omap2() && dma_trigger) {
249
		u32 val;
250

251
		val = p->dma_read(CCR, lch);
252 253

		/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
254
		val &= ~((1 << 23) | (3 << 19) | 0x1f);
255 256
		val |= (dma_trigger & ~0x1f) << 14;
		val |= dma_trigger & 0x1f;
257

258 259
		if (sync_mode & OMAP_DMA_SYNC_FRAME)
			val |= 1 << 5;
260 261
		else
			val &= ~(1 << 5);
262

263 264
		if (sync_mode & OMAP_DMA_SYNC_BLOCK)
			val |= 1 << 18;
265 266
		else
			val &= ~(1 << 18);
267

268 269 270 271
		if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
			val &= ~(1 << 24);	/* dest synch */
			val |= (1 << 23);	/* Prefetch */
		} else if (src_or_dst_synch) {
272
			val |= 1 << 24;		/* source synch */
273
		} else {
274
			val &= ~(1 << 24);	/* dest synch */
275
		}
276
		p->dma_write(val, CCR, lch);
277 278
	}

279 280
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
281
}
T
Tony Lindgren 已提交
282
EXPORT_SYMBOL(omap_set_dma_transfer_params);
283

284 285 286 287
void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
{
	BUG_ON(omap_dma_in_1510_mode());

288 289
	if (cpu_class_is_omap1()) {
		u16 w;
290

291
		w = p->dma_read(CCR2, lch);
292 293 294 295 296 297 298 299 300 301 302 303 304 305
		w &= ~0x03;

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			w |= 0x01;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			w |= 0x02;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
306
		p->dma_write(w, CCR2, lch);
307

308
		w = p->dma_read(LCH_CTRL, lch);
309 310 311
		w &= ~0x0f;
		/* Default is channel type 2D */
		if (mode) {
312
			p->dma_write(color, COLOR, lch);
313 314
			w |= 1;		/* Channel type G */
		}
315
		p->dma_write(w, LCH_CTRL, lch);
316
	}
317 318 319 320

	if (cpu_class_is_omap2()) {
		u32 val;

321
		val = p->dma_read(CCR, lch);
322 323 324 325 326 327 328 329 330 331 332 333 334 335
		val &= ~((1 << 17) | (1 << 16));

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			val |= 1 << 16;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			val |= 1 << 17;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
336
		p->dma_write(val, CCR, lch);
337 338

		color &= 0xffffff;
339
		p->dma_write(color, COLOR, lch);
340 341
	}
}
T
Tony Lindgren 已提交
342
EXPORT_SYMBOL(omap_set_dma_color_mode);
343

344 345
void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
{
346
	if (cpu_class_is_omap2()) {
347 348
		u32 csdp;

349
		csdp = p->dma_read(CSDP, lch);
350 351
		csdp &= ~(0x3 << 16);
		csdp |= (mode << 16);
352
		p->dma_write(csdp, CSDP, lch);
353 354
	}
}
T
Tony Lindgren 已提交
355
EXPORT_SYMBOL(omap_set_dma_write_mode);
356

357 358 359 360 361
void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
{
	if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
		u32 l;

362
		l = p->dma_read(LCH_CTRL, lch);
363 364
		l &= ~0x7;
		l |= mode;
365
		p->dma_write(l, LCH_CTRL, lch);
366 367 368 369
	}
}
EXPORT_SYMBOL(omap_set_dma_channel_mode);

370
/* Note that src_port is only for omap1 */
371
void omap_set_dma_src_params(int lch, int src_port, int src_amode,
372 373
			     unsigned long src_start,
			     int src_ei, int src_fi)
374
{
T
Tony Lindgren 已提交
375 376
	u32 l;

377
	if (cpu_class_is_omap1()) {
378
		u16 w;
379

380
		w = p->dma_read(CSDP, lch);
381 382
		w &= ~(0x1f << 2);
		w |= src_port << 2;
383
		p->dma_write(w, CSDP, lch);
T
Tony Lindgren 已提交
384
	}
385

386
	l = p->dma_read(CCR, lch);
T
Tony Lindgren 已提交
387 388
	l &= ~(0x03 << 12);
	l |= src_amode << 12;
389
	p->dma_write(l, CCR, lch);
390

391
	p->dma_write(src_start, CSSA, lch);
392

393 394
	p->dma_write(src_ei, CSEI, lch);
	p->dma_write(src_fi, CSFI, lch);
395
}
T
Tony Lindgren 已提交
396
EXPORT_SYMBOL(omap_set_dma_src_params);
397

T
Tony Lindgren 已提交
398
void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
399 400 401 402 403 404 405 406 407 408 409 410
{
	omap_set_dma_transfer_params(lch, params->data_type,
				     params->elem_count, params->frame_count,
				     params->sync_mode, params->trigger,
				     params->src_or_dst_synch);
	omap_set_dma_src_params(lch, params->src_port,
				params->src_amode, params->src_start,
				params->src_ei, params->src_fi);

	omap_set_dma_dest_params(lch, params->dst_port,
				 params->dst_amode, params->dst_start,
				 params->dst_ei, params->dst_fi);
411 412 413
	if (params->read_prio || params->write_prio)
		omap_dma_set_prio_lch(lch, params->read_prio,
				      params->write_prio);
414
}
T
Tony Lindgren 已提交
415
EXPORT_SYMBOL(omap_set_dma_params);
416 417 418

void omap_set_dma_src_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
419
	if (cpu_class_is_omap2())
420
		return;
T
Tony Lindgren 已提交
421

422 423
	p->dma_write(eidx, CSEI, lch);
	p->dma_write(fidx, CSFI, lch);
424
}
T
Tony Lindgren 已提交
425
EXPORT_SYMBOL(omap_set_dma_src_index);
426 427 428

void omap_set_dma_src_data_pack(int lch, int enable)
{
429 430
	u32 l;

431
	l = p->dma_read(CSDP, lch);
432
	l &= ~(1 << 6);
433
	if (enable)
434
		l |= (1 << 6);
435
	p->dma_write(l, CSDP, lch);
436
}
T
Tony Lindgren 已提交
437
EXPORT_SYMBOL(omap_set_dma_src_data_pack);
438 439 440

void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
441
	unsigned int burst = 0;
442 443
	u32 l;

444
	l = p->dma_read(CSDP, lch);
445
	l &= ~(0x03 << 7);
446 447 448 449 450

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
451
		if (cpu_class_is_omap2())
452 453 454
			burst = 0x1;
		else
			burst = 0x2;
455 456
		break;
	case OMAP_DMA_DATA_BURST_8:
457
		if (cpu_class_is_omap2()) {
458 459 460
			burst = 0x2;
			break;
		}
461 462
		/*
		 * not supported by current hardware on OMAP1
463 464 465
		 * w |= (0x03 << 7);
		 * fall through
		 */
466
	case OMAP_DMA_DATA_BURST_16:
467
		if (cpu_class_is_omap2()) {
468 469 470
			burst = 0x3;
			break;
		}
471 472
		/*
		 * OMAP1 don't support burst 16
473 474
		 * fall through
		 */
475 476 477
	default:
		BUG();
	}
478 479

	l |= (burst << 7);
480
	p->dma_write(l, CSDP, lch);
481
}
T
Tony Lindgren 已提交
482
EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
483

484
/* Note that dest_port is only for OMAP1 */
485
void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
486 487
			      unsigned long dest_start,
			      int dst_ei, int dst_fi)
488
{
489 490
	u32 l;

491
	if (cpu_class_is_omap1()) {
492
		l = p->dma_read(CSDP, lch);
493 494
		l &= ~(0x1f << 9);
		l |= dest_port << 9;
495
		p->dma_write(l, CSDP, lch);
496
	}
497

498
	l = p->dma_read(CCR, lch);
499 500
	l &= ~(0x03 << 14);
	l |= dest_amode << 14;
501
	p->dma_write(l, CCR, lch);
502

503
	p->dma_write(dest_start, CDSA, lch);
504

505 506
	p->dma_write(dst_ei, CDEI, lch);
	p->dma_write(dst_fi, CDFI, lch);
507
}
T
Tony Lindgren 已提交
508
EXPORT_SYMBOL(omap_set_dma_dest_params);
509 510 511

void omap_set_dma_dest_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
512
	if (cpu_class_is_omap2())
513
		return;
T
Tony Lindgren 已提交
514

515 516
	p->dma_write(eidx, CDEI, lch);
	p->dma_write(fidx, CDFI, lch);
517
}
T
Tony Lindgren 已提交
518
EXPORT_SYMBOL(omap_set_dma_dest_index);
519 520 521

void omap_set_dma_dest_data_pack(int lch, int enable)
{
522 523
	u32 l;

524
	l = p->dma_read(CSDP, lch);
525
	l &= ~(1 << 13);
526
	if (enable)
527
		l |= 1 << 13;
528
	p->dma_write(l, CSDP, lch);
529
}
T
Tony Lindgren 已提交
530
EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
531 532 533

void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
534
	unsigned int burst = 0;
535 536
	u32 l;

537
	l = p->dma_read(CSDP, lch);
538
	l &= ~(0x03 << 14);
539 540 541 542 543

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
544
		if (cpu_class_is_omap2())
545 546 547
			burst = 0x1;
		else
			burst = 0x2;
548 549
		break;
	case OMAP_DMA_DATA_BURST_8:
550
		if (cpu_class_is_omap2())
551 552 553
			burst = 0x2;
		else
			burst = 0x3;
554
		break;
555
	case OMAP_DMA_DATA_BURST_16:
556
		if (cpu_class_is_omap2()) {
557 558 559
			burst = 0x3;
			break;
		}
560 561
		/*
		 * OMAP1 don't support burst 16
562 563
		 * fall through
		 */
564 565 566 567 568
	default:
		printk(KERN_ERR "Invalid DMA burst mode\n");
		BUG();
		return;
	}
569
	l |= (burst << 14);
570
	p->dma_write(l, CSDP, lch);
571
}
T
Tony Lindgren 已提交
572
EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
573

574
static inline void omap_enable_channel_irq(int lch)
575
{
576 577
	/* Clear CSR */
	if (cpu_class_is_omap1())
578 579
		p->dma_read(CSR, lch);
	else
580
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
581

582
	/* Enable some nice interrupts. */
583
	p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
584 585
}

586
static inline void omap_disable_channel_irq(int lch)
587
{
588 589 590 591 592 593 594
	/* disable channel interrupts */
	p->dma_write(0, CICR, lch);
	/* Clear CSR */
	if (cpu_class_is_omap1())
		p->dma_read(CSR, lch);
	else
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
595 596 597 598 599 600
}

void omap_enable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs |= bits;
}
T
Tony Lindgren 已提交
601
EXPORT_SYMBOL(omap_enable_dma_irq);
602

603 604 605 606
void omap_disable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs &= ~bits;
}
T
Tony Lindgren 已提交
607
EXPORT_SYMBOL(omap_disable_dma_irq);
608 609 610

static inline void enable_lnk(int lch)
{
611 612
	u32 l;

613
	l = p->dma_read(CLNK_CTRL, lch);
614

615
	if (cpu_class_is_omap1())
616
		l &= ~(1 << 14);
617

618
	/* Set the ENABLE_LNK bits */
619
	if (dma_chan[lch].next_lch != -1)
620
		l = dma_chan[lch].next_lch | (1 << 15);
621 622

#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
623 624 625
	if (cpu_class_is_omap2())
		if (dma_chan[lch].next_linked_ch != -1)
			l = dma_chan[lch].next_linked_ch | (1 << 15);
626
#endif
627

628
	p->dma_write(l, CLNK_CTRL, lch);
629 630 631 632
}

static inline void disable_lnk(int lch)
{
633 634
	u32 l;

635
	l = p->dma_read(CLNK_CTRL, lch);
636

637
	/* Disable interrupts */
638 639
	omap_disable_channel_irq(lch);

640 641
	if (cpu_class_is_omap1()) {
		/* Set the STOP_LNK bit */
642
		l |= 1 << 14;
643
	}
644

645
	if (cpu_class_is_omap2()) {
646
		/* Clear the ENABLE_LNK bit */
647
		l &= ~(1 << 15);
648
	}
649

650
	p->dma_write(l, CLNK_CTRL, lch);
651 652 653
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}

654
static inline void omap2_enable_irq_lch(int lch)
655
{
656
	u32 val;
657
	unsigned long flags;
658

659
	if (!cpu_class_is_omap2())
660 661
		return;

662
	spin_lock_irqsave(&dma_chan_lock, flags);
663 664 665
	/* clear IRQ STATUS */
	p->dma_write(1 << lch, IRQSTATUS_L0, lch);
	/* Enable interrupt */
666
	val = p->dma_read(IRQENABLE_L0, lch);
667
	val |= 1 << lch;
668
	p->dma_write(val, IRQENABLE_L0, lch);
669
	spin_unlock_irqrestore(&dma_chan_lock, flags);
670 671
}

672 673 674 675 676 677 678 679 680
static inline void omap2_disable_irq_lch(int lch)
{
	u32 val;
	unsigned long flags;

	if (!cpu_class_is_omap2())
		return;

	spin_lock_irqsave(&dma_chan_lock, flags);
681
	/* Disable interrupt */
682
	val = p->dma_read(IRQENABLE_L0, lch);
683
	val &= ~(1 << lch);
684
	p->dma_write(val, IRQENABLE_L0, lch);
685 686
	/* clear IRQ STATUS */
	p->dma_write(1 << lch, IRQSTATUS_L0, lch);
687 688 689
	spin_unlock_irqrestore(&dma_chan_lock, flags);
}

690
int omap_request_dma(int dev_id, const char *dev_name,
T
Tony Lindgren 已提交
691
		     void (*callback)(int lch, u16 ch_status, void *data),
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
		     void *data, int *dma_ch_out)
{
	int ch, free_ch = -1;
	unsigned long flags;
	struct omap_dma_lch *chan;

	spin_lock_irqsave(&dma_chan_lock, flags);
	for (ch = 0; ch < dma_chan_count; ch++) {
		if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
			free_ch = ch;
			if (dev_id == 0)
				break;
		}
	}
	if (free_ch == -1) {
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EBUSY;
	}
	chan = dma_chan + free_ch;
	chan->dev_id = dev_id;

713 714
	if (p->clear_lch_regs)
		p->clear_lch_regs(free_ch);
715

716
	if (cpu_class_is_omap2())
717 718 719 720 721 722 723
		omap_clear_dma(free_ch);

	spin_unlock_irqrestore(&dma_chan_lock, flags);

	chan->dev_name = dev_name;
	chan->callback = callback;
	chan->data = data;
724
	chan->flags = 0;
T
Tony Lindgren 已提交
725

726
#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
727 728 729 730
	if (cpu_class_is_omap2()) {
		chan->chain_id = -1;
		chan->next_linked_ch = -1;
	}
731
#endif
T
Tony Lindgren 已提交
732

733
	chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
734

735 736
	if (cpu_class_is_omap1())
		chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
737
	else if (cpu_class_is_omap2())
738 739
		chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
			OMAP2_DMA_TRANS_ERR_IRQ;
740 741 742 743 744 745 746

	if (cpu_is_omap16xx()) {
		/* If the sync device is set, configure it dynamically. */
		if (dev_id != 0) {
			set_gdma_dev(free_ch + 1, dev_id);
			dev_id = free_ch + 1;
		}
T
Tony Lindgren 已提交
747 748 749 750
		/*
		 * Disable the 1510 compatibility mode and set the sync device
		 * id.
		 */
751
		p->dma_write(dev_id | (1 << 10), CCR, free_ch);
752
	} else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
753
		p->dma_write(dev_id, CCR, free_ch);
754 755
	}

756
	if (cpu_class_is_omap2()) {
757
		omap_enable_channel_irq(free_ch);
758
		omap2_enable_irq_lch(free_ch);
759 760 761 762 763 764
	}

	*dma_ch_out = free_ch;

	return 0;
}
T
Tony Lindgren 已提交
765
EXPORT_SYMBOL(omap_request_dma);
766 767 768 769 770 771

void omap_free_dma(int lch)
{
	unsigned long flags;

	if (dma_chan[lch].dev_id == -1) {
T
Tony Lindgren 已提交
772
		pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
773 774 775
		       lch);
		return;
	}
T
Tony Lindgren 已提交
776

777 778
	/* Disable interrupt for logical channel */
	if (cpu_class_is_omap2())
779
		omap2_disable_irq_lch(lch);
780

781 782
	/* Disable all DMA interrupts for the channel. */
	omap_disable_channel_irq(lch);
783

784 785
	/* Make sure the DMA transfer is stopped. */
	p->dma_write(0, CCR, lch);
786

787 788
	/* Clear registers */
	if (cpu_class_is_omap2())
789
		omap_clear_dma(lch);
790 791 792 793 794 795

	spin_lock_irqsave(&dma_chan_lock, flags);
	dma_chan[lch].dev_id = -1;
	dma_chan[lch].next_lch = -1;
	dma_chan[lch].callback = NULL;
	spin_unlock_irqrestore(&dma_chan_lock, flags);
796
}
T
Tony Lindgren 已提交
797
EXPORT_SYMBOL(omap_free_dma);
798

799 800 801 802 803
/**
 * @brief omap_dma_set_global_params : Set global priority settings for dma
 *
 * @param arb_rate
 * @param max_fifo_depth
804 805 806 807
 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
 * 						   DMA_THREAD_RESERVE_ONET
 * 						   DMA_THREAD_RESERVE_TWOT
 * 						   DMA_THREAD_RESERVE_THREET
808 809 810 811 812 813 814
 */
void
omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
{
	u32 reg;

	if (!cpu_class_is_omap2()) {
815
		printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
816 817 818
		return;
	}

819 820
	if (max_fifo_depth == 0)
		max_fifo_depth = 1;
821 822 823
	if (arb_rate == 0)
		arb_rate = 1;

824 825 826
	reg = 0xff & max_fifo_depth;
	reg |= (0x3 & tparams) << 12;
	reg |= (arb_rate & 0xff) << 16;
827

828
	p->dma_write(reg, GCR, 0);
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
}
EXPORT_SYMBOL(omap_dma_set_global_params);

/**
 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
 *
 * @param lch
 * @param read_prio - Read priority
 * @param write_prio - Write priority
 * Both of the above can be set with one of the following values :
 * 	DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
 */
int
omap_dma_set_prio_lch(int lch, unsigned char read_prio,
		      unsigned char write_prio)
{
845
	u32 l;
846

847
	if (unlikely((lch < 0 || lch >= dma_lch_count))) {
848 849 850
		printk(KERN_ERR "Invalid channel id\n");
		return -EINVAL;
	}
851
	l = p->dma_read(CCR, lch);
852
	l &= ~((1 << 6) | (1 << 26));
853
	if (cpu_class_is_omap2() && !cpu_is_omap242x())
854
		l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
855
	else
856 857
		l |= ((read_prio & 0x1) << 6);

858
	p->dma_write(l, CCR, lch);
859 860 861 862 863

	return 0;
}
EXPORT_SYMBOL(omap_dma_set_prio_lch);

864 865 866 867 868 869 870 871 872
/*
 * Clears any DMA state so the DMA engine is ready to restart with new buffers
 * through omap_start_dma(). Any buffers in flight are discarded.
 */
void omap_clear_dma(int lch)
{
	unsigned long flags;

	local_irq_save(flags);
873
	p->clear_dma(lch);
874 875
	local_irq_restore(flags);
}
T
Tony Lindgren 已提交
876
EXPORT_SYMBOL(omap_clear_dma);
877 878 879

void omap_start_dma(int lch)
{
880 881
	u32 l;

M
manjugk manjugk 已提交
882 883 884 885 886
	/*
	 * The CPC/CDAC register needs to be initialized to zero
	 * before starting dma transfer.
	 */
	if (cpu_is_omap15xx())
887
		p->dma_write(0, CPC, lch);
M
manjugk manjugk 已提交
888
	else
889
		p->dma_write(0, CDAC, lch);
M
manjugk manjugk 已提交
890

891 892
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch;
893
		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
894 895 896 897 898 899 900 901 902 903

		dma_chan_link_map[lch] = 1;
		/* Set the link register of the first channel */
		enable_lnk(lch);

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		cur_lch = dma_chan[lch].next_lch;
		do {
			next_lch = dma_chan[cur_lch].next_lch;

904
			/* The loop case: we've been here already */
905 906 907 908 909 910
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			enable_lnk(cur_lch);
911
			omap_enable_channel_irq(cur_lch);
912 913 914

			cur_lch = next_lch;
		} while (next_lch != -1);
915
	} else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
916
		p->dma_write(lch, CLNK_CTRL, lch);
917

918 919
	omap_enable_channel_irq(lch);

920
	l = p->dma_read(CCR, lch);
921

922 923
	if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
			l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
924
	l |= OMAP_DMA_CCR_EN;
925

926 927 928 929 930 931 932
	/*
	 * As dma_write() uses IO accessors which are weakly ordered, there
	 * is no guarantee that data in coherent DMA memory will be visible
	 * to the DMA device.  Add a memory barrier here to ensure that any
	 * such data is visible prior to enabling DMA.
	 */
	mb();
933
	p->dma_write(l, CCR, lch);
934 935 936

	dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
937
EXPORT_SYMBOL(omap_start_dma);
938 939 940

void omap_stop_dma(int lch)
{
941 942
	u32 l;

943
	/* Disable all interrupts on the channel */
944
	omap_disable_channel_irq(lch);
945

946
	l = p->dma_read(CCR, lch);
947 948
	if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
			(l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
949 950 951 952
		int i = 0;
		u32 sys_cf;

		/* Configure No-Standby */
953
		l = p->dma_read(OCP_SYSCONFIG, lch);
954 955 956
		sys_cf = l;
		l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
		l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
957
		p->dma_write(l , OCP_SYSCONFIG, 0);
958

959
		l = p->dma_read(CCR, lch);
960
		l &= ~OMAP_DMA_CCR_EN;
961
		p->dma_write(l, CCR, lch);
962 963

		/* Wait for sDMA FIFO drain */
964
		l = p->dma_read(CCR, lch);
965 966 967 968
		while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
					OMAP_DMA_CCR_WR_ACTIVE))) {
			udelay(5);
			i++;
969
			l = p->dma_read(CCR, lch);
970 971 972 973 974
		}
		if (i >= 100)
			printk(KERN_ERR "DMA drain did not complete on "
					"lch %d\n", lch);
		/* Restore OCP_SYSCONFIG */
975
		p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
976 977
	} else {
		l &= ~OMAP_DMA_CCR_EN;
978
		p->dma_write(l, CCR, lch);
979
	}
980

981 982 983 984 985 986 987
	/*
	 * Ensure that data transferred by DMA is visible to any access
	 * after DMA has been disabled.  This is important for coherent
	 * DMA regions.
	 */
	mb();

988 989
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch = lch;
990
		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		do {
			/* The loop case: we've been here already */
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			disable_lnk(cur_lch);

			next_lch = dma_chan[cur_lch].next_lch;
			cur_lch = next_lch;
		} while (next_lch != -1);
	}
1006

1007 1008
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
1009
EXPORT_SYMBOL(omap_stop_dma);
1010

1011 1012 1013 1014 1015
/*
 * Allows changing the DMA callback function or data. This may be needed if
 * the driver shares a single DMA channel for multiple dma triggers.
 */
int omap_set_dma_callback(int lch,
T
Tony Lindgren 已提交
1016
			  void (*callback)(int lch, u16 ch_status, void *data),
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
			  void *data)
{
	unsigned long flags;

	if (lch < 0)
		return -ENODEV;

	spin_lock_irqsave(&dma_chan_lock, flags);
	if (dma_chan[lch].dev_id == -1) {
		printk(KERN_ERR "DMA callback for not set for free channel\n");
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EINVAL;
	}
	dma_chan[lch].callback = callback;
	dma_chan[lch].data = data;
	spin_unlock_irqrestore(&dma_chan_lock, flags);

	return 0;
}
T
Tony Lindgren 已提交
1036
EXPORT_SYMBOL(omap_set_dma_callback);
1037

1038 1039 1040 1041 1042
/*
 * Returns current physical source address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1043
 * is a chance for CSSA_L register overflow between the two reads resulting
1044 1045 1046
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_src_pos(int lch)
1047
{
T
Tony Lindgren 已提交
1048
	dma_addr_t offset = 0;
1049

1050
	if (cpu_is_omap15xx())
1051
		offset = p->dma_read(CPC, lch);
1052
	else
1053
		offset = p->dma_read(CSAC, lch);
1054

1055
	if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
1056
		offset = p->dma_read(CSAC, lch);
1057

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	if (!cpu_is_omap15xx()) {
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed source start address in this case.
		 */
		if (likely(p->dma_read(CDAC, lch)))
			offset = p->dma_read(CSAC, lch);
		else
			offset = p->dma_read(CSSA, lch);
	}

1070
	if (cpu_class_is_omap1())
1071
		offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
1072

1073
	return offset;
1074
}
T
Tony Lindgren 已提交
1075
EXPORT_SYMBOL(omap_get_dma_src_pos);
1076

1077 1078 1079 1080 1081
/*
 * Returns current physical destination address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1082
 * is a chance for CDSA_L register overflow between the two reads resulting
1083 1084 1085
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_dst_pos(int lch)
1086
{
T
Tony Lindgren 已提交
1087
	dma_addr_t offset = 0;
1088

1089
	if (cpu_is_omap15xx())
1090
		offset = p->dma_read(CPC, lch);
1091
	else
1092
		offset = p->dma_read(CDAC, lch);
1093

1094 1095 1096 1097
	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
1098
	if (!cpu_is_omap15xx() && offset == 0) {
1099
		offset = p->dma_read(CDAC, lch);
1100 1101 1102 1103 1104 1105 1106 1107
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed destination start address in this case.
		 */
		if (unlikely(!offset))
			offset = p->dma_read(CDSA, lch);
	}
1108 1109

	if (cpu_class_is_omap1())
1110
		offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
1111

1112
	return offset;
1113
}
T
Tony Lindgren 已提交
1114
EXPORT_SYMBOL(omap_get_dma_dst_pos);
1115 1116 1117

int omap_get_dma_active_status(int lch)
{
1118
	return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
1119
}
1120
EXPORT_SYMBOL(omap_get_dma_active_status);
1121

1122
int omap_dma_running(void)
1123
{
1124
	int lch;
1125

1126 1127
	if (cpu_class_is_omap1())
		if (omap_lcd_dma_running())
1128
			return 1;
1129

1130
	for (lch = 0; lch < dma_chan_count; lch++)
1131
		if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
1132
			return 1;
1133

1134
	return 0;
1135 1136 1137 1138 1139 1140 1141
}

/*
 * lch_queue DMA will start right after lch_head one is finished.
 * For this DMA link to start, you still need to start (see omap_start_dma)
 * the first one. That will fire up the entire queue.
 */
T
Tony Lindgren 已提交
1142
void omap_dma_link_lch(int lch_head, int lch_queue)
1143 1144
{
	if (omap_dma_in_1510_mode()) {
1145
		if (lch_head == lch_queue) {
1146
			p->dma_write(p->dma_read(CCR, lch_head) | (3 << 8),
1147
								CCR, lch_head);
1148 1149
			return;
		}
1150 1151 1152 1153 1154 1155 1156
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if ((dma_chan[lch_head].dev_id == -1) ||
	    (dma_chan[lch_queue].dev_id == -1)) {
1157 1158
		printk(KERN_ERR "omap_dma: trying to link "
		       "non requested channels\n");
1159 1160 1161 1162 1163
		dump_stack();
	}

	dma_chan[lch_head].next_lch = lch_queue;
}
T
Tony Lindgren 已提交
1164
EXPORT_SYMBOL(omap_dma_link_lch);
1165 1166 1167 1168

/*
 * Once the DMA queue is stopped, we can destroy it.
 */
T
Tony Lindgren 已提交
1169
void omap_dma_unlink_lch(int lch_head, int lch_queue)
1170 1171
{
	if (omap_dma_in_1510_mode()) {
1172
		if (lch_head == lch_queue) {
1173
			p->dma_write(p->dma_read(CCR, lch_head) & ~(3 << 8),
1174
								CCR, lch_head);
1175 1176
			return;
		}
1177 1178 1179 1180 1181 1182 1183
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if (dma_chan[lch_head].next_lch != lch_queue ||
	    dma_chan[lch_head].next_lch == -1) {
1184 1185
		printk(KERN_ERR "omap_dma: trying to unlink "
		       "non linked channels\n");
1186 1187 1188 1189
		dump_stack();
	}

	if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1190
	    (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
1191 1192
		printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
		       "before unlinking\n");
1193 1194 1195 1196 1197
		dump_stack();
	}

	dma_chan[lch_head].next_lch = -1;
}
T
Tony Lindgren 已提交
1198 1199
EXPORT_SYMBOL(omap_dma_unlink_lch);

1200 1201 1202 1203
#ifndef CONFIG_ARCH_OMAP1
/* Create chain of DMA channesls */
static void create_dma_lch_chain(int lch_head, int lch_queue)
{
1204
	u32 l;
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223

	/* Check if this is the first link in chain */
	if (dma_chan[lch_head].next_linked_ch == -1) {
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[lch_head].prev_linked_ch = lch_queue;
		dma_chan[lch_queue].next_linked_ch = lch_head;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
	}

	/* a link exists, link the new channel in circular chain */
	else {
		dma_chan[lch_queue].next_linked_ch =
					dma_chan[lch_head].next_linked_ch;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
					lch_queue;
	}

1224
	l = p->dma_read(CLNK_CTRL, lch_head);
1225 1226
	l &= ~(0x1f);
	l |= lch_queue;
1227
	p->dma_write(l, CLNK_CTRL, lch_head);
1228

1229
	l = p->dma_read(CLNK_CTRL, lch_queue);
1230 1231
	l &= ~(0x1f);
	l |= (dma_chan[lch_queue].next_linked_ch);
1232
	p->dma_write(l, CLNK_CTRL, lch_queue);
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
}

/**
 * @brief omap_request_dma_chain : Request a chain of DMA channels
 *
 * @param dev_id - Device id using the dma channel
 * @param dev_name - Device name
 * @param callback - Call back function
 * @chain_id -
 * @no_of_chans - Number of channels requested
 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
 * 					      OMAP_DMA_DYNAMIC_CHAIN
 * @params - Channel parameters
 *
1247
 * @return - Success : 0
1248 1249 1250
 * 	     Failure: -EINVAL/-ENOMEM
 */
int omap_request_dma_chain(int dev_id, const char *dev_name,
1251
			   void (*callback) (int lch, u16 ch_status,
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
					     void *data),
			   int *chain_id, int no_of_chans, int chain_mode,
			   struct omap_dma_channel_params params)
{
	int *channels;
	int i, err;

	/* Is the chain mode valid ? */
	if (chain_mode != OMAP_DMA_STATIC_CHAIN
			&& chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
		printk(KERN_ERR "Invalid chain mode requested\n");
		return -EINVAL;
	}

	if (unlikely((no_of_chans < 1
1267
			|| no_of_chans > dma_lch_count))) {
1268 1269 1270 1271
		printk(KERN_ERR "Invalid Number of channels requested\n");
		return -EINVAL;
	}

1272 1273 1274 1275
	/*
	 * Allocate a queue to maintain the status of the channels
	 * in the chain
	 */
1276 1277 1278 1279 1280 1281 1282 1283 1284
	channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
	if (channels == NULL) {
		printk(KERN_ERR "omap_dma: No memory for channel queue\n");
		return -ENOMEM;
	}

	/* request and reserve DMA channels for the chain */
	for (i = 0; i < no_of_chans; i++) {
		err = omap_request_dma(dev_id, dev_name,
1285
					callback, NULL, &channels[i]);
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
		if (err < 0) {
			int j;
			for (j = 0; j < i; j++)
				omap_free_dma(channels[j]);
			kfree(channels);
			printk(KERN_ERR "omap_dma: Request failed %d\n", err);
			return err;
		}
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}

	*chain_id = channels[0];
	dma_linked_lch[*chain_id].linked_dmach_q = channels;
	dma_linked_lch[*chain_id].chain_mode = chain_mode;
	dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
	dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;

	for (i = 0; i < no_of_chans; i++)
		dma_chan[channels[i]].chain_id = *chain_id;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(*chain_id);

	/* Set up the chain */
	if (no_of_chans == 1)
		create_dma_lch_chain(channels[0], channels[0]);
	else {
		for (i = 0; i < (no_of_chans - 1); i++)
			create_dma_lch_chain(channels[i], channels[i + 1]);
	}
T
Tony Lindgren 已提交
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	return 0;
}
EXPORT_SYMBOL(omap_request_dma_chain);

/**
 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
 * params after setting it. Dont do this while dma is running!!
 *
 * @param chain_id - Chained logical channel id.
 * @param params
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_modify_dma_chain_params(int chain_id,
				struct omap_dma_channel_params params)
{
	int *channels;
	u32 i;

	/* Check for input params */
	if (unlikely((chain_id < 0
1347
			|| chain_id >= dma_lch_count))) {
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}
T
Tony Lindgren 已提交
1367

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	return 0;
}
EXPORT_SYMBOL(omap_modify_dma_chain_params);

/**
 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_free_dma_chain(int chain_id)
{
	int *channels;
	u32 i;

	/* Check for input params */
1386
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;
	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		dma_chan[channels[i]].next_linked_ch = -1;
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].chain_id = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
		omap_free_dma(channels[i]);
	}

	kfree(channels);

	dma_linked_lch[chain_id].linked_dmach_q = NULL;
	dma_linked_lch[chain_id].chain_mode = -1;
	dma_linked_lch[chain_id].chain_state = -1;
T
Tony Lindgren 已提交
1411

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	return (0);
}
EXPORT_SYMBOL(omap_free_dma_chain);

/**
 * @brief omap_dma_chain_status - Check if the chain is in
 * active / inactive state.
 * @param chain_id
 *
 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
 * 	     Failure : -EINVAL
 */
int omap_dma_chain_status(int chain_id)
{
	/* Check for input params */
1427
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
			dma_linked_lch[chain_id].q_count);

	if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
		return OMAP_DMA_CHAIN_INACTIVE;
T
Tony Lindgren 已提交
1442

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
	return OMAP_DMA_CHAIN_ACTIVE;
}
EXPORT_SYMBOL(omap_dma_chain_status);

/**
 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
 * set the params and start the transfer.
 *
 * @param chain_id
 * @param src_start - buffer start address
 * @param dest_start - Dest address
 * @param elem_count
 * @param frame_count
 * @param callbk_data - channel callback parameter data.
 *
1458
 * @return  - Success : 0
1459 1460 1461 1462 1463 1464
 * 	      Failure: -EINVAL/-EBUSY
 */
int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
			int elem_count, int frame_count, void *callbk_data)
{
	int *channels;
1465
	u32 l, lch;
1466 1467
	int start_dma = 0;

T
Tony Lindgren 已提交
1468 1469 1470 1471
	/*
	 * if buffer size is less than 1 then there is
	 * no use of starting the chain
	 */
1472 1473 1474 1475 1476 1477 1478
	if (elem_count < 1) {
		printk(KERN_ERR "Invalid buffer size\n");
		return -EINVAL;
	}

	/* Check for input params */
	if (unlikely((chain_id < 0
1479
			|| chain_id >= dma_lch_count))) {
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exist\n");
		return -EINVAL;
	}

	/* Check if all the channels in chain are in use */
	if (OMAP_DMA_CHAIN_QFULL(chain_id))
		return -EBUSY;

	/* Frame count may be negative in case of indexed transfers */
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get a free channel */
	lch = channels[dma_linked_lch[chain_id].q_tail];

	/* Store the callback data */
	dma_chan[lch].data = callbk_data;

	/* Increment the q_tail */
	OMAP_DMA_CHAIN_INCQTAIL(chain_id);

	/* Set the params to the free channel */
	if (src_start != 0)
1508
		p->dma_write(src_start, CSSA, lch);
1509
	if (dest_start != 0)
1510
		p->dma_write(dest_start, CDSA, lch);
1511 1512

	/* Write the buffer size */
1513 1514
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
1515

T
Tony Lindgren 已提交
1516 1517 1518 1519
	/*
	 * If the chain is dynamically linked,
	 * then we may have to start the chain if its not active
	 */
1520 1521
	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {

T
Tony Lindgren 已提交
1522 1523 1524 1525
		/*
		 * In Dynamic chain, if the chain is not started,
		 * queue the channel
		 */
1526 1527 1528 1529 1530 1531 1532 1533 1534
		if (dma_linked_lch[chain_id].chain_state ==
						DMA_CHAIN_NOTSTARTED) {
			/* Enable the link in previous channel */
			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
								DMA_CH_QUEUED)
				enable_lnk(dma_chan[lch].prev_linked_ch);
			dma_chan[lch].state = DMA_CH_QUEUED;
		}

T
Tony Lindgren 已提交
1535 1536 1537 1538
		/*
		 * Chain is already started, make sure its active,
		 * if not then start the chain
		 */
1539 1540 1541 1542 1543 1544 1545 1546
		else {
			start_dma = 1;

			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
							DMA_CH_STARTED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
1547
				if (0 == ((1 << 7) & p->dma_read(
1548
					CCR, dma_chan[lch].prev_linked_ch))) {
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
					disable_lnk(dma_chan[lch].
						    prev_linked_ch);
					pr_debug("\n prev ch is stopped\n");
					start_dma = 1;
				}
			}

			else if (dma_chan[dma_chan[lch].prev_linked_ch].state
							== DMA_CH_QUEUED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
			}
			omap_enable_channel_irq(lch);

1564
			l = p->dma_read(CCR, lch);
1565

1566 1567
			if ((0 == (l & (1 << 24))))
				l &= ~(1 << 25);
1568
			else
1569
				l |= (1 << 25);
1570
			if (start_dma == 1) {
1571 1572
				if (0 == (l & (1 << 7))) {
					l |= (1 << 7);
1573 1574
					dma_chan[lch].state = DMA_CH_STARTED;
					pr_debug("starting %d\n", lch);
1575
					p->dma_write(l, CCR, lch);
1576 1577 1578
				} else
					start_dma = 0;
			} else {
1579
				if (0 == (l & (1 << 7)))
1580
					p->dma_write(l, CCR, lch);
1581 1582 1583 1584
			}
			dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
		}
	}
T
Tony Lindgren 已提交
1585

1586
	return 0;
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
}
EXPORT_SYMBOL(omap_dma_chain_a_transfer);

/**
 * @brief omap_start_dma_chain_transfers - Start the chain
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL/-EBUSY
 */
int omap_start_dma_chain_transfers(int chain_id)
{
	int *channels;
1601
	u32 l, i;
1602

1603
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
		printk(KERN_ERR "Chain is already started\n");
		return -EBUSY;
	}

	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
		for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
									i++) {
			enable_lnk(channels[i]);
			omap_enable_channel_irq(channels[i]);
		}
	} else {
		omap_enable_channel_irq(channels[0]);
	}

1625
	l = p->dma_read(CCR, channels[0]);
1626
	l |= (1 << 7);
1627 1628 1629
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
	dma_chan[channels[0]].state = DMA_CH_STARTED;

1630 1631
	if ((0 == (l & (1 << 24))))
		l &= ~(1 << 25);
1632
	else
1633
		l |= (1 << 25);
1634
	p->dma_write(l, CCR, channels[0]);
1635 1636

	dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
T
Tony Lindgren 已提交
1637

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	return 0;
}
EXPORT_SYMBOL(omap_start_dma_chain_transfers);

/**
 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : EINVAL
 */
int omap_stop_dma_chain_transfers(int chain_id)
{
	int *channels;
1653
	u32 l, i;
1654
	u32 sys_cf = 0;
1655 1656

	/* Check for input params */
1657
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

1669
	if (IS_DMA_ERRATA(DMA_ERRATA_i88)) {
1670
		sys_cf = p->dma_read(OCP_SYSCONFIG, 0);
1671 1672 1673
		l = sys_cf;
		/* Middle mode reg set no Standby */
		l &= ~((1 << 12)|(1 << 13));
1674
		p->dma_write(l, OCP_SYSCONFIG, 0);
1675
	}
1676 1677 1678 1679

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {

		/* Stop the Channel transmission */
1680
		l = p->dma_read(CCR, channels[i]);
1681
		l &= ~(1 << 7);
1682
		p->dma_write(l, CCR, channels[i]);
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693

		/* Disable the link in all the channels */
		disable_lnk(channels[i]);
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

	}
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(chain_id);

1694
	if (IS_DMA_ERRATA(DMA_ERRATA_i88))
1695
		p->dma_write(sys_cf, OCP_SYSCONFIG, 0);
T
Tony Lindgren 已提交
1696

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	return 0;
}
EXPORT_SYMBOL(omap_stop_dma_chain_transfers);

/* Get the index of the ongoing DMA in chain */
/**
 * @brief omap_get_dma_chain_index - Get the element and frame index
 * of the ongoing DMA in chain
 *
 * @param chain_id
 * @param ei - Element index
 * @param fi - Frame index
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
{
	int lch;
	int *channels;

	/* Check for input params */
1719
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	if ((!ei) || (!fi))
		return -EINVAL;

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1737 1738
	*ei = p->dma_read(CCEN, lch);
	*fi = p->dma_read(CCFN, lch);
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758

	return 0;
}
EXPORT_SYMBOL(omap_get_dma_chain_index);

/**
 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
 * ongoing DMA in chain
 *
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_dst_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1759
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1775
	return p->dma_read(CDAC, lch);
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
}
EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);

/**
 * @brief omap_get_dma_chain_src_pos - Get the source position
 * of the ongoing DMA in chain
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_src_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1793
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1809
	return p->dma_read(CSAC, lch);
1810 1811
}
EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
T
Tony Lindgren 已提交
1812
#endif	/* ifndef CONFIG_ARCH_OMAP1 */
1813

1814 1815 1816 1817 1818 1819
/*----------------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

static int omap1_dma_handle_ch(int ch)
{
1820
	u32 csr;
1821 1822 1823 1824 1825

	if (enable_1510_mode && ch >= 6) {
		csr = dma_chan[ch].saved_csr;
		dma_chan[ch].saved_csr = 0;
	} else
1826
		csr = p->dma_read(CSR, ch);
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
	if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
		dma_chan[ch + 6].saved_csr = csr >> 7;
		csr &= 0x7f;
	}
	if ((csr & 0x3f) == 0)
		return 0;
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		printk(KERN_WARNING "Spurious interrupt from DMA channel "
		       "%d (CSR %04x)\n", ch, csr);
		return 0;
	}
1838
	if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
1839 1840 1841 1842 1843 1844 1845 1846 1847
		printk(KERN_WARNING "DMA timeout with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(csr & OMAP_DMA_DROP_IRQ))
		printk(KERN_WARNING "DMA synchronization event drop occurred "
		       "with device %d\n", dma_chan[ch].dev_id);
	if (likely(csr & OMAP_DMA_BLOCK_IRQ))
		dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
T
Tony Lindgren 已提交
1848

1849 1850 1851
	return 1;
}

1852
static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
{
	int ch = ((int) dev_id) - 1;
	int handled = 0;

	for (;;) {
		int handled_now = 0;

		handled_now += omap1_dma_handle_ch(ch);
		if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
			handled_now += omap1_dma_handle_ch(ch + 6);
		if (!handled_now)
			break;
		handled += handled_now;
	}

	return handled ? IRQ_HANDLED : IRQ_NONE;
}

#else
#define omap1_dma_irq_handler	NULL
#endif

1875
#ifdef CONFIG_ARCH_OMAP2PLUS
1876 1877 1878

static int omap2_dma_handle_ch(int ch)
{
1879
	u32 status = p->dma_read(CSR, ch);
1880

1881 1882
	if (!status) {
		if (printk_ratelimit())
T
Tony Lindgren 已提交
1883 1884
			printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
				ch);
1885
		p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1886
		return 0;
1887 1888 1889 1890 1891
	}
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		if (printk_ratelimit())
			printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
					"channel %d\n", status, ch);
1892
		return 0;
1893
	}
1894 1895 1896 1897
	if (unlikely(status & OMAP_DMA_DROP_IRQ))
		printk(KERN_INFO
		       "DMA synchronization event drop occurred with device "
		       "%d\n", dma_chan[ch].dev_id);
1898
	if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
1899 1900
		printk(KERN_INFO "DMA transaction error with device %d\n",
		       dma_chan[ch].dev_id);
1901
		if (IS_DMA_ERRATA(DMA_ERRATA_i378)) {
1902 1903
			u32 ccr;

1904
			ccr = p->dma_read(CCR, ch);
1905
			ccr &= ~OMAP_DMA_CCR_EN;
1906
			p->dma_write(ccr, CCR, ch);
1907 1908 1909
			dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
		}
	}
1910 1911 1912 1913 1914 1915
	if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
		printk(KERN_INFO "DMA secure error with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
		printk(KERN_INFO "DMA misaligned error with device %d\n",
		       dma_chan[ch].dev_id);
1916

1917
	p->dma_write(status, CSR, ch);
1918
	p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1919
	/* read back the register to flush the write */
1920
	p->dma_read(IRQSTATUS_L0, ch);
1921

1922 1923 1924 1925
	/* If the ch is not chained then chain_id will be -1 */
	if (dma_chan[ch].chain_id != -1) {
		int chain_id = dma_chan[ch].chain_id;
		dma_chan[ch].state = DMA_CH_NOTSTARTED;
1926
		if (p->dma_read(CLNK_CTRL, ch) & (1 << 15))
1927 1928 1929 1930 1931 1932 1933 1934 1935
			dma_chan[dma_chan[ch].next_linked_ch].state =
							DMA_CH_STARTED;
		if (dma_linked_lch[chain_id].chain_mode ==
						OMAP_DMA_DYNAMIC_CHAIN)
			disable_lnk(ch);

		if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
			OMAP_DMA_CHAIN_INCQHEAD(chain_id);

1936
		status = p->dma_read(CSR, ch);
1937
		p->dma_write(status, CSR, ch);
1938 1939
	}

1940 1941
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, status, dma_chan[ch].data);
1942

1943 1944 1945 1946
	return 0;
}

/* STATUS register count is from 1-32 while our is 0-31 */
1947
static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
1948
{
1949
	u32 val, enable_reg;
1950 1951
	int i;

1952
	val = p->dma_read(IRQSTATUS_L0, 0);
1953 1954 1955 1956 1957
	if (val == 0) {
		if (printk_ratelimit())
			printk(KERN_WARNING "Spurious DMA IRQ\n");
		return IRQ_HANDLED;
	}
1958
	enable_reg = p->dma_read(IRQENABLE_L0, 0);
1959
	val &= enable_reg; /* Dispatch only relevant interrupts */
1960
	for (i = 0; i < dma_lch_count && val != 0; i++) {
1961 1962 1963
		if (val & 1)
			omap2_dma_handle_ch(i);
		val >>= 1;
1964 1965 1966 1967 1968 1969 1970 1971
	}

	return IRQ_HANDLED;
}

static struct irqaction omap24xx_dma_irq = {
	.name = "DMA",
	.handler = omap2_dma_irq_handler,
1972
	.flags = IRQF_DISABLED
1973 1974 1975 1976 1977 1978 1979
};

#else
static struct irqaction omap24xx_dma_irq;
#endif

/*----------------------------------------------------------------------------*/
1980

1981 1982 1983
void omap_dma_global_context_save(void)
{
	omap_dma_global_context.dma_irqenable_l0 =
1984
		p->dma_read(IRQENABLE_L0, 0);
1985
	omap_dma_global_context.dma_ocp_sysconfig =
1986 1987
		p->dma_read(OCP_SYSCONFIG, 0);
	omap_dma_global_context.dma_gcr = p->dma_read(GCR, 0);
1988 1989 1990 1991
}

void omap_dma_global_context_restore(void)
{
1992 1993
	int ch;

1994 1995
	p->dma_write(omap_dma_global_context.dma_gcr, GCR, 0);
	p->dma_write(omap_dma_global_context.dma_ocp_sysconfig,
1996
		OCP_SYSCONFIG, 0);
1997
	p->dma_write(omap_dma_global_context.dma_irqenable_l0,
1998
		IRQENABLE_L0, 0);
1999

2000
	if (IS_DMA_ERRATA(DMA_ROMCODE_BUG))
2001
		p->dma_write(0x3 , IRQSTATUS_L0, 0);
2002 2003 2004 2005

	for (ch = 0; ch < dma_chan_count; ch++)
		if (dma_chan[ch].dev_id != -1)
			omap_clear_dma(ch);
2006 2007
}

2008
static int __devinit omap_system_dma_probe(struct platform_device *pdev)
2009
{
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	int ch, ret = 0;
	int dma_irq;
	char irq_name[4];
	int irq_rel;

	p = pdev->dev.platform_data;
	if (!p) {
		dev_err(&pdev->dev, "%s: System DMA initialized without"
			"platform data\n", __func__);
		return -EINVAL;
2020
	}
2021

2022 2023
	d			= p->dma_attr;
	errata			= p->errata;
2024

2025
	if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
2026
			&& (omap_dma_reserve_channels <= dma_lch_count))
2027
		d->lch_count	= omap_dma_reserve_channels;
2028

2029 2030 2031 2032
	dma_lch_count		= d->lch_count;
	dma_chan_count		= dma_lch_count;
	dma_chan		= d->chan;
	enable_1510_mode	= d->dev_caps & ENABLE_1510_MODE;
2033 2034 2035 2036 2037

	if (cpu_class_is_omap2()) {
		dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
						dma_lch_count, GFP_KERNEL);
		if (!dma_linked_lch) {
2038 2039
			ret = -ENOMEM;
			goto exit_dma_lch_fail;
2040 2041 2042
		}
	}

2043 2044
	spin_lock_init(&dma_chan_lock);
	for (ch = 0; ch < dma_chan_count; ch++) {
2045
		omap_clear_dma(ch);
2046 2047 2048
		if (cpu_class_is_omap2())
			omap2_disable_irq_lch(ch);

2049 2050 2051 2052 2053 2054
		dma_chan[ch].dev_id = -1;
		dma_chan[ch].next_lch = -1;

		if (ch >= 6 && enable_1510_mode)
			continue;

2055
		if (cpu_class_is_omap1()) {
T
Tony Lindgren 已提交
2056 2057 2058 2059
			/*
			 * request_irq() doesn't like dev_id (ie. ch) being
			 * zero, so we have to kludge around this.
			 */
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
			sprintf(&irq_name[0], "%d", ch);
			dma_irq = platform_get_irq_byname(pdev, irq_name);

			if (dma_irq < 0) {
				ret = dma_irq;
				goto exit_dma_irq_fail;
			}

			/* INT_DMA_LCD is handled in lcd_dma.c */
			if (dma_irq == INT_DMA_LCD)
				continue;

			ret = request_irq(dma_irq,
2073 2074
					omap1_dma_irq_handler, 0, "DMA",
					(void *) (ch + 1));
2075 2076
			if (ret != 0)
				goto exit_dma_irq_fail;
2077 2078 2079
		}
	}

2080
	if (cpu_class_is_omap2() && !cpu_is_omap242x())
2081 2082 2083
		omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
				DMA_DEFAULT_FIFO_DEPTH, 0);

2084
	if (cpu_class_is_omap2()) {
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		if (dma_irq < 0) {
			dev_err(&pdev->dev, "failed: request IRQ %d", dma_irq);
			goto exit_dma_lch_fail;
		}
		ret = setup_irq(dma_irq, &omap24xx_dma_irq);
		if (ret) {
			dev_err(&pdev->dev, "set_up failed for IRQ %d"
				"for DMA (error %d)\n", dma_irq, ret);
			goto exit_dma_lch_fail;
2096
		}
2097 2098
	}

2099 2100 2101 2102 2103 2104 2105 2106 2107
	/* reserve dma channels 0 and 1 in high security devices */
	if (cpu_is_omap34xx() &&
		(omap_type() != OMAP2_DEVICE_TYPE_GP)) {
		printk(KERN_INFO "Reserving DMA channels 0 and 1 for "
				"HS ROM code\n");
		dma_chan[0].dev_id = 0;
		dma_chan[1].dev_id = 1;
	}
	p->show_dma_caps();
2108
	return 0;
T
Tony Lindgren 已提交
2109

2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
exit_dma_irq_fail:
	dev_err(&pdev->dev, "unable to request IRQ %d"
			"for DMA (error %d)\n", dma_irq, ret);
	for (irq_rel = 0; irq_rel < ch;	irq_rel++) {
		dma_irq = platform_get_irq(pdev, irq_rel);
		free_irq(dma_irq, (void *)(irq_rel + 1));
	}

exit_dma_lch_fail:
	kfree(p);
	kfree(d);
T
Tony Lindgren 已提交
2121
	kfree(dma_chan);
2122 2123
	return ret;
}
T
Tony Lindgren 已提交
2124

2125 2126 2127
static int __devexit omap_system_dma_remove(struct platform_device *pdev)
{
	int dma_irq;
T
Tony Lindgren 已提交
2128

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
	if (cpu_class_is_omap2()) {
		char irq_name[4];
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		remove_irq(dma_irq, &omap24xx_dma_irq);
	} else {
		int irq_rel = 0;
		for ( ; irq_rel < dma_chan_count; irq_rel++) {
			dma_irq = platform_get_irq(pdev, irq_rel);
			free_irq(dma_irq, (void *)(irq_rel + 1));
		}
	}
	kfree(p);
	kfree(d);
	kfree(dma_chan);
	return 0;
}

static struct platform_driver omap_system_dma_driver = {
	.probe		= omap_system_dma_probe,
2149
	.remove		= __devexit_p(omap_system_dma_remove),
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	.driver		= {
		.name	= "omap_dma_system"
	},
};

static int __init omap_system_dma_init(void)
{
	return platform_driver_register(&omap_system_dma_driver);
}
arch_initcall(omap_system_dma_init);

static void __exit omap_system_dma_exit(void)
{
	platform_driver_unregister(&omap_system_dma_driver);
2164 2165
}

2166 2167 2168 2169
MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");
2170

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
/*
 * Reserve the omap SDMA channels using cmdline bootarg
 * "omap_dma_reserve_ch=". The valid range is 1 to 32
 */
static int __init omap_dma_cmdline_reserve_ch(char *str)
{
	if (get_option(&str, &omap_dma_reserve_channels) != 1)
		omap_dma_reserve_channels = 0;
	return 1;
}

__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);

2184