dma.c 57.2 KB
Newer Older
1 2 3
/*
 * linux/arch/arm/plat-omap/dma.c
 *
T
Tony Lindgren 已提交
4
 * Copyright (C) 2003 - 2008 Nokia Corporation
5
 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
6 7 8
 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
 * Graphics DMA and LCD DMA graphics tranformations
 * by Imre Deak <imre.deak@nokia.com>
9
 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
10
 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
11 12
 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
16 17 18 19 20 21 22 23 24 25 26 27 28 29
 * Support functions for the OMAP internal DMA channels.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
30
#include <linux/irq.h>
T
Tony Lindgren 已提交
31
#include <linux/io.h>
32
#include <linux/slab.h>
33
#include <linux/delay.h>
34 35

#include <asm/system.h>
36
#include <mach/hardware.h>
37
#include <plat/dma.h>
38

39
#include <plat/tc.h>
40

41 42
#undef DEBUG

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static u16 reg_map_omap1[] = {
	[GCR]		= 0x400,
	[GSCR]		= 0x404,
	[GRST1]		= 0x408,
	[HW_ID]		= 0x442,
	[PCH2_ID]	= 0x444,
	[PCH0_ID]	= 0x446,
	[PCH1_ID]	= 0x448,
	[PCHG_ID]	= 0x44a,
	[PCHD_ID]	= 0x44c,
	[CAPS_0]	= 0x44e,
	[CAPS_1]	= 0x452,
	[CAPS_2]	= 0x456,
	[CAPS_3]	= 0x458,
	[CAPS_4]	= 0x45a,
	[PCH2_SR]	= 0x460,
	[PCH0_SR]	= 0x480,
	[PCH1_SR]	= 0x482,
	[PCHD_SR]	= 0x4c0,

	/* Common Registers */
	[CSDP]		= 0x00,
	[CCR]		= 0x02,
	[CICR]		= 0x04,
	[CSR]		= 0x06,
	[CEN]		= 0x10,
	[CFN]		= 0x12,
	[CSFI]		= 0x14,
	[CSEI]		= 0x16,
	[CPC]		= 0x18,	/* 15xx only */
	[CSAC]		= 0x18,
	[CDAC]		= 0x1a,
	[CDEI]		= 0x1c,
	[CDFI]		= 0x1e,
	[CLNK_CTRL]	= 0x28,

	/* Channel specific register offsets */
	[CSSA]		= 0x08,
	[CDSA]		= 0x0c,
	[COLOR]		= 0x20,
	[CCR2]		= 0x24,
	[LCH_CTRL]	= 0x2a,
};

static u16 reg_map_omap2[] = {
	[REVISION]		= 0x00,
	[GCR]			= 0x78,
	[IRQSTATUS_L0]		= 0x08,
	[IRQSTATUS_L1]		= 0x0c,
	[IRQSTATUS_L2]		= 0x10,
	[IRQSTATUS_L3]		= 0x14,
	[IRQENABLE_L0]		= 0x18,
	[IRQENABLE_L1]		= 0x1c,
	[IRQENABLE_L2]		= 0x20,
	[IRQENABLE_L3]		= 0x24,
	[SYSSTATUS]		= 0x28,
	[OCP_SYSCONFIG]		= 0x2c,
	[CAPS_0]		= 0x64,
	[CAPS_2]		= 0x6c,
	[CAPS_3]		= 0x70,
	[CAPS_4]		= 0x74,

	/* Common register offsets */
	[CCR]			= 0x80,
	[CLNK_CTRL]		= 0x84,
	[CICR]			= 0x88,
	[CSR]			= 0x8c,
	[CSDP]			= 0x90,
	[CEN]			= 0x94,
	[CFN]			= 0x98,
	[CSEI]			= 0xa4,
	[CSFI]			= 0xa8,
	[CDEI]			= 0xac,
	[CDFI]			= 0xb0,
	[CSAC]			= 0xb4,
	[CDAC]			= 0xb8,

	/* Channel specific register offsets */
	[CSSA]			= 0x9c,
	[CDSA]			= 0xa0,
	[CCEN]			= 0xbc,
	[CCFN]			= 0xc0,
	[COLOR]			= 0xc4,

	/* OMAP4 specific registers */
	[CDP]			= 0xd0,
	[CNDP]			= 0xd4,
	[CCDN]			= 0xd8,
};

133 134 135 136 137 138
#ifndef CONFIG_ARCH_OMAP1
enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
	DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
};

enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
139
#endif
140

T
Tony Lindgren 已提交
141
#define OMAP_DMA_ACTIVE			0x01
142
#define OMAP2_DMA_CSR_CLEAR_MASK	0xffe
143

T
Tony Lindgren 已提交
144
#define OMAP_FUNC_MUX_ARM_BASE		(0xfffe1000 + 0xec)
145

T
Tony Lindgren 已提交
146
static int enable_1510_mode;
147
static u32 errata;
148

149 150 151 152 153 154
static struct omap_dma_global_context_registers {
	u32 dma_irqenable_l0;
	u32 dma_ocp_sysconfig;
	u32 dma_gcr;
} omap_dma_global_context;

155 156 157 158 159 160
struct omap_dma_lch {
	int next_lch;
	int dev_id;
	u16 saved_csr;
	u16 enabled_irqs;
	const char *dev_name;
T
Tony Lindgren 已提交
161
	void (*callback)(int lch, u16 ch_status, void *data);
162
	void *data;
163 164 165 166 167 168 169 170 171 172

#ifndef CONFIG_ARCH_OMAP1
	/* required for Dynamic chaining */
	int prev_linked_ch;
	int next_linked_ch;
	int state;
	int chain_id;

	int status;
#endif
173 174 175
	long flags;
};

176 177 178 179 180 181 182 183 184 185 186 187 188
struct dma_link_info {
	int *linked_dmach_q;
	int no_of_lchs_linked;

	int q_count;
	int q_tail;
	int q_head;

	int chain_state;
	int chain_mode;

};

189 190 191
static struct dma_link_info *dma_linked_lch;

#ifndef CONFIG_ARCH_OMAP1
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223

/* Chain handling macros */
#define OMAP_DMA_CHAIN_QINIT(chain_id)					\
	do {								\
		dma_linked_lch[chain_id].q_head =			\
		dma_linked_lch[chain_id].q_tail =			\
		dma_linked_lch[chain_id].q_count = 0;			\
	} while (0)
#define OMAP_DMA_CHAIN_QFULL(chain_id)					\
		(dma_linked_lch[chain_id].no_of_lchs_linked ==		\
		dma_linked_lch[chain_id].q_count)
#define OMAP_DMA_CHAIN_QLAST(chain_id)					\
	do {								\
		((dma_linked_lch[chain_id].no_of_lchs_linked-1) ==	\
		dma_linked_lch[chain_id].q_count)			\
	} while (0)
#define OMAP_DMA_CHAIN_QEMPTY(chain_id)					\
		(0 == dma_linked_lch[chain_id].q_count)
#define __OMAP_DMA_CHAIN_INCQ(end)					\
	((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
#define OMAP_DMA_CHAIN_INCQHEAD(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head);	\
		dma_linked_lch[chain_id].q_count--;			\
	} while (0)

#define OMAP_DMA_CHAIN_INCQTAIL(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail);	\
		dma_linked_lch[chain_id].q_count++; \
	} while (0)
#endif
224 225

static int dma_lch_count;
226
static int dma_chan_count;
227
static int omap_dma_reserve_channels;
228 229

static spinlock_t dma_chan_lock;
230
static struct omap_dma_lch *dma_chan;
231
static void __iomem *omap_dma_base;
232 233 234
static u16 *reg_map;
static u8 dma_stride;
static enum omap_reg_offsets dma_common_ch_start, dma_common_ch_end;
235

236
static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
237 238 239 240 241 242 243
	INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
	INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
	INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
	INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
	INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
};

244 245 246 247
static inline void disable_lnk(int lch);
static void omap_disable_channel_irq(int lch);
static inline void omap_enable_channel_irq(int lch);

248
#define REVISIT_24XX()		printk(KERN_ERR "FIXME: no %s on 24xx\n", \
249
						__func__);
250

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
static inline void dma_write(u32 val, int reg, int lch)
{
	u8  stride;
	u32 offset;

	stride = (reg >= dma_common_ch_start) ? dma_stride : 0;
	offset = reg_map[reg] + (stride * lch);

	if (dma_stride  == 0x40) {
		__raw_writew(val, omap_dma_base + offset);
		if ((reg > CLNK_CTRL && reg < CCEN) ||
				(reg > PCHD_ID && reg < CAPS_2)) {
			u32 offset2 = reg_map[reg] + 2 + (stride * lch);
			__raw_writew(val >> 16, omap_dma_base + offset2);
		}
	} else {
		__raw_writel(val, omap_dma_base + offset);
	}
}

static inline u32 dma_read(int reg, int lch)
{
	u8 stride;
	u32 offset, val;

	stride = (reg >= dma_common_ch_start) ? dma_stride : 0;
	offset = reg_map[reg] + (stride * lch);

	if (dma_stride  == 0x40) {
		val = __raw_readw(omap_dma_base + offset);
		if ((reg > CLNK_CTRL && reg < CCEN) ||
				(reg > PCHD_ID && reg < CAPS_2)) {
			u16 upper;
			u32 offset2 = reg_map[reg] + 2 + (stride * lch);
			upper = __raw_readw(omap_dma_base + offset2);
			val |= (upper << 16);
		}
	} else {
		val = __raw_readl(omap_dma_base + offset);
	}
	return val;
}
293

294 295
#ifdef CONFIG_ARCH_OMAP15XX
/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
296
static int omap_dma_in_1510_mode(void)
297 298 299 300 301 302 303 304
{
	return enable_1510_mode;
}
#else
#define omap_dma_in_1510_mode()		0
#endif

#ifdef CONFIG_ARCH_OMAP1
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static inline int get_gdma_dev(int req)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;

	return ((omap_readl(reg) >> shift) & 0x3f) + 1;
}

static inline void set_gdma_dev(int req, int dev)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;
	u32 l;

	l = omap_readl(reg);
	l &= ~(0x3f << shift);
	l |= (dev - 1) << shift;
	omap_writel(l, reg);
}
324 325 326
#else
#define set_gdma_dev(req, dev)	do {} while (0)
#endif
327

328
/* Omap1 only */
329 330
static void clear_lch_regs(int lch)
{
331
	int i = dma_common_ch_start;
332

333 334
	for (; i <= dma_common_ch_end; i += 1)
		dma_write(0, i, lch);
335 336
}

337
void omap_set_dma_priority(int lch, int dst_port, int priority)
338 339 340 341
{
	unsigned long reg;
	u32 l;

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
	if (cpu_class_is_omap1()) {
		switch (dst_port) {
		case OMAP_DMA_PORT_OCP_T1:	/* FFFECC00 */
			reg = OMAP_TC_OCPT1_PRIOR;
			break;
		case OMAP_DMA_PORT_OCP_T2:	/* FFFECCD0 */
			reg = OMAP_TC_OCPT2_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFF:	/* FFFECC08 */
			reg = OMAP_TC_EMIFF_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFS:	/* FFFECC04 */
			reg = OMAP_TC_EMIFS_PRIOR;
			break;
		default:
			BUG();
			return;
		}
		l = omap_readl(reg);
		l &= ~(0xf << 8);
		l |= (priority & 0xf) << 8;
		omap_writel(l, reg);
	}

366
	if (cpu_class_is_omap2()) {
367 368
		u32 ccr;

369
		ccr = dma_read(CCR, lch);
370
		if (priority)
371
			ccr |= (1 << 6);
372
		else
373
			ccr &= ~(1 << 6);
374
		dma_write(ccr, CCR, lch);
375 376
	}
}
T
Tony Lindgren 已提交
377
EXPORT_SYMBOL(omap_set_dma_priority);
378 379

void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
380 381
				  int frame_count, int sync_mode,
				  int dma_trigger, int src_or_dst_synch)
382
{
383 384
	u32 l;

385
	l = dma_read(CSDP, lch);
386 387
	l &= ~0x03;
	l |= data_type;
388
	dma_write(l, CSDP, lch);
389

390
	if (cpu_class_is_omap1()) {
391 392
		u16 ccr;

393
		ccr = dma_read(CCR, lch);
394
		ccr &= ~(1 << 5);
395
		if (sync_mode == OMAP_DMA_SYNC_FRAME)
396
			ccr |= 1 << 5;
397
		dma_write(ccr, CCR, lch);
398

399
		ccr = dma_read(CCR2, lch);
400
		ccr &= ~(1 << 2);
401
		if (sync_mode == OMAP_DMA_SYNC_BLOCK)
402
			ccr |= 1 << 2;
403
		dma_write(ccr, CCR2, lch);
404 405
	}

406
	if (cpu_class_is_omap2() && dma_trigger) {
407
		u32 val;
408

409
		val = dma_read(CCR, lch);
410 411

		/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
412
		val &= ~((1 << 23) | (3 << 19) | 0x1f);
413 414
		val |= (dma_trigger & ~0x1f) << 14;
		val |= dma_trigger & 0x1f;
415

416 417
		if (sync_mode & OMAP_DMA_SYNC_FRAME)
			val |= 1 << 5;
418 419
		else
			val &= ~(1 << 5);
420

421 422
		if (sync_mode & OMAP_DMA_SYNC_BLOCK)
			val |= 1 << 18;
423 424
		else
			val &= ~(1 << 18);
425

426 427 428 429
		if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
			val &= ~(1 << 24);	/* dest synch */
			val |= (1 << 23);	/* Prefetch */
		} else if (src_or_dst_synch) {
430
			val |= 1 << 24;		/* source synch */
431
		} else {
432
			val &= ~(1 << 24);	/* dest synch */
433
		}
434
		dma_write(val, CCR, lch);
435 436
	}

437 438
	dma_write(elem_count, CEN, lch);
	dma_write(frame_count, CFN, lch);
439
}
T
Tony Lindgren 已提交
440
EXPORT_SYMBOL(omap_set_dma_transfer_params);
441

442 443 444 445
void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
{
	BUG_ON(omap_dma_in_1510_mode());

446 447
	if (cpu_class_is_omap1()) {
		u16 w;
448

449
		w = dma_read(CCR2, lch);
450 451 452 453 454 455 456 457 458 459 460 461 462 463
		w &= ~0x03;

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			w |= 0x01;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			w |= 0x02;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
464
		dma_write(w, CCR2, lch);
465

466
		w = dma_read(LCH_CTRL, lch);
467 468 469
		w &= ~0x0f;
		/* Default is channel type 2D */
		if (mode) {
470
			dma_write(color, COLOR, lch);
471 472
			w |= 1;		/* Channel type G */
		}
473
		dma_write(w, LCH_CTRL, lch);
474
	}
475 476 477 478

	if (cpu_class_is_omap2()) {
		u32 val;

479
		val = dma_read(CCR, lch);
480 481 482 483 484 485 486 487 488 489 490 491 492 493
		val &= ~((1 << 17) | (1 << 16));

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			val |= 1 << 16;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			val |= 1 << 17;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
494
		dma_write(val, CCR, lch);
495 496

		color &= 0xffffff;
497
		dma_write(color, COLOR, lch);
498 499
	}
}
T
Tony Lindgren 已提交
500
EXPORT_SYMBOL(omap_set_dma_color_mode);
501

502 503
void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
{
504
	if (cpu_class_is_omap2()) {
505 506
		u32 csdp;

507
		csdp = dma_read(CSDP, lch);
508 509
		csdp &= ~(0x3 << 16);
		csdp |= (mode << 16);
510
		dma_write(csdp, CSDP, lch);
511 512
	}
}
T
Tony Lindgren 已提交
513
EXPORT_SYMBOL(omap_set_dma_write_mode);
514

515 516 517 518 519
void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
{
	if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
		u32 l;

520
		l = dma_read(LCH_CTRL, lch);
521 522
		l &= ~0x7;
		l |= mode;
523
		dma_write(l, LCH_CTRL, lch);
524 525 526 527
	}
}
EXPORT_SYMBOL(omap_set_dma_channel_mode);

528
/* Note that src_port is only for omap1 */
529
void omap_set_dma_src_params(int lch, int src_port, int src_amode,
530 531
			     unsigned long src_start,
			     int src_ei, int src_fi)
532
{
T
Tony Lindgren 已提交
533 534
	u32 l;

535
	if (cpu_class_is_omap1()) {
536
		u16 w;
537

538
		w = dma_read(CSDP, lch);
539 540
		w &= ~(0x1f << 2);
		w |= src_port << 2;
541
		dma_write(w, CSDP, lch);
T
Tony Lindgren 已提交
542
	}
543

544
	l = dma_read(CCR, lch);
T
Tony Lindgren 已提交
545 546
	l &= ~(0x03 << 12);
	l |= src_amode << 12;
547
	dma_write(l, CCR, lch);
548

549
	dma_write(src_start, CSSA, lch);
550

551 552
	dma_write(src_ei, CSEI, lch);
	dma_write(src_fi, CSFI, lch);
553
}
T
Tony Lindgren 已提交
554
EXPORT_SYMBOL(omap_set_dma_src_params);
555

T
Tony Lindgren 已提交
556
void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
557 558 559 560 561 562 563 564 565 566 567 568
{
	omap_set_dma_transfer_params(lch, params->data_type,
				     params->elem_count, params->frame_count,
				     params->sync_mode, params->trigger,
				     params->src_or_dst_synch);
	omap_set_dma_src_params(lch, params->src_port,
				params->src_amode, params->src_start,
				params->src_ei, params->src_fi);

	omap_set_dma_dest_params(lch, params->dst_port,
				 params->dst_amode, params->dst_start,
				 params->dst_ei, params->dst_fi);
569 570 571
	if (params->read_prio || params->write_prio)
		omap_dma_set_prio_lch(lch, params->read_prio,
				      params->write_prio);
572
}
T
Tony Lindgren 已提交
573
EXPORT_SYMBOL(omap_set_dma_params);
574 575 576

void omap_set_dma_src_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
577
	if (cpu_class_is_omap2())
578
		return;
T
Tony Lindgren 已提交
579

580 581
	dma_write(eidx, CSEI, lch);
	dma_write(fidx, CSFI, lch);
582
}
T
Tony Lindgren 已提交
583
EXPORT_SYMBOL(omap_set_dma_src_index);
584 585 586

void omap_set_dma_src_data_pack(int lch, int enable)
{
587 588
	u32 l;

589
	l = dma_read(CSDP, lch);
590
	l &= ~(1 << 6);
591
	if (enable)
592
		l |= (1 << 6);
593
	dma_write(l, CSDP, lch);
594
}
T
Tony Lindgren 已提交
595
EXPORT_SYMBOL(omap_set_dma_src_data_pack);
596 597 598

void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
599
	unsigned int burst = 0;
600 601
	u32 l;

602
	l = dma_read(CSDP, lch);
603
	l &= ~(0x03 << 7);
604 605 606 607 608

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
609
		if (cpu_class_is_omap2())
610 611 612
			burst = 0x1;
		else
			burst = 0x2;
613 614
		break;
	case OMAP_DMA_DATA_BURST_8:
615
		if (cpu_class_is_omap2()) {
616 617 618
			burst = 0x2;
			break;
		}
619 620
		/*
		 * not supported by current hardware on OMAP1
621 622 623
		 * w |= (0x03 << 7);
		 * fall through
		 */
624
	case OMAP_DMA_DATA_BURST_16:
625
		if (cpu_class_is_omap2()) {
626 627 628
			burst = 0x3;
			break;
		}
629 630
		/*
		 * OMAP1 don't support burst 16
631 632
		 * fall through
		 */
633 634 635
	default:
		BUG();
	}
636 637

	l |= (burst << 7);
638
	dma_write(l, CSDP, lch);
639
}
T
Tony Lindgren 已提交
640
EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
641

642
/* Note that dest_port is only for OMAP1 */
643
void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
644 645
			      unsigned long dest_start,
			      int dst_ei, int dst_fi)
646
{
647 648
	u32 l;

649
	if (cpu_class_is_omap1()) {
650
		l = dma_read(CSDP, lch);
651 652
		l &= ~(0x1f << 9);
		l |= dest_port << 9;
653
		dma_write(l, CSDP, lch);
654
	}
655

656
	l = dma_read(CCR, lch);
657 658
	l &= ~(0x03 << 14);
	l |= dest_amode << 14;
659
	dma_write(l, CCR, lch);
660

661
	dma_write(dest_start, CDSA, lch);
662

663 664
	dma_write(dst_ei, CDEI, lch);
	dma_write(dst_fi, CDFI, lch);
665
}
T
Tony Lindgren 已提交
666
EXPORT_SYMBOL(omap_set_dma_dest_params);
667 668 669

void omap_set_dma_dest_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
670
	if (cpu_class_is_omap2())
671
		return;
T
Tony Lindgren 已提交
672

673 674
	dma_write(eidx, CDEI, lch);
	dma_write(fidx, CDFI, lch);
675
}
T
Tony Lindgren 已提交
676
EXPORT_SYMBOL(omap_set_dma_dest_index);
677 678 679

void omap_set_dma_dest_data_pack(int lch, int enable)
{
680 681
	u32 l;

682
	l = dma_read(CSDP, lch);
683
	l &= ~(1 << 13);
684
	if (enable)
685
		l |= 1 << 13;
686
	dma_write(l, CSDP, lch);
687
}
T
Tony Lindgren 已提交
688
EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
689 690 691

void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
692
	unsigned int burst = 0;
693 694
	u32 l;

695
	l = dma_read(CSDP, lch);
696
	l &= ~(0x03 << 14);
697 698 699 700 701

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
702
		if (cpu_class_is_omap2())
703 704 705
			burst = 0x1;
		else
			burst = 0x2;
706 707
		break;
	case OMAP_DMA_DATA_BURST_8:
708
		if (cpu_class_is_omap2())
709 710 711
			burst = 0x2;
		else
			burst = 0x3;
712
		break;
713
	case OMAP_DMA_DATA_BURST_16:
714
		if (cpu_class_is_omap2()) {
715 716 717
			burst = 0x3;
			break;
		}
718 719
		/*
		 * OMAP1 don't support burst 16
720 721
		 * fall through
		 */
722 723 724 725 726
	default:
		printk(KERN_ERR "Invalid DMA burst mode\n");
		BUG();
		return;
	}
727
	l |= (burst << 14);
728
	dma_write(l, CSDP, lch);
729
}
T
Tony Lindgren 已提交
730
EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
731

732
static inline void omap_enable_channel_irq(int lch)
733
{
734
	u32 status;
735

736 737
	/* Clear CSR */
	if (cpu_class_is_omap1())
738
		status = dma_read(CSR, lch);
739
	else if (cpu_class_is_omap2())
740
		dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
741

742
	/* Enable some nice interrupts. */
743
	dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
744 745
}

746
static void omap_disable_channel_irq(int lch)
747
{
748
	if (cpu_class_is_omap2())
749
		dma_write(0, CICR, lch);
750 751 752 753 754 755
}

void omap_enable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs |= bits;
}
T
Tony Lindgren 已提交
756
EXPORT_SYMBOL(omap_enable_dma_irq);
757

758 759 760 761
void omap_disable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs &= ~bits;
}
T
Tony Lindgren 已提交
762
EXPORT_SYMBOL(omap_disable_dma_irq);
763 764 765

static inline void enable_lnk(int lch)
{
766 767
	u32 l;

768
	l = dma_read(CLNK_CTRL, lch);
769

770
	if (cpu_class_is_omap1())
771
		l &= ~(1 << 14);
772

773
	/* Set the ENABLE_LNK bits */
774
	if (dma_chan[lch].next_lch != -1)
775
		l = dma_chan[lch].next_lch | (1 << 15);
776 777

#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
778 779 780
	if (cpu_class_is_omap2())
		if (dma_chan[lch].next_linked_ch != -1)
			l = dma_chan[lch].next_linked_ch | (1 << 15);
781
#endif
782

783
	dma_write(l, CLNK_CTRL, lch);
784 785 786 787
}

static inline void disable_lnk(int lch)
{
788 789
	u32 l;

790
	l = dma_read(CLNK_CTRL, lch);
791

792
	/* Disable interrupts */
793
	if (cpu_class_is_omap1()) {
794
		dma_write(0, CICR, lch);
795
		/* Set the STOP_LNK bit */
796
		l |= 1 << 14;
797
	}
798

799
	if (cpu_class_is_omap2()) {
800 801
		omap_disable_channel_irq(lch);
		/* Clear the ENABLE_LNK bit */
802
		l &= ~(1 << 15);
803
	}
804

805
	dma_write(l, CLNK_CTRL, lch);
806 807 808
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}

809
static inline void omap2_enable_irq_lch(int lch)
810
{
811
	u32 val;
812
	unsigned long flags;
813

814
	if (!cpu_class_is_omap2())
815 816
		return;

817
	spin_lock_irqsave(&dma_chan_lock, flags);
818
	val = dma_read(IRQENABLE_L0, lch);
819
	val |= 1 << lch;
820
	dma_write(val, IRQENABLE_L0, lch);
821
	spin_unlock_irqrestore(&dma_chan_lock, flags);
822 823
}

824 825 826 827 828 829 830 831 832
static inline void omap2_disable_irq_lch(int lch)
{
	u32 val;
	unsigned long flags;

	if (!cpu_class_is_omap2())
		return;

	spin_lock_irqsave(&dma_chan_lock, flags);
833
	val = dma_read(IRQENABLE_L0, lch);
834
	val &= ~(1 << lch);
835
	dma_write(val, IRQENABLE_L0, lch);
836 837 838
	spin_unlock_irqrestore(&dma_chan_lock, flags);
}

839
int omap_request_dma(int dev_id, const char *dev_name,
T
Tony Lindgren 已提交
840
		     void (*callback)(int lch, u16 ch_status, void *data),
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
		     void *data, int *dma_ch_out)
{
	int ch, free_ch = -1;
	unsigned long flags;
	struct omap_dma_lch *chan;

	spin_lock_irqsave(&dma_chan_lock, flags);
	for (ch = 0; ch < dma_chan_count; ch++) {
		if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
			free_ch = ch;
			if (dev_id == 0)
				break;
		}
	}
	if (free_ch == -1) {
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EBUSY;
	}
	chan = dma_chan + free_ch;
	chan->dev_id = dev_id;

	if (cpu_class_is_omap1())
		clear_lch_regs(free_ch);
864

865
	if (cpu_class_is_omap2())
866 867 868 869 870 871 872
		omap_clear_dma(free_ch);

	spin_unlock_irqrestore(&dma_chan_lock, flags);

	chan->dev_name = dev_name;
	chan->callback = callback;
	chan->data = data;
873
	chan->flags = 0;
T
Tony Lindgren 已提交
874

875
#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
876 877 878 879
	if (cpu_class_is_omap2()) {
		chan->chain_id = -1;
		chan->next_linked_ch = -1;
	}
880
#endif
T
Tony Lindgren 已提交
881

882
	chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
883

884 885
	if (cpu_class_is_omap1())
		chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
886
	else if (cpu_class_is_omap2())
887 888
		chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
			OMAP2_DMA_TRANS_ERR_IRQ;
889 890 891 892 893 894 895

	if (cpu_is_omap16xx()) {
		/* If the sync device is set, configure it dynamically. */
		if (dev_id != 0) {
			set_gdma_dev(free_ch + 1, dev_id);
			dev_id = free_ch + 1;
		}
T
Tony Lindgren 已提交
896 897 898 899
		/*
		 * Disable the 1510 compatibility mode and set the sync device
		 * id.
		 */
900
		dma_write(dev_id | (1 << 10), CCR, free_ch);
901
	} else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
902
		dma_write(dev_id, CCR, free_ch);
903 904
	}

905
	if (cpu_class_is_omap2()) {
906 907 908
		omap2_enable_irq_lch(free_ch);
		omap_enable_channel_irq(free_ch);
		/* Clear the CSR register and IRQ status register */
909 910
		dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, free_ch);
		dma_write(1 << free_ch, IRQSTATUS_L0, 0);
911 912 913 914 915 916
	}

	*dma_ch_out = free_ch;

	return 0;
}
T
Tony Lindgren 已提交
917
EXPORT_SYMBOL(omap_request_dma);
918 919 920 921 922 923

void omap_free_dma(int lch)
{
	unsigned long flags;

	if (dma_chan[lch].dev_id == -1) {
T
Tony Lindgren 已提交
924
		pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
925 926 927
		       lch);
		return;
	}
T
Tony Lindgren 已提交
928

929 930
	if (cpu_class_is_omap1()) {
		/* Disable all DMA interrupts for the channel. */
931
		dma_write(0, CICR, lch);
932
		/* Make sure the DMA transfer is stopped. */
933
		dma_write(0, CCR, lch);
934 935
	}

936
	if (cpu_class_is_omap2()) {
937
		omap2_disable_irq_lch(lch);
938 939

		/* Clear the CSR register and IRQ status register */
940 941
		dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
		dma_write(1 << lch, IRQSTATUS_L0, lch);
942 943

		/* Disable all DMA interrupts for the channel. */
944
		dma_write(0, CICR, lch);
945 946

		/* Make sure the DMA transfer is stopped. */
947
		dma_write(0, CCR, lch);
948 949
		omap_clear_dma(lch);
	}
950 951 952 953 954 955

	spin_lock_irqsave(&dma_chan_lock, flags);
	dma_chan[lch].dev_id = -1;
	dma_chan[lch].next_lch = -1;
	dma_chan[lch].callback = NULL;
	spin_unlock_irqrestore(&dma_chan_lock, flags);
956
}
T
Tony Lindgren 已提交
957
EXPORT_SYMBOL(omap_free_dma);
958

959 960 961 962 963
/**
 * @brief omap_dma_set_global_params : Set global priority settings for dma
 *
 * @param arb_rate
 * @param max_fifo_depth
964 965 966 967
 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
 * 						   DMA_THREAD_RESERVE_ONET
 * 						   DMA_THREAD_RESERVE_TWOT
 * 						   DMA_THREAD_RESERVE_THREET
968 969 970 971 972 973 974
 */
void
omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
{
	u32 reg;

	if (!cpu_class_is_omap2()) {
975
		printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
976 977 978
		return;
	}

979 980
	if (max_fifo_depth == 0)
		max_fifo_depth = 1;
981 982 983
	if (arb_rate == 0)
		arb_rate = 1;

984 985 986
	reg = 0xff & max_fifo_depth;
	reg |= (0x3 & tparams) << 12;
	reg |= (arb_rate & 0xff) << 16;
987

988
	dma_write(reg, GCR, 0);
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
}
EXPORT_SYMBOL(omap_dma_set_global_params);

/**
 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
 *
 * @param lch
 * @param read_prio - Read priority
 * @param write_prio - Write priority
 * Both of the above can be set with one of the following values :
 * 	DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
 */
int
omap_dma_set_prio_lch(int lch, unsigned char read_prio,
		      unsigned char write_prio)
{
1005
	u32 l;
1006

1007
	if (unlikely((lch < 0 || lch >= dma_lch_count))) {
1008 1009 1010
		printk(KERN_ERR "Invalid channel id\n");
		return -EINVAL;
	}
1011
	l = dma_read(CCR, lch);
1012
	l &= ~((1 << 6) | (1 << 26));
1013
	if (cpu_is_omap2430() || cpu_is_omap34xx() ||  cpu_is_omap44xx())
1014
		l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
1015
	else
1016 1017
		l |= ((read_prio & 0x1) << 6);

1018
	dma_write(l, CCR, lch);
1019 1020 1021 1022 1023

	return 0;
}
EXPORT_SYMBOL(omap_dma_set_prio_lch);

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
/*
 * Clears any DMA state so the DMA engine is ready to restart with new buffers
 * through omap_start_dma(). Any buffers in flight are discarded.
 */
void omap_clear_dma(int lch)
{
	unsigned long flags;

	local_irq_save(flags);

	if (cpu_class_is_omap1()) {
1035 1036
		u32 l;

1037
		l = dma_read(CCR, lch);
1038
		l &= ~OMAP_DMA_CCR_EN;
1039
		dma_write(l, CCR, lch);
1040 1041

		/* Clear pending interrupts */
1042
		l = dma_read(CSR, lch);
1043 1044
	}

1045
	if (cpu_class_is_omap2()) {
1046 1047 1048
		int i = dma_common_ch_start;
		for (; i <= dma_common_ch_end; i += 1)
			dma_write(0, i, lch);
1049 1050 1051 1052
	}

	local_irq_restore(flags);
}
T
Tony Lindgren 已提交
1053
EXPORT_SYMBOL(omap_clear_dma);
1054 1055 1056

void omap_start_dma(int lch)
{
1057 1058
	u32 l;

M
manjugk manjugk 已提交
1059 1060 1061 1062 1063
	/*
	 * The CPC/CDAC register needs to be initialized to zero
	 * before starting dma transfer.
	 */
	if (cpu_is_omap15xx())
1064
		dma_write(0, CPC, lch);
M
manjugk manjugk 已提交
1065
	else
1066
		dma_write(0, CDAC, lch);
M
manjugk manjugk 已提交
1067

1068 1069
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch;
1070
		char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080

		dma_chan_link_map[lch] = 1;
		/* Set the link register of the first channel */
		enable_lnk(lch);

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		cur_lch = dma_chan[lch].next_lch;
		do {
			next_lch = dma_chan[cur_lch].next_lch;

1081
			/* The loop case: we've been here already */
1082 1083 1084 1085 1086 1087
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			enable_lnk(cur_lch);
1088
			omap_enable_channel_irq(cur_lch);
1089 1090 1091

			cur_lch = next_lch;
		} while (next_lch != -1);
1092
	} else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
1093
		dma_write(lch, CLNK_CTRL, lch);
1094

1095 1096
	omap_enable_channel_irq(lch);

1097
	l = dma_read(CCR, lch);
1098

1099 1100
	if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
			l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
1101
	l |= OMAP_DMA_CCR_EN;
1102

1103
	dma_write(l, CCR, lch);
1104 1105 1106

	dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
1107
EXPORT_SYMBOL(omap_start_dma);
1108 1109 1110

void omap_stop_dma(int lch)
{
1111 1112
	u32 l;

1113 1114
	/* Disable all interrupts on the channel */
	if (cpu_class_is_omap1())
1115
		dma_write(0, CICR, lch);
1116

1117
	l = dma_read(CCR, lch);
1118 1119
	if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
			(l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
1120 1121 1122 1123
		int i = 0;
		u32 sys_cf;

		/* Configure No-Standby */
1124
		l = dma_read(OCP_SYSCONFIG, lch);
1125 1126 1127
		sys_cf = l;
		l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
		l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
1128
		dma_write(l , OCP_SYSCONFIG, 0);
1129

1130
		l = dma_read(CCR, lch);
1131
		l &= ~OMAP_DMA_CCR_EN;
1132
		dma_write(l, CCR, lch);
1133 1134

		/* Wait for sDMA FIFO drain */
1135
		l = dma_read(CCR, lch);
1136 1137 1138 1139
		while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
					OMAP_DMA_CCR_WR_ACTIVE))) {
			udelay(5);
			i++;
1140
			l = dma_read(CCR, lch);
1141 1142 1143 1144 1145
		}
		if (i >= 100)
			printk(KERN_ERR "DMA drain did not complete on "
					"lch %d\n", lch);
		/* Restore OCP_SYSCONFIG */
1146
		dma_write(sys_cf, OCP_SYSCONFIG, lch);
1147 1148
	} else {
		l &= ~OMAP_DMA_CCR_EN;
1149
		dma_write(l, CCR, lch);
1150
	}
1151

1152 1153
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch = lch;
1154
		char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		do {
			/* The loop case: we've been here already */
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			disable_lnk(cur_lch);

			next_lch = dma_chan[cur_lch].next_lch;
			cur_lch = next_lch;
		} while (next_lch != -1);
	}
1170

1171 1172
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
1173
EXPORT_SYMBOL(omap_stop_dma);
1174

1175 1176 1177 1178 1179
/*
 * Allows changing the DMA callback function or data. This may be needed if
 * the driver shares a single DMA channel for multiple dma triggers.
 */
int omap_set_dma_callback(int lch,
T
Tony Lindgren 已提交
1180
			  void (*callback)(int lch, u16 ch_status, void *data),
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
			  void *data)
{
	unsigned long flags;

	if (lch < 0)
		return -ENODEV;

	spin_lock_irqsave(&dma_chan_lock, flags);
	if (dma_chan[lch].dev_id == -1) {
		printk(KERN_ERR "DMA callback for not set for free channel\n");
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EINVAL;
	}
	dma_chan[lch].callback = callback;
	dma_chan[lch].data = data;
	spin_unlock_irqrestore(&dma_chan_lock, flags);

	return 0;
}
T
Tony Lindgren 已提交
1200
EXPORT_SYMBOL(omap_set_dma_callback);
1201

1202 1203 1204 1205 1206 1207 1208 1209 1210
/*
 * Returns current physical source address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
 * is a chance for CSSA_L register overflow inbetween the two reads resulting
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_src_pos(int lch)
1211
{
T
Tony Lindgren 已提交
1212
	dma_addr_t offset = 0;
1213

1214
	if (cpu_is_omap15xx())
1215
		offset = dma_read(CPC, lch);
1216
	else
1217
		offset = dma_read(CSAC, lch);
1218

1219
	if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
1220
		offset = dma_read(CSAC, lch);
1221 1222

	if (cpu_class_is_omap1())
1223
		offset |= (dma_read(CSSA, lch) & 0xFFFF0000);
1224

1225
	return offset;
1226
}
T
Tony Lindgren 已提交
1227
EXPORT_SYMBOL(omap_get_dma_src_pos);
1228

1229 1230 1231 1232 1233 1234 1235 1236 1237
/*
 * Returns current physical destination address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
 * is a chance for CDSA_L register overflow inbetween the two reads resulting
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_dst_pos(int lch)
1238
{
T
Tony Lindgren 已提交
1239
	dma_addr_t offset = 0;
1240

1241
	if (cpu_is_omap15xx())
1242
		offset = dma_read(CPC, lch);
1243
	else
1244
		offset = dma_read(CDAC, lch);
1245

1246 1247 1248 1249 1250
	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
	if (!cpu_is_omap15xx() && offset == 0)
1251
		offset = dma_read(CDAC, lch);
1252 1253

	if (cpu_class_is_omap1())
1254
		offset |= (dma_read(CDSA, lch) & 0xFFFF0000);
1255

1256
	return offset;
1257
}
T
Tony Lindgren 已提交
1258
EXPORT_SYMBOL(omap_get_dma_dst_pos);
1259 1260 1261

int omap_get_dma_active_status(int lch)
{
1262
	return (dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
1263
}
1264
EXPORT_SYMBOL(omap_get_dma_active_status);
1265

1266
int omap_dma_running(void)
1267
{
1268
	int lch;
1269

1270 1271
	if (cpu_class_is_omap1())
		if (omap_lcd_dma_running())
1272
			return 1;
1273

1274
	for (lch = 0; lch < dma_chan_count; lch++)
1275
		if (dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
1276
			return 1;
1277

1278
	return 0;
1279 1280 1281 1282 1283 1284 1285
}

/*
 * lch_queue DMA will start right after lch_head one is finished.
 * For this DMA link to start, you still need to start (see omap_start_dma)
 * the first one. That will fire up the entire queue.
 */
T
Tony Lindgren 已提交
1286
void omap_dma_link_lch(int lch_head, int lch_queue)
1287 1288
{
	if (omap_dma_in_1510_mode()) {
1289
		if (lch_head == lch_queue) {
1290 1291
			dma_write(dma_read(CCR, lch_head) | (3 << 8),
								CCR, lch_head);
1292 1293
			return;
		}
1294 1295 1296 1297 1298 1299 1300
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if ((dma_chan[lch_head].dev_id == -1) ||
	    (dma_chan[lch_queue].dev_id == -1)) {
1301 1302
		printk(KERN_ERR "omap_dma: trying to link "
		       "non requested channels\n");
1303 1304 1305 1306 1307
		dump_stack();
	}

	dma_chan[lch_head].next_lch = lch_queue;
}
T
Tony Lindgren 已提交
1308
EXPORT_SYMBOL(omap_dma_link_lch);
1309 1310 1311 1312

/*
 * Once the DMA queue is stopped, we can destroy it.
 */
T
Tony Lindgren 已提交
1313
void omap_dma_unlink_lch(int lch_head, int lch_queue)
1314 1315
{
	if (omap_dma_in_1510_mode()) {
1316
		if (lch_head == lch_queue) {
1317 1318
			dma_write(dma_read(CCR, lch_head) & ~(3 << 8),
								CCR, lch_head);
1319 1320
			return;
		}
1321 1322 1323 1324 1325 1326 1327
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if (dma_chan[lch_head].next_lch != lch_queue ||
	    dma_chan[lch_head].next_lch == -1) {
1328 1329
		printk(KERN_ERR "omap_dma: trying to unlink "
		       "non linked channels\n");
1330 1331 1332 1333
		dump_stack();
	}

	if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1334
	    (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
1335 1336
		printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
		       "before unlinking\n");
1337 1338 1339 1340 1341
		dump_stack();
	}

	dma_chan[lch_head].next_lch = -1;
}
T
Tony Lindgren 已提交
1342 1343 1344
EXPORT_SYMBOL(omap_dma_unlink_lch);

/*----------------------------------------------------------------------------*/
1345

1346 1347 1348 1349
#ifndef CONFIG_ARCH_OMAP1
/* Create chain of DMA channesls */
static void create_dma_lch_chain(int lch_head, int lch_queue)
{
1350
	u32 l;
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369

	/* Check if this is the first link in chain */
	if (dma_chan[lch_head].next_linked_ch == -1) {
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[lch_head].prev_linked_ch = lch_queue;
		dma_chan[lch_queue].next_linked_ch = lch_head;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
	}

	/* a link exists, link the new channel in circular chain */
	else {
		dma_chan[lch_queue].next_linked_ch =
					dma_chan[lch_head].next_linked_ch;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
					lch_queue;
	}

1370
	l = dma_read(CLNK_CTRL, lch_head);
1371 1372
	l &= ~(0x1f);
	l |= lch_queue;
1373
	dma_write(l, CLNK_CTRL, lch_head);
1374

1375
	l = dma_read(CLNK_CTRL, lch_queue);
1376 1377
	l &= ~(0x1f);
	l |= (dma_chan[lch_queue].next_linked_ch);
1378
	dma_write(l, CLNK_CTRL, lch_queue);
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
}

/**
 * @brief omap_request_dma_chain : Request a chain of DMA channels
 *
 * @param dev_id - Device id using the dma channel
 * @param dev_name - Device name
 * @param callback - Call back function
 * @chain_id -
 * @no_of_chans - Number of channels requested
 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
 * 					      OMAP_DMA_DYNAMIC_CHAIN
 * @params - Channel parameters
 *
1393
 * @return - Success : 0
1394 1395 1396
 * 	     Failure: -EINVAL/-ENOMEM
 */
int omap_request_dma_chain(int dev_id, const char *dev_name,
1397
			   void (*callback) (int lch, u16 ch_status,
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
					     void *data),
			   int *chain_id, int no_of_chans, int chain_mode,
			   struct omap_dma_channel_params params)
{
	int *channels;
	int i, err;

	/* Is the chain mode valid ? */
	if (chain_mode != OMAP_DMA_STATIC_CHAIN
			&& chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
		printk(KERN_ERR "Invalid chain mode requested\n");
		return -EINVAL;
	}

	if (unlikely((no_of_chans < 1
1413
			|| no_of_chans > dma_lch_count))) {
1414 1415 1416 1417
		printk(KERN_ERR "Invalid Number of channels requested\n");
		return -EINVAL;
	}

1418 1419 1420 1421
	/*
	 * Allocate a queue to maintain the status of the channels
	 * in the chain
	 */
1422 1423 1424 1425 1426 1427 1428 1429 1430
	channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
	if (channels == NULL) {
		printk(KERN_ERR "omap_dma: No memory for channel queue\n");
		return -ENOMEM;
	}

	/* request and reserve DMA channels for the chain */
	for (i = 0; i < no_of_chans; i++) {
		err = omap_request_dma(dev_id, dev_name,
1431
					callback, NULL, &channels[i]);
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
		if (err < 0) {
			int j;
			for (j = 0; j < i; j++)
				omap_free_dma(channels[j]);
			kfree(channels);
			printk(KERN_ERR "omap_dma: Request failed %d\n", err);
			return err;
		}
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}

	*chain_id = channels[0];
	dma_linked_lch[*chain_id].linked_dmach_q = channels;
	dma_linked_lch[*chain_id].chain_mode = chain_mode;
	dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
	dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;

	for (i = 0; i < no_of_chans; i++)
		dma_chan[channels[i]].chain_id = *chain_id;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(*chain_id);

	/* Set up the chain */
	if (no_of_chans == 1)
		create_dma_lch_chain(channels[0], channels[0]);
	else {
		for (i = 0; i < (no_of_chans - 1); i++)
			create_dma_lch_chain(channels[i], channels[i + 1]);
	}
T
Tony Lindgren 已提交
1470

1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	return 0;
}
EXPORT_SYMBOL(omap_request_dma_chain);

/**
 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
 * params after setting it. Dont do this while dma is running!!
 *
 * @param chain_id - Chained logical channel id.
 * @param params
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_modify_dma_chain_params(int chain_id,
				struct omap_dma_channel_params params)
{
	int *channels;
	u32 i;

	/* Check for input params */
	if (unlikely((chain_id < 0
1493
			|| chain_id >= dma_lch_count))) {
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}
T
Tony Lindgren 已提交
1513

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
	return 0;
}
EXPORT_SYMBOL(omap_modify_dma_chain_params);

/**
 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_free_dma_chain(int chain_id)
{
	int *channels;
	u32 i;

	/* Check for input params */
1532
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;
	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		dma_chan[channels[i]].next_linked_ch = -1;
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].chain_id = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
		omap_free_dma(channels[i]);
	}

	kfree(channels);

	dma_linked_lch[chain_id].linked_dmach_q = NULL;
	dma_linked_lch[chain_id].chain_mode = -1;
	dma_linked_lch[chain_id].chain_state = -1;
T
Tony Lindgren 已提交
1557

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	return (0);
}
EXPORT_SYMBOL(omap_free_dma_chain);

/**
 * @brief omap_dma_chain_status - Check if the chain is in
 * active / inactive state.
 * @param chain_id
 *
 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
 * 	     Failure : -EINVAL
 */
int omap_dma_chain_status(int chain_id)
{
	/* Check for input params */
1573
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
			dma_linked_lch[chain_id].q_count);

	if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
		return OMAP_DMA_CHAIN_INACTIVE;
T
Tony Lindgren 已提交
1588

1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
	return OMAP_DMA_CHAIN_ACTIVE;
}
EXPORT_SYMBOL(omap_dma_chain_status);

/**
 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
 * set the params and start the transfer.
 *
 * @param chain_id
 * @param src_start - buffer start address
 * @param dest_start - Dest address
 * @param elem_count
 * @param frame_count
 * @param callbk_data - channel callback parameter data.
 *
1604
 * @return  - Success : 0
1605 1606 1607 1608 1609 1610
 * 	      Failure: -EINVAL/-EBUSY
 */
int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
			int elem_count, int frame_count, void *callbk_data)
{
	int *channels;
1611
	u32 l, lch;
1612 1613
	int start_dma = 0;

T
Tony Lindgren 已提交
1614 1615 1616 1617
	/*
	 * if buffer size is less than 1 then there is
	 * no use of starting the chain
	 */
1618 1619 1620 1621 1622 1623 1624
	if (elem_count < 1) {
		printk(KERN_ERR "Invalid buffer size\n");
		return -EINVAL;
	}

	/* Check for input params */
	if (unlikely((chain_id < 0
1625
			|| chain_id >= dma_lch_count))) {
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exist\n");
		return -EINVAL;
	}

	/* Check if all the channels in chain are in use */
	if (OMAP_DMA_CHAIN_QFULL(chain_id))
		return -EBUSY;

	/* Frame count may be negative in case of indexed transfers */
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get a free channel */
	lch = channels[dma_linked_lch[chain_id].q_tail];

	/* Store the callback data */
	dma_chan[lch].data = callbk_data;

	/* Increment the q_tail */
	OMAP_DMA_CHAIN_INCQTAIL(chain_id);

	/* Set the params to the free channel */
	if (src_start != 0)
1654
		dma_write(src_start, CSSA, lch);
1655
	if (dest_start != 0)
1656
		dma_write(dest_start, CDSA, lch);
1657 1658

	/* Write the buffer size */
1659 1660
	dma_write(elem_count, CEN, lch);
	dma_write(frame_count, CFN, lch);
1661

T
Tony Lindgren 已提交
1662 1663 1664 1665
	/*
	 * If the chain is dynamically linked,
	 * then we may have to start the chain if its not active
	 */
1666 1667
	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {

T
Tony Lindgren 已提交
1668 1669 1670 1671
		/*
		 * In Dynamic chain, if the chain is not started,
		 * queue the channel
		 */
1672 1673 1674 1675 1676 1677 1678 1679 1680
		if (dma_linked_lch[chain_id].chain_state ==
						DMA_CHAIN_NOTSTARTED) {
			/* Enable the link in previous channel */
			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
								DMA_CH_QUEUED)
				enable_lnk(dma_chan[lch].prev_linked_ch);
			dma_chan[lch].state = DMA_CH_QUEUED;
		}

T
Tony Lindgren 已提交
1681 1682 1683 1684
		/*
		 * Chain is already started, make sure its active,
		 * if not then start the chain
		 */
1685 1686 1687 1688 1689 1690 1691 1692
		else {
			start_dma = 1;

			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
							DMA_CH_STARTED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
1693
				if (0 == ((1 << 7) & dma_read(
1694
					CCR, dma_chan[lch].prev_linked_ch))) {
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
					disable_lnk(dma_chan[lch].
						    prev_linked_ch);
					pr_debug("\n prev ch is stopped\n");
					start_dma = 1;
				}
			}

			else if (dma_chan[dma_chan[lch].prev_linked_ch].state
							== DMA_CH_QUEUED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
			}
			omap_enable_channel_irq(lch);

1710
			l = dma_read(CCR, lch);
1711

1712 1713
			if ((0 == (l & (1 << 24))))
				l &= ~(1 << 25);
1714
			else
1715
				l |= (1 << 25);
1716
			if (start_dma == 1) {
1717 1718
				if (0 == (l & (1 << 7))) {
					l |= (1 << 7);
1719 1720
					dma_chan[lch].state = DMA_CH_STARTED;
					pr_debug("starting %d\n", lch);
1721
					dma_write(l, CCR, lch);
1722 1723 1724
				} else
					start_dma = 0;
			} else {
1725
				if (0 == (l & (1 << 7)))
1726
					dma_write(l, CCR, lch);
1727 1728 1729 1730
			}
			dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
		}
	}
T
Tony Lindgren 已提交
1731

1732
	return 0;
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
}
EXPORT_SYMBOL(omap_dma_chain_a_transfer);

/**
 * @brief omap_start_dma_chain_transfers - Start the chain
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL/-EBUSY
 */
int omap_start_dma_chain_transfers(int chain_id)
{
	int *channels;
1747
	u32 l, i;
1748

1749
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
		printk(KERN_ERR "Chain is already started\n");
		return -EBUSY;
	}

	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
		for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
									i++) {
			enable_lnk(channels[i]);
			omap_enable_channel_irq(channels[i]);
		}
	} else {
		omap_enable_channel_irq(channels[0]);
	}

1771
	l = dma_read(CCR, channels[0]);
1772
	l |= (1 << 7);
1773 1774 1775
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
	dma_chan[channels[0]].state = DMA_CH_STARTED;

1776 1777
	if ((0 == (l & (1 << 24))))
		l &= ~(1 << 25);
1778
	else
1779
		l |= (1 << 25);
1780
	dma_write(l, CCR, channels[0]);
1781 1782

	dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
T
Tony Lindgren 已提交
1783

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
	return 0;
}
EXPORT_SYMBOL(omap_start_dma_chain_transfers);

/**
 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : EINVAL
 */
int omap_stop_dma_chain_transfers(int chain_id)
{
	int *channels;
1799
	u32 l, i;
1800
	u32 sys_cf = 0;
1801 1802

	/* Check for input params */
1803
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

1815 1816 1817 1818 1819 1820 1821
	if (IS_DMA_ERRATA(DMA_ERRATA_i88)) {
		sys_cf = dma_read(OCP_SYSCONFIG, 0);
		l = sys_cf;
		/* Middle mode reg set no Standby */
		l &= ~((1 << 12)|(1 << 13));
		dma_write(l, OCP_SYSCONFIG, 0);
	}
1822 1823 1824 1825

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {

		/* Stop the Channel transmission */
1826
		l = dma_read(CCR, channels[i]);
1827
		l &= ~(1 << 7);
1828
		dma_write(l, CCR, channels[i]);
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839

		/* Disable the link in all the channels */
		disable_lnk(channels[i]);
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

	}
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(chain_id);

1840 1841
	if (IS_DMA_ERRATA(DMA_ERRATA_i88))
		dma_write(sys_cf, OCP_SYSCONFIG, 0);
T
Tony Lindgren 已提交
1842

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	return 0;
}
EXPORT_SYMBOL(omap_stop_dma_chain_transfers);

/* Get the index of the ongoing DMA in chain */
/**
 * @brief omap_get_dma_chain_index - Get the element and frame index
 * of the ongoing DMA in chain
 *
 * @param chain_id
 * @param ei - Element index
 * @param fi - Frame index
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
{
	int lch;
	int *channels;

	/* Check for input params */
1865
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	if ((!ei) || (!fi))
		return -EINVAL;

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1883 1884
	*ei = dma_read(CCEN, lch);
	*fi = dma_read(CCFN, lch);
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904

	return 0;
}
EXPORT_SYMBOL(omap_get_dma_chain_index);

/**
 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
 * ongoing DMA in chain
 *
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_dst_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1905
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1921
	return dma_read(CDAC, lch);
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
}
EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);

/**
 * @brief omap_get_dma_chain_src_pos - Get the source position
 * of the ongoing DMA in chain
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_src_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1939
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1955
	return dma_read(CSAC, lch);
1956 1957
}
EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
T
Tony Lindgren 已提交
1958
#endif	/* ifndef CONFIG_ARCH_OMAP1 */
1959

1960 1961 1962 1963 1964 1965
/*----------------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

static int omap1_dma_handle_ch(int ch)
{
1966
	u32 csr;
1967 1968 1969 1970 1971

	if (enable_1510_mode && ch >= 6) {
		csr = dma_chan[ch].saved_csr;
		dma_chan[ch].saved_csr = 0;
	} else
1972
		csr = dma_read(CSR, ch);
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
	if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
		dma_chan[ch + 6].saved_csr = csr >> 7;
		csr &= 0x7f;
	}
	if ((csr & 0x3f) == 0)
		return 0;
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		printk(KERN_WARNING "Spurious interrupt from DMA channel "
		       "%d (CSR %04x)\n", ch, csr);
		return 0;
	}
1984
	if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
1985 1986 1987 1988 1989 1990 1991 1992 1993
		printk(KERN_WARNING "DMA timeout with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(csr & OMAP_DMA_DROP_IRQ))
		printk(KERN_WARNING "DMA synchronization event drop occurred "
		       "with device %d\n", dma_chan[ch].dev_id);
	if (likely(csr & OMAP_DMA_BLOCK_IRQ))
		dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
T
Tony Lindgren 已提交
1994

1995 1996 1997
	return 1;
}

1998
static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
{
	int ch = ((int) dev_id) - 1;
	int handled = 0;

	for (;;) {
		int handled_now = 0;

		handled_now += omap1_dma_handle_ch(ch);
		if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
			handled_now += omap1_dma_handle_ch(ch + 6);
		if (!handled_now)
			break;
		handled += handled_now;
	}

	return handled ? IRQ_HANDLED : IRQ_NONE;
}

#else
#define omap1_dma_irq_handler	NULL
#endif

2021
#ifdef CONFIG_ARCH_OMAP2PLUS
2022 2023 2024

static int omap2_dma_handle_ch(int ch)
{
2025
	u32 status = dma_read(CSR, ch);
2026

2027 2028
	if (!status) {
		if (printk_ratelimit())
T
Tony Lindgren 已提交
2029 2030
			printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
				ch);
2031
		dma_write(1 << ch, IRQSTATUS_L0, ch);
2032
		return 0;
2033 2034 2035 2036 2037
	}
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		if (printk_ratelimit())
			printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
					"channel %d\n", status, ch);
2038
		return 0;
2039
	}
2040 2041 2042 2043
	if (unlikely(status & OMAP_DMA_DROP_IRQ))
		printk(KERN_INFO
		       "DMA synchronization event drop occurred with device "
		       "%d\n", dma_chan[ch].dev_id);
2044
	if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
2045 2046
		printk(KERN_INFO "DMA transaction error with device %d\n",
		       dma_chan[ch].dev_id);
2047
		if (IS_DMA_ERRATA(DMA_ERRATA_i378)) {
2048 2049
			u32 ccr;

2050
			ccr = dma_read(CCR, ch);
2051
			ccr &= ~OMAP_DMA_CCR_EN;
2052
			dma_write(ccr, CCR, ch);
2053 2054 2055
			dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
		}
	}
2056 2057 2058 2059 2060 2061
	if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
		printk(KERN_INFO "DMA secure error with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
		printk(KERN_INFO "DMA misaligned error with device %d\n",
		       dma_chan[ch].dev_id);
2062

2063 2064
	dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, ch);
	dma_write(1 << ch, IRQSTATUS_L0, ch);
2065
	/* read back the register to flush the write */
2066
	dma_read(IRQSTATUS_L0, ch);
2067

2068 2069 2070 2071
	/* If the ch is not chained then chain_id will be -1 */
	if (dma_chan[ch].chain_id != -1) {
		int chain_id = dma_chan[ch].chain_id;
		dma_chan[ch].state = DMA_CH_NOTSTARTED;
2072
		if (dma_read(CLNK_CTRL, ch) & (1 << 15))
2073 2074 2075 2076 2077 2078 2079 2080 2081
			dma_chan[dma_chan[ch].next_linked_ch].state =
							DMA_CH_STARTED;
		if (dma_linked_lch[chain_id].chain_mode ==
						OMAP_DMA_DYNAMIC_CHAIN)
			disable_lnk(ch);

		if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
			OMAP_DMA_CHAIN_INCQHEAD(chain_id);

2082
		status = dma_read(CSR, ch);
2083 2084
	}

2085
	dma_write(status, CSR, ch);
2086

2087 2088
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, status, dma_chan[ch].data);
2089

2090 2091 2092 2093
	return 0;
}

/* STATUS register count is from 1-32 while our is 0-31 */
2094
static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
2095
{
2096
	u32 val, enable_reg;
2097 2098
	int i;

2099
	val = dma_read(IRQSTATUS_L0, 0);
2100 2101 2102 2103 2104
	if (val == 0) {
		if (printk_ratelimit())
			printk(KERN_WARNING "Spurious DMA IRQ\n");
		return IRQ_HANDLED;
	}
2105
	enable_reg = dma_read(IRQENABLE_L0, 0);
2106
	val &= enable_reg; /* Dispatch only relevant interrupts */
2107
	for (i = 0; i < dma_lch_count && val != 0; i++) {
2108 2109 2110
		if (val & 1)
			omap2_dma_handle_ch(i);
		val >>= 1;
2111 2112 2113 2114 2115 2116 2117 2118
	}

	return IRQ_HANDLED;
}

static struct irqaction omap24xx_dma_irq = {
	.name = "DMA",
	.handler = omap2_dma_irq_handler,
2119
	.flags = IRQF_DISABLED
2120 2121 2122 2123 2124 2125 2126
};

#else
static struct irqaction omap24xx_dma_irq;
#endif

/*----------------------------------------------------------------------------*/
2127

2128 2129 2130
void omap_dma_global_context_save(void)
{
	omap_dma_global_context.dma_irqenable_l0 =
2131
		dma_read(IRQENABLE_L0, 0);
2132
	omap_dma_global_context.dma_ocp_sysconfig =
2133 2134
		dma_read(OCP_SYSCONFIG, 0);
	omap_dma_global_context.dma_gcr = dma_read(GCR, 0);
2135 2136 2137 2138
}

void omap_dma_global_context_restore(void)
{
2139 2140
	int ch;

2141
	dma_write(omap_dma_global_context.dma_gcr, GCR, 0);
2142
	dma_write(omap_dma_global_context.dma_ocp_sysconfig,
2143
		OCP_SYSCONFIG, 0);
2144
	dma_write(omap_dma_global_context.dma_irqenable_l0,
2145
		IRQENABLE_L0, 0);
2146

2147
	if (IS_DMA_ERRATA(DMA_ROMCODE_BUG))
2148
		dma_write(0x3 , IRQSTATUS_L0, 0);
2149 2150 2151 2152

	for (ch = 0; ch < dma_chan_count; ch++)
		if (dma_chan[ch].dev_id != -1)
			omap_clear_dma(ch);
2153 2154
}

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
static void configure_dma_errata(void)
{

	/*
	 * Errata applicable for OMAP2430ES1.0 and all omap2420
	 *
	 * I.
	 * Erratum ID: Not Available
	 * Inter Frame DMA buffering issue DMA will wrongly
	 * buffer elements if packing and bursting is enabled. This might
	 * result in data gets stalled in FIFO at the end of the block.
	 * Workaround: DMA channels must have BUFFERING_DISABLED bit set to
	 * guarantee no data will stay in the DMA FIFO in case inter frame
	 * buffering occurs
	 *
	 * II.
	 * Erratum ID: Not Available
	 * DMA may hang when several channels are used in parallel
	 * In the following configuration, DMA channel hanging can occur:
	 * a. Channel i, hardware synchronized, is enabled
	 * b. Another channel (Channel x), software synchronized, is enabled.
	 * c. Channel i is disabled before end of transfer
	 * d. Channel i is reenabled.
	 * e. Steps 1 to 4 are repeated a certain number of times.
	 * f. A third channel (Channel y), software synchronized, is enabled.
	 * Channel x and Channel y may hang immediately after step 'f'.
	 * Workaround:
	 * For any channel used - make sure NextLCH_ID is set to the value j.
	 */
	if (cpu_is_omap2420() || (cpu_is_omap2430() &&
				(omap_type() == OMAP2430_REV_ES1_0))) {
		SET_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING);
		SET_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS);
	}

	/*
	 * Erratum ID: i378: OMAP2plus: sDMA Channel is not disabled
	 * after a transaction error.
	 * Workaround: SW should explicitely disable the channel.
	 */
	if (cpu_class_is_omap2())
		SET_DMA_ERRATA(DMA_ERRATA_i378);

	/*
	 * Erratum ID: i541: sDMA FIFO draining does not finish
	 * If sDMA channel is disabled on the fly, sDMA enters standby even
	 * through FIFO Drain is still in progress
	 * Workaround: Put sDMA in NoStandby more before a logical channel is
	 * disabled, then put it back to SmartStandby right after the channel
	 * finishes FIFO draining.
	 */
	if (cpu_is_omap34xx())
		SET_DMA_ERRATA(DMA_ERRATA_i541);

	/*
	 * Erratum ID: i88 : Special programming model needed to disable DMA
	 * before end of block.
	 * Workaround: software must ensure that the DMA is configured in No
	 * Standby mode(DMAx_OCP_SYSCONFIG.MIDLEMODE = "01")
	 */
	if (cpu_is_omap34xx() && (omap_type() == OMAP3430_REV_ES1_0))
		SET_DMA_ERRATA(DMA_ERRATA_i88);

	/*
	 * Erratum 3.2/3.3: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
	if (!cpu_is_omap15xx())
		SET_DMA_ERRATA(DMA_ERRATA_3_3);

	/*
	 * Erratum ID: Not Available
	 * A bug in ROM code leaves IRQ status for channels 0 and 1 uncleared
	 * after secure sram context save and restore.
	 * Work around: Hence we need to manually clear those IRQs to avoid
	 * spurious interrupts. This affects only secure devices.
	 */
	if (cpu_is_omap34xx() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
		SET_DMA_ERRATA(DMA_ROMCODE_BUG);
}

2236
/*----------------------------------------------------------------------------*/
2237

2238 2239
static int __init omap_init_dma(void)
{
T
Tony Lindgren 已提交
2240
	unsigned long base;
2241 2242
	int ch, r;

2243
	if (cpu_class_is_omap1()) {
T
Tony Lindgren 已提交
2244
		base = OMAP1_DMA_BASE;
2245
		dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
2246
	} else if (cpu_is_omap24xx()) {
T
Tony Lindgren 已提交
2247
		base = OMAP24XX_DMA4_BASE;
2248
		dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
2249
	} else if (cpu_is_omap34xx()) {
T
Tony Lindgren 已提交
2250
		base = OMAP34XX_DMA4_BASE;
2251
		dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
2252
	} else if (cpu_is_omap44xx()) {
T
Tony Lindgren 已提交
2253
		base = OMAP44XX_DMA4_BASE;
2254
		dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
2255 2256 2257 2258
	} else {
		pr_err("DMA init failed for unsupported omap\n");
		return -ENODEV;
	}
2259

T
Tony Lindgren 已提交
2260 2261 2262
	omap_dma_base = ioremap(base, SZ_4K);
	BUG_ON(!omap_dma_base);

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
	if (cpu_class_is_omap1()) {
		dma_stride		= 0x40;
		reg_map			= reg_map_omap1;
		dma_common_ch_start	= CPC;
		dma_common_ch_end	= COLOR;
	} else {
		dma_stride		= 0x60;
		reg_map			= reg_map_omap2;
		dma_common_ch_start	= CSDP;
		if (cpu_is_omap3630() || cpu_is_omap4430())
			dma_common_ch_end = CCDN;
		else
			dma_common_ch_end = CCFN;
	}

2278 2279 2280 2281
	if (cpu_class_is_omap2() && omap_dma_reserve_channels
			&& (omap_dma_reserve_channels <= dma_lch_count))
		dma_lch_count = omap_dma_reserve_channels;

2282 2283
	dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
				GFP_KERNEL);
T
Tony Lindgren 已提交
2284 2285 2286 2287
	if (!dma_chan) {
		r = -ENOMEM;
		goto out_unmap;
	}
2288 2289 2290 2291 2292

	if (cpu_class_is_omap2()) {
		dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
						dma_lch_count, GFP_KERNEL);
		if (!dma_linked_lch) {
T
Tony Lindgren 已提交
2293 2294
			r = -ENOMEM;
			goto out_free;
2295 2296 2297
		}
	}

2298 2299
	if (cpu_is_omap15xx()) {
		printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
2300 2301
		dma_chan_count = 9;
		enable_1510_mode = 1;
2302
	} else if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
2303
		printk(KERN_INFO "OMAP DMA hardware version %d\n",
2304
		       dma_read(HW_ID, 0));
2305
		printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
2306 2307 2308
		       dma_read(CAPS_0, 0), dma_read(CAPS_1, 0),
		       dma_read(CAPS_2, 0), dma_read(CAPS_3, 0),
		       dma_read(CAPS_4, 0));
2309 2310 2311 2312
		if (!enable_1510_mode) {
			u16 w;

			/* Disable OMAP 3.0/3.1 compatibility mode. */
2313
			w = dma_read(GSCR, 0);
2314
			w |= 1 << 3;
2315
			dma_write(w, GSCR, 0);
2316 2317 2318
			dma_chan_count = 16;
		} else
			dma_chan_count = 9;
2319
	} else if (cpu_class_is_omap2()) {
2320
		u8 revision = dma_read(REVISION, 0) & 0xff;
2321 2322
		printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
		       revision >> 4, revision & 0xf);
2323
		dma_chan_count = dma_lch_count;
2324 2325 2326 2327 2328 2329 2330 2331
	} else {
		dma_chan_count = 0;
		return 0;
	}

	spin_lock_init(&dma_chan_lock);

	for (ch = 0; ch < dma_chan_count; ch++) {
2332
		omap_clear_dma(ch);
2333 2334 2335
		if (cpu_class_is_omap2())
			omap2_disable_irq_lch(ch);

2336 2337 2338 2339 2340 2341
		dma_chan[ch].dev_id = -1;
		dma_chan[ch].next_lch = -1;

		if (ch >= 6 && enable_1510_mode)
			continue;

2342
		if (cpu_class_is_omap1()) {
T
Tony Lindgren 已提交
2343 2344 2345 2346
			/*
			 * request_irq() doesn't like dev_id (ie. ch) being
			 * zero, so we have to kludge around this.
			 */
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
			r = request_irq(omap1_dma_irq[ch],
					omap1_dma_irq_handler, 0, "DMA",
					(void *) (ch + 1));
			if (r != 0) {
				int i;

				printk(KERN_ERR "unable to request IRQ %d "
				       "for DMA (error %d)\n",
				       omap1_dma_irq[ch], r);
				for (i = 0; i < ch; i++)
					free_irq(omap1_dma_irq[i],
						 (void *) (i + 1));
T
Tony Lindgren 已提交
2359
				goto out_free;
2360 2361 2362 2363
			}
		}
	}

2364
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
2365 2366 2367
		omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
				DMA_DEFAULT_FIFO_DEPTH, 0);

2368 2369 2370
	if (cpu_class_is_omap2()) {
		int irq;
		if (cpu_is_omap44xx())
2371
			irq = OMAP44XX_IRQ_SDMA_0;
2372 2373 2374 2375
		else
			irq = INT_24XX_SDMA_IRQ0;
		setup_irq(irq, &omap24xx_dma_irq);
	}
2376

2377
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
2378
		/* Enable smartidle idlemodes and autoidle */
2379
		u32 v = dma_read(OCP_SYSCONFIG, 0);
2380 2381 2382 2383 2384 2385
		v &= ~(DMA_SYSCONFIG_MIDLEMODE_MASK |
				DMA_SYSCONFIG_SIDLEMODE_MASK |
				DMA_SYSCONFIG_AUTOIDLE);
		v |= (DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
			DMA_SYSCONFIG_SIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
			DMA_SYSCONFIG_AUTOIDLE);
2386
		dma_write(v , OCP_SYSCONFIG, 0);
2387
		/* reserve dma channels 0 and 1 in high security devices */
2388 2389
		if (cpu_is_omap34xx() &&
			(omap_type() != OMAP2_DEVICE_TYPE_GP)) {
2390 2391 2392 2393 2394
			printk(KERN_INFO "Reserving DMA channels 0 and 1 for "
					"HS ROM code\n");
			dma_chan[0].dev_id = 0;
			dma_chan[1].dev_id = 1;
		}
2395
	}
2396
	configure_dma_errata();
2397

2398
	return 0;
T
Tony Lindgren 已提交
2399 2400 2401 2402 2403 2404 2405 2406

out_free:
	kfree(dma_chan);

out_unmap:
	iounmap(omap_dma_base);

	return r;
2407 2408 2409 2410
}

arch_initcall(omap_init_dma);

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
/*
 * Reserve the omap SDMA channels using cmdline bootarg
 * "omap_dma_reserve_ch=". The valid range is 1 to 32
 */
static int __init omap_dma_cmdline_reserve_ch(char *str)
{
	if (get_option(&str, &omap_dma_reserve_channels) != 1)
		omap_dma_reserve_channels = 0;
	return 1;
}

__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);

2424