qla_sup.c 84.3 KB
Newer Older
A
Andrew Vasquez 已提交
1 2
/*
 * QLogic Fibre Channel HBA Driver
3
 * Copyright (c)  2003-2014 QLogic Corporation
L
Linus Torvalds 已提交
4
 *
A
Andrew Vasquez 已提交
5 6
 * See LICENSE.qla2xxx for copyright and licensing details.
 */
L
Linus Torvalds 已提交
7 8 9
#include "qla_def.h"

#include <linux/delay.h>
10
#include <linux/slab.h>
11
#include <linux/vmalloc.h>
12
#include <linux/uaccess.h>
L
Linus Torvalds 已提交
13 14 15 16 17 18

/*
 * NVRAM support routines
 */

/**
A
Andrew Vasquez 已提交
19
 * qla2x00_lock_nvram_access() -
L
Linus Torvalds 已提交
20 21
 * @ha: HA context
 */
A
Adrian Bunk 已提交
22
static void
23
qla2x00_lock_nvram_access(struct qla_hw_data *ha)
L
Linus Torvalds 已提交
24 25
{
	uint16_t data;
26
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
L
Linus Torvalds 已提交
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51

	if (!IS_QLA2100(ha) && !IS_QLA2200(ha) && !IS_QLA2300(ha)) {
		data = RD_REG_WORD(&reg->nvram);
		while (data & NVR_BUSY) {
			udelay(100);
			data = RD_REG_WORD(&reg->nvram);
		}

		/* Lock resource */
		WRT_REG_WORD(&reg->u.isp2300.host_semaphore, 0x1);
		RD_REG_WORD(&reg->u.isp2300.host_semaphore);
		udelay(5);
		data = RD_REG_WORD(&reg->u.isp2300.host_semaphore);
		while ((data & BIT_0) == 0) {
			/* Lock failed */
			udelay(100);
			WRT_REG_WORD(&reg->u.isp2300.host_semaphore, 0x1);
			RD_REG_WORD(&reg->u.isp2300.host_semaphore);
			udelay(5);
			data = RD_REG_WORD(&reg->u.isp2300.host_semaphore);
		}
	}
}

/**
A
Andrew Vasquez 已提交
52
 * qla2x00_unlock_nvram_access() -
L
Linus Torvalds 已提交
53 54
 * @ha: HA context
 */
A
Adrian Bunk 已提交
55
static void
56
qla2x00_unlock_nvram_access(struct qla_hw_data *ha)
L
Linus Torvalds 已提交
57
{
58
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
L
Linus Torvalds 已提交
59 60 61 62 63 64 65

	if (!IS_QLA2100(ha) && !IS_QLA2200(ha) && !IS_QLA2300(ha)) {
		WRT_REG_WORD(&reg->u.isp2300.host_semaphore, 0);
		RD_REG_WORD(&reg->u.isp2300.host_semaphore);
	}
}

66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
/**
 * qla2x00_nv_write() - Prepare for NVRAM read/write operation.
 * @ha: HA context
 * @data: Serial interface selector
 */
static void
qla2x00_nv_write(struct qla_hw_data *ha, uint16_t data)
{
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	WRT_REG_WORD(&reg->nvram, data | NVR_SELECT | NVR_WRT_ENABLE);
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
	NVRAM_DELAY();
	WRT_REG_WORD(&reg->nvram, data | NVR_SELECT | NVR_CLOCK |
	    NVR_WRT_ENABLE);
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
	NVRAM_DELAY();
	WRT_REG_WORD(&reg->nvram, data | NVR_SELECT | NVR_WRT_ENABLE);
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
	NVRAM_DELAY();
}

/**
 * qla2x00_nvram_request() - Sends read command to NVRAM and gets data from
 *	NVRAM.
 * @ha: HA context
 * @nv_cmd: NVRAM command
 *
 * Bit definitions for NVRAM command:
 *
 *	Bit 26     = start bit
 *	Bit 25, 24 = opcode
 *	Bit 23-16  = address
 *	Bit 15-0   = write data
 *
 * Returns the word read from nvram @addr.
 */
static uint16_t
qla2x00_nvram_request(struct qla_hw_data *ha, uint32_t nv_cmd)
{
	uint8_t		cnt;
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
	uint16_t	data = 0;
	uint16_t	reg_data;

	/* Send command to NVRAM. */
	nv_cmd <<= 5;
	for (cnt = 0; cnt < 11; cnt++) {
		if (nv_cmd & BIT_31)
			qla2x00_nv_write(ha, NVR_DATA_OUT);
		else
			qla2x00_nv_write(ha, 0);
		nv_cmd <<= 1;
	}

	/* Read data from NVRAM. */
	for (cnt = 0; cnt < 16; cnt++) {
		WRT_REG_WORD(&reg->nvram, NVR_SELECT | NVR_CLOCK);
		RD_REG_WORD(&reg->nvram);	/* PCI Posting. */
		NVRAM_DELAY();
		data <<= 1;
		reg_data = RD_REG_WORD(&reg->nvram);
		if (reg_data & NVR_DATA_IN)
			data |= BIT_0;
		WRT_REG_WORD(&reg->nvram, NVR_SELECT);
		RD_REG_WORD(&reg->nvram);	/* PCI Posting. */
		NVRAM_DELAY();
	}

	/* Deselect chip. */
	WRT_REG_WORD(&reg->nvram, NVR_DESELECT);
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
	NVRAM_DELAY();

	return data;
}


L
Linus Torvalds 已提交
144 145 146 147 148 149 150 151
/**
 * qla2x00_get_nvram_word() - Calculates word position in NVRAM and calls the
 *	request routine to get the word from NVRAM.
 * @ha: HA context
 * @addr: Address in NVRAM to read
 *
 * Returns the word read from nvram @addr.
 */
A
Adrian Bunk 已提交
152
static uint16_t
153
qla2x00_get_nvram_word(struct qla_hw_data *ha, uint32_t addr)
L
Linus Torvalds 已提交
154 155 156 157 158 159 160 161 162 163 164
{
	uint16_t	data;
	uint32_t	nv_cmd;

	nv_cmd = addr << 16;
	nv_cmd |= NV_READ_OP;
	data = qla2x00_nvram_request(ha, nv_cmd);

	return (data);
}

165 166 167 168 169 170 171 172 173 174 175 176 177 178
/**
 * qla2x00_nv_deselect() - Deselect NVRAM operations.
 * @ha: HA context
 */
static void
qla2x00_nv_deselect(struct qla_hw_data *ha)
{
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	WRT_REG_WORD(&reg->nvram, NVR_DESELECT);
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
	NVRAM_DELAY();
}

L
Linus Torvalds 已提交
179 180 181 182 183 184
/**
 * qla2x00_write_nvram_word() - Write NVRAM data.
 * @ha: HA context
 * @addr: Address in NVRAM to write
 * @data: word to program
 */
A
Adrian Bunk 已提交
185
static void
186
qla2x00_write_nvram_word(struct qla_hw_data *ha, uint32_t addr, uint16_t data)
L
Linus Torvalds 已提交
187 188 189
{
	int count;
	uint16_t word;
190
	uint32_t nv_cmd, wait_cnt;
191
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
192
	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
L
Linus Torvalds 已提交
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219

	qla2x00_nv_write(ha, NVR_DATA_OUT);
	qla2x00_nv_write(ha, 0);
	qla2x00_nv_write(ha, 0);

	for (word = 0; word < 8; word++)
		qla2x00_nv_write(ha, NVR_DATA_OUT);

	qla2x00_nv_deselect(ha);

	/* Write data */
	nv_cmd = (addr << 16) | NV_WRITE_OP;
	nv_cmd |= data;
	nv_cmd <<= 5;
	for (count = 0; count < 27; count++) {
		if (nv_cmd & BIT_31)
			qla2x00_nv_write(ha, NVR_DATA_OUT);
		else
			qla2x00_nv_write(ha, 0);

		nv_cmd <<= 1;
	}

	qla2x00_nv_deselect(ha);

	/* Wait for NVRAM to become ready */
	WRT_REG_WORD(&reg->nvram, NVR_SELECT);
220
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
221
	wait_cnt = NVR_WAIT_CNT;
L
Linus Torvalds 已提交
222
	do {
223
		if (!--wait_cnt) {
224 225
			ql_dbg(ql_dbg_user, vha, 0x708d,
			    "NVRAM didn't go ready...\n");
226 227
			break;
		}
L
Linus Torvalds 已提交
228 229 230 231 232 233 234 235 236 237 238 239 240 241
		NVRAM_DELAY();
		word = RD_REG_WORD(&reg->nvram);
	} while ((word & NVR_DATA_IN) == 0);

	qla2x00_nv_deselect(ha);

	/* Disable writes */
	qla2x00_nv_write(ha, NVR_DATA_OUT);
	for (count = 0; count < 10; count++)
		qla2x00_nv_write(ha, 0);

	qla2x00_nv_deselect(ha);
}

242
static int
243 244
qla2x00_write_nvram_word_tmo(struct qla_hw_data *ha, uint32_t addr,
	uint16_t data, uint32_t tmo)
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
{
	int ret, count;
	uint16_t word;
	uint32_t nv_cmd;
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	ret = QLA_SUCCESS;

	qla2x00_nv_write(ha, NVR_DATA_OUT);
	qla2x00_nv_write(ha, 0);
	qla2x00_nv_write(ha, 0);

	for (word = 0; word < 8; word++)
		qla2x00_nv_write(ha, NVR_DATA_OUT);

	qla2x00_nv_deselect(ha);

	/* Write data */
	nv_cmd = (addr << 16) | NV_WRITE_OP;
	nv_cmd |= data;
	nv_cmd <<= 5;
	for (count = 0; count < 27; count++) {
		if (nv_cmd & BIT_31)
			qla2x00_nv_write(ha, NVR_DATA_OUT);
		else
			qla2x00_nv_write(ha, 0);

		nv_cmd <<= 1;
	}

	qla2x00_nv_deselect(ha);

	/* Wait for NVRAM to become ready */
	WRT_REG_WORD(&reg->nvram, NVR_SELECT);
279
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
	do {
		NVRAM_DELAY();
		word = RD_REG_WORD(&reg->nvram);
		if (!--tmo) {
			ret = QLA_FUNCTION_FAILED;
			break;
		}
	} while ((word & NVR_DATA_IN) == 0);

	qla2x00_nv_deselect(ha);

	/* Disable writes */
	qla2x00_nv_write(ha, NVR_DATA_OUT);
	for (count = 0; count < 10; count++)
		qla2x00_nv_write(ha, 0);

	qla2x00_nv_deselect(ha);

	return ret;
}

/**
 * qla2x00_clear_nvram_protection() -
 * @ha: HA context
 */
static int
306
qla2x00_clear_nvram_protection(struct qla_hw_data *ha)
307 308 309
{
	int ret, stat;
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
310
	uint32_t word, wait_cnt;
311
	uint16_t wprot, wprot_old;
312
	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
313 314 315

	/* Clear NVRAM write protection. */
	ret = QLA_FUNCTION_FAILED;
316 317 318

	wprot_old = cpu_to_le16(qla2x00_get_nvram_word(ha, ha->nvram_base));
	stat = qla2x00_write_nvram_word_tmo(ha, ha->nvram_base,
319
					    cpu_to_le16(0x1234), 100000);
320 321
	wprot = cpu_to_le16(qla2x00_get_nvram_word(ha, ha->nvram_base));
	if (stat != QLA_SUCCESS || wprot != 0x1234) {
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
		/* Write enable. */
		qla2x00_nv_write(ha, NVR_DATA_OUT);
		qla2x00_nv_write(ha, 0);
		qla2x00_nv_write(ha, 0);
		for (word = 0; word < 8; word++)
			qla2x00_nv_write(ha, NVR_DATA_OUT);

		qla2x00_nv_deselect(ha);

		/* Enable protection register. */
		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
		qla2x00_nv_write(ha, NVR_PR_ENABLE);
		qla2x00_nv_write(ha, NVR_PR_ENABLE);
		for (word = 0; word < 8; word++)
			qla2x00_nv_write(ha, NVR_DATA_OUT | NVR_PR_ENABLE);

		qla2x00_nv_deselect(ha);

		/* Clear protection register (ffff is cleared). */
		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
		for (word = 0; word < 8; word++)
			qla2x00_nv_write(ha, NVR_DATA_OUT | NVR_PR_ENABLE);

		qla2x00_nv_deselect(ha);

		/* Wait for NVRAM to become ready. */
		WRT_REG_WORD(&reg->nvram, NVR_SELECT);
351
		RD_REG_WORD(&reg->nvram);	/* PCI Posting. */
352
		wait_cnt = NVR_WAIT_CNT;
353
		do {
354
			if (!--wait_cnt) {
355 356
				ql_dbg(ql_dbg_user, vha, 0x708e,
				    "NVRAM didn't go ready...\n");
357 358
				break;
			}
359 360 361 362
			NVRAM_DELAY();
			word = RD_REG_WORD(&reg->nvram);
		} while ((word & NVR_DATA_IN) == 0);

363 364
		if (wait_cnt)
			ret = QLA_SUCCESS;
365
	} else
366
		qla2x00_write_nvram_word(ha, ha->nvram_base, wprot_old);
367 368 369 370 371

	return ret;
}

static void
372
qla2x00_set_nvram_protection(struct qla_hw_data *ha, int stat)
373 374
{
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
375
	uint32_t word, wait_cnt;
376
	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410

	if (stat != QLA_SUCCESS)
		return;

	/* Set NVRAM write protection. */
	/* Write enable. */
	qla2x00_nv_write(ha, NVR_DATA_OUT);
	qla2x00_nv_write(ha, 0);
	qla2x00_nv_write(ha, 0);
	for (word = 0; word < 8; word++)
		qla2x00_nv_write(ha, NVR_DATA_OUT);

	qla2x00_nv_deselect(ha);

	/* Enable protection register. */
	qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
	qla2x00_nv_write(ha, NVR_PR_ENABLE);
	qla2x00_nv_write(ha, NVR_PR_ENABLE);
	for (word = 0; word < 8; word++)
		qla2x00_nv_write(ha, NVR_DATA_OUT | NVR_PR_ENABLE);

	qla2x00_nv_deselect(ha);

	/* Enable protection register. */
	qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
	qla2x00_nv_write(ha, NVR_PR_ENABLE);
	qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
	for (word = 0; word < 8; word++)
		qla2x00_nv_write(ha, NVR_PR_ENABLE);

	qla2x00_nv_deselect(ha);

	/* Wait for NVRAM to become ready. */
	WRT_REG_WORD(&reg->nvram, NVR_SELECT);
411
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
412
	wait_cnt = NVR_WAIT_CNT;
413
	do {
414
		if (!--wait_cnt) {
415 416
			ql_dbg(ql_dbg_user, vha, 0x708f,
			    "NVRAM didn't go ready...\n");
417 418
			break;
		}
419 420 421 422 423 424 425 426 427 428 429
		NVRAM_DELAY();
		word = RD_REG_WORD(&reg->nvram);
	} while ((word & NVR_DATA_IN) == 0);
}


/*****************************************************************************/
/* Flash Manipulation Routines                                               */
/*****************************************************************************/

static inline uint32_t
430
flash_conf_addr(struct qla_hw_data *ha, uint32_t faddr)
431
{
432
	return ha->flash_conf_off + faddr;
433 434 435
}

static inline uint32_t
436
flash_data_addr(struct qla_hw_data *ha, uint32_t faddr)
437
{
438
	return ha->flash_data_off + faddr;
439 440 441
}

static inline uint32_t
442
nvram_conf_addr(struct qla_hw_data *ha, uint32_t naddr)
443
{
444
	return ha->nvram_conf_off + naddr;
445 446 447
}

static inline uint32_t
448
nvram_data_addr(struct qla_hw_data *ha, uint32_t naddr)
449
{
450
	return ha->nvram_data_off + naddr;
451 452
}

453 454
static int
qla24xx_read_flash_dword(struct qla_hw_data *ha, uint32_t addr, uint32_t *data)
455 456
{
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
457
	ulong cnt = 30000;
458 459

	WRT_REG_DWORD(&reg->flash_addr, addr & ~FARX_DATA_FLAG);
460 461 462 463 464 465 466

	while (cnt--) {
		if (RD_REG_DWORD(&reg->flash_addr) & FARX_DATA_FLAG) {
			*data = RD_REG_DWORD(&reg->flash_data);
			return QLA_SUCCESS;
		}
		udelay(10);
467
		cond_resched();
468 469
	}

470 471 472 473
	ql_log(ql_log_warn, pci_get_drvdata(ha->pdev), 0x7090,
	    "Flash read dword at %x timeout.\n", addr);
	*data = 0xDEADDEAD;
	return QLA_FUNCTION_TIMEOUT;
474 475 476
}

uint32_t *
477
qla24xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
478 479
    uint32_t dwords)
{
480
	ulong i;
481 482
	struct qla_hw_data *ha = vha->hw;

483
	/* Dword reads to flash. */
484 485 486 487 488 489
	faddr =  flash_data_addr(ha, faddr);
	for (i = 0; i < dwords; i++, faddr++, dwptr++) {
		if (qla24xx_read_flash_dword(ha, faddr, dwptr))
			break;
		cpu_to_le32s(dwptr);
	}
490 491 492 493

	return dwptr;
}

494
static int
495
qla24xx_write_flash_dword(struct qla_hw_data *ha, uint32_t addr, uint32_t data)
496 497
{
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
498
	ulong cnt = 500000;
499 500 501

	WRT_REG_DWORD(&reg->flash_data, data);
	WRT_REG_DWORD(&reg->flash_addr, addr | FARX_DATA_FLAG);
502 503 504 505 506

	while (cnt--) {
		if (!(RD_REG_DWORD(&reg->flash_addr) & FARX_DATA_FLAG))
			return QLA_SUCCESS;
		udelay(10);
507
		cond_resched();
508
	}
509 510 511 512

	ql_log(ql_log_warn, pci_get_drvdata(ha->pdev), 0x7090,
	    "Flash write dword at %x timeout.\n", addr);
	return QLA_FUNCTION_TIMEOUT;
513 514
}

515
static void
516
qla24xx_get_flash_manufacturer(struct qla_hw_data *ha, uint8_t *man_id,
517 518
    uint8_t *flash_id)
{
519
	uint32_t faddr, ids = 0;
520

521 522 523 524 525 526 527
	*man_id = *flash_id = 0;

	faddr = flash_conf_addr(ha, 0x03ab);
	if (!qla24xx_read_flash_dword(ha, faddr, &ids)) {
		*man_id = LSB(ids);
		*flash_id = MSB(ids);
	}
528 529 530 531 532 533 534 535 536

	/* Check if man_id and flash_id are valid. */
	if (ids != 0xDEADDEAD && (*man_id == 0 || *flash_id == 0)) {
		/* Read information using 0x9f opcode
		 * Device ID, Mfg ID would be read in the format:
		 *   <Ext Dev Info><Device ID Part2><Device ID Part 1><Mfg ID>
		 * Example: ATMEL 0x00 01 45 1F
		 * Extract MFG and Dev ID from last two bytes.
		 */
537 538 539 540 541
		faddr = flash_conf_addr(ha, 0x009f);
		if (!qla24xx_read_flash_dword(ha, faddr, &ids)) {
			*man_id = LSB(ids);
			*flash_id = MSB(ids);
		}
542
	}
543 544
}

545
static int
546
qla2xxx_find_flt_start(scsi_qla_host_t *vha, uint32_t *start)
547 548 549 550
{
	const char *loc, *locations[] = { "DEF", "PCI" };
	uint32_t pcihdr, pcids;
	uint16_t cnt, chksum, *wptr;
551
	struct qla_hw_data *ha = vha->hw;
552
	struct req_que *req = ha->req_q_map[0];
553 554 555
	struct qla_flt_location *fltl = (void *)req->ring;
	uint32_t *dcode = (void *)req->ring;
	uint8_t *buf = (void *)req->ring, *bcode,  last_image;
556 557 558 559 560 561 562

	/*
	 * FLT-location structure resides after the last PCI region.
	 */

	/* Begin with sane defaults. */
	loc = locations[0];
563 564 565 566 567 568 569
	*start = 0;
	if (IS_QLA24XX_TYPE(ha))
		*start = FA_FLASH_LAYOUT_ADDR_24;
	else if (IS_QLA25XX(ha))
		*start = FA_FLASH_LAYOUT_ADDR;
	else if (IS_QLA81XX(ha))
		*start = FA_FLASH_LAYOUT_ADDR_81;
570
	else if (IS_P3P_TYPE(ha)) {
571 572
		*start = FA_FLASH_LAYOUT_ADDR_82;
		goto end;
573
	} else if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
574 575
		*start = FA_FLASH_LAYOUT_ADDR_83;
		goto end;
576 577 578
	} else if (IS_QLA28XX(ha)) {
		*start = FA_FLASH_LAYOUT_ADDR_28;
		goto end;
579
	}
580

581 582 583 584
	/* Begin with first PCI expansion ROM header. */
	pcihdr = 0;
	do {
		/* Verify PCI expansion ROM header. */
585
		qla24xx_read_flash_data(vha, dcode, pcihdr >> 2, 0x20);
586 587 588 589 590 591
		bcode = buf + (pcihdr % 4);
		if (bcode[0x0] != 0x55 || bcode[0x1] != 0xaa)
			goto end;

		/* Locate PCI data structure. */
		pcids = pcihdr + ((bcode[0x19] << 8) | bcode[0x18]);
592
		qla24xx_read_flash_data(vha, dcode, pcids >> 2, 0x20);
593 594 595 596 597 598 599 600 601 602 603 604 605 606
		bcode = buf + (pcihdr % 4);

		/* Validate signature of PCI data structure. */
		if (bcode[0x0] != 'P' || bcode[0x1] != 'C' ||
		    bcode[0x2] != 'I' || bcode[0x3] != 'R')
			goto end;

		last_image = bcode[0x15] & BIT_7;

		/* Locate next PCI expansion ROM. */
		pcihdr += ((bcode[0x11] << 8) | bcode[0x10]) * 512;
	} while (!last_image);

	/* Now verify FLT-location structure. */
607 608
	qla24xx_read_flash_data(vha, dcode, pcihdr >> 2, sizeof(*fltl) >> 2);
	if (memcmp(fltl->sig, "QFLT", 4))
609 610
		goto end;

611 612
	wptr = (void *)req->ring;
	cnt = sizeof(*fltl) / sizeof(*wptr);
613 614
	for (chksum = 0; cnt--; wptr++)
		chksum += le16_to_cpu(*wptr);
615
	if (chksum) {
616
		ql_log(ql_log_fatal, vha, 0x0045,
617
		    "Inconsistent FLTL detected: checksum=0x%x.\n", chksum);
618
		ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x010e,
619
		    fltl, sizeof(*fltl));
620 621 622 623 624
		return QLA_FUNCTION_FAILED;
	}

	/* Good data.  Use specified location. */
	loc = locations[1];
625 626
	*start = (le16_to_cpu(fltl->start_hi) << 16 |
	    le16_to_cpu(fltl->start_lo)) >> 2;
627
end:
628 629 630
	ql_dbg(ql_dbg_init, vha, 0x0046,
	    "FLTL[%s] = 0x%x.\n",
	    loc, *start);
631 632 633 634
	return QLA_SUCCESS;
}

static void
635
qla2xxx_get_flt_info(scsi_qla_host_t *vha, uint32_t flt_addr)
636 637
{
	const char *loc, *locations[] = { "DEF", "FLT" };
638 639 640 641 642 643
	const uint32_t def_fw[] =
		{ FA_RISC_CODE_ADDR, FA_RISC_CODE_ADDR, FA_RISC_CODE_ADDR_81 };
	const uint32_t def_boot[] =
		{ FA_BOOT_CODE_ADDR, FA_BOOT_CODE_ADDR, FA_BOOT_CODE_ADDR_81 };
	const uint32_t def_vpd_nvram[] =
		{ FA_VPD_NVRAM_ADDR, FA_VPD_NVRAM_ADDR, FA_VPD_NVRAM_ADDR_81 };
644 645 646 647 648 649 650 651
	const uint32_t def_vpd0[] =
		{ 0, 0, FA_VPD0_ADDR_81 };
	const uint32_t def_vpd1[] =
		{ 0, 0, FA_VPD1_ADDR_81 };
	const uint32_t def_nvram0[] =
		{ 0, 0, FA_NVRAM0_ADDR_81 };
	const uint32_t def_nvram1[] =
		{ 0, 0, FA_NVRAM1_ADDR_81 };
652 653 654 655 656 657 658 659 660
	const uint32_t def_fdt[] =
		{ FA_FLASH_DESCR_ADDR_24, FA_FLASH_DESCR_ADDR,
			FA_FLASH_DESCR_ADDR_81 };
	const uint32_t def_npiv_conf0[] =
		{ FA_NPIV_CONF0_ADDR_24, FA_NPIV_CONF0_ADDR,
			FA_NPIV_CONF0_ADDR_81 };
	const uint32_t def_npiv_conf1[] =
		{ FA_NPIV_CONF1_ADDR_24, FA_NPIV_CONF1_ADDR,
			FA_NPIV_CONF1_ADDR_81 };
S
Sarang Radke 已提交
661 662 663 664 665 666
	const uint32_t fcp_prio_cfg0[] =
		{ FA_FCP_PRIO0_ADDR, FA_FCP_PRIO0_ADDR_25,
			0 };
	const uint32_t fcp_prio_cfg1[] =
		{ FA_FCP_PRIO1_ADDR, FA_FCP_PRIO1_ADDR_25,
			0 };
667
	uint32_t def;
668 669 670 671 672
	uint16_t *wptr;
	uint16_t cnt, chksum;
	uint32_t start;
	struct qla_flt_header *flt;
	struct qla_flt_region *region;
673
	struct qla_hw_data *ha = vha->hw;
674
	struct req_que *req = ha->req_q_map[0];
675

676 677 678 679 680
	def = 0;
	if (IS_QLA25XX(ha))
		def = 1;
	else if (IS_QLA81XX(ha))
		def = 2;
681 682 683 684

	/* Assign FCP prio region since older adapters may not have FLT, or
	   FCP prio region in it's FLT.
	 */
685
	ha->flt_region_fcp_prio = (ha->port_no == 0) ?
686 687
	    fcp_prio_cfg0[def] : fcp_prio_cfg1[def];

688
	ha->flt_region_flt = flt_addr;
689 690
	wptr = (uint16_t *)req->ring;
	flt = (struct qla_flt_header *)req->ring;
691
	region = (struct qla_flt_region *)&flt[1];
692
	ha->isp_ops->read_optrom(vha, (uint8_t *)req->ring,
693
	    flt_addr << 2, OPTROM_BURST_SIZE);
694
	if (*wptr == cpu_to_le16(0xffff))
695
		goto no_flash_data;
696
	if (flt->version != cpu_to_le16(1)) {
697 698
		ql_log(ql_log_warn, vha, 0x0047,
		    "Unsupported FLT detected: version=0x%x length=0x%x checksum=0x%x.\n",
699
		    le16_to_cpu(flt->version), le16_to_cpu(flt->length),
700
		    le16_to_cpu(flt->checksum));
701 702 703 704
		goto no_flash_data;
	}

	cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
705 706
	for (chksum = 0; cnt--; wptr++)
		chksum += le16_to_cpu(*wptr);
707
	if (chksum) {
708 709
		ql_log(ql_log_fatal, vha, 0x0048,
		    "Inconsistent FLT detected: version=0x%x length=0x%x checksum=0x%x.\n",
710
		    le16_to_cpu(flt->version), le16_to_cpu(flt->length),
711
		    le16_to_cpu(flt->checksum));
712 713 714 715 716 717 718 719
		goto no_flash_data;
	}

	loc = locations[1];
	cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
	for ( ; cnt; cnt--, region++) {
		/* Store addresses as DWORD offsets. */
		start = le32_to_cpu(region->start) >> 2;
720
		ql_dbg(ql_dbg_init, vha, 0x0049,
721 722
		    "FLT[%#x]: start=%#x end=%#x size=%#x.\n",
		    le16_to_cpu(region->code),
723 724
		    start, le32_to_cpu(region->end) >> 2,
		    le32_to_cpu(region->size));
725

726
		switch (le16_to_cpu(region->code)) {
727 728 729 730 731
		case FLT_REG_FCOE_FW:
			if (!IS_QLA8031(ha))
				break;
			ha->flt_region_fw = start;
			break;
732
		case FLT_REG_FW:
733 734
			if (IS_QLA8031(ha))
				break;
735 736 737 738 739 740
			ha->flt_region_fw = start;
			break;
		case FLT_REG_BOOT_CODE:
			ha->flt_region_boot = start;
			break;
		case FLT_REG_VPD_0:
741 742
			if (IS_QLA8031(ha))
				break;
743
			ha->flt_region_vpd_nvram = start;
744
			if (IS_P3P_TYPE(ha))
745
				break;
746
			if (ha->port_no == 0)
747 748 749
				ha->flt_region_vpd = start;
			break;
		case FLT_REG_VPD_1:
750
			if (IS_P3P_TYPE(ha) || IS_QLA8031(ha))
751
				break;
752 753 754 755
			if (ha->port_no == 1)
				ha->flt_region_vpd = start;
			break;
		case FLT_REG_VPD_2:
756
			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
757 758 759 760 761
				break;
			if (ha->port_no == 2)
				ha->flt_region_vpd = start;
			break;
		case FLT_REG_VPD_3:
762
			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
763 764
				break;
			if (ha->port_no == 3)
765 766 767
				ha->flt_region_vpd = start;
			break;
		case FLT_REG_NVRAM_0:
768 769
			if (IS_QLA8031(ha))
				break;
770
			if (ha->port_no == 0)
771 772 773
				ha->flt_region_nvram = start;
			break;
		case FLT_REG_NVRAM_1:
774 775
			if (IS_QLA8031(ha))
				break;
776 777 778 779
			if (ha->port_no == 1)
				ha->flt_region_nvram = start;
			break;
		case FLT_REG_NVRAM_2:
780
			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
781 782 783 784 785
				break;
			if (ha->port_no == 2)
				ha->flt_region_nvram = start;
			break;
		case FLT_REG_NVRAM_3:
786
			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
787 788
				break;
			if (ha->port_no == 3)
789
				ha->flt_region_nvram = start;
790 791 792 793
			break;
		case FLT_REG_FDT:
			ha->flt_region_fdt = start;
			break;
794
		case FLT_REG_NPIV_CONF_0:
795
			if (ha->port_no == 0)
796 797 798
				ha->flt_region_npiv_conf = start;
			break;
		case FLT_REG_NPIV_CONF_1:
799
			if (ha->port_no == 1)
800 801
				ha->flt_region_npiv_conf = start;
			break;
802 803 804
		case FLT_REG_GOLD_FW:
			ha->flt_region_gold_fw = start;
			break;
S
Sarang Radke 已提交
805
		case FLT_REG_FCP_PRIO_0:
806
			if (ha->port_no == 0)
S
Sarang Radke 已提交
807 808 809
				ha->flt_region_fcp_prio = start;
			break;
		case FLT_REG_FCP_PRIO_1:
810
			if (ha->port_no == 1)
S
Sarang Radke 已提交
811 812
				ha->flt_region_fcp_prio = start;
			break;
813 814 815
		case FLT_REG_BOOT_CODE_82XX:
			ha->flt_region_boot = start;
			break;
816 817 818 819
		case FLT_REG_BOOT_CODE_8044:
			if (IS_QLA8044(ha))
				ha->flt_region_boot = start;
			break;
820 821 822
		case FLT_REG_FW_82XX:
			ha->flt_region_fw = start;
			break;
823 824 825 826
		case FLT_REG_CNA_FW:
			if (IS_CNA_CAPABLE(ha))
				ha->flt_region_fw = start;
			break;
827 828 829 830 831 832
		case FLT_REG_GOLD_FW_82XX:
			ha->flt_region_gold_fw = start;
			break;
		case FLT_REG_BOOTLOAD_82XX:
			ha->flt_region_bootload = start;
			break;
833 834
		case FLT_REG_VPD_8XXX:
			if (IS_CNA_CAPABLE(ha))
835 836 837
				ha->flt_region_vpd = start;
			break;
		case FLT_REG_FCOE_NVRAM_0:
838
			if (!(IS_QLA8031(ha) || IS_QLA8044(ha)))
839
				break;
840
			if (ha->port_no == 0)
841 842 843
				ha->flt_region_nvram = start;
			break;
		case FLT_REG_FCOE_NVRAM_1:
844
			if (!(IS_QLA8031(ha) || IS_QLA8044(ha)))
845
				break;
846
			if (ha->port_no == 1)
847 848
				ha->flt_region_nvram = start;
			break;
849
		case FLT_REG_IMG_PRI_27XX:
850
			if (IS_QLA27XX(ha) && !IS_QLA28XX(ha))
851 852 853
				ha->flt_region_img_status_pri = start;
			break;
		case FLT_REG_IMG_SEC_27XX:
854
			if (IS_QLA27XX(ha) && !IS_QLA28XX(ha))
855 856 857
				ha->flt_region_img_status_sec = start;
			break;
		case FLT_REG_FW_SEC_27XX:
858
			if (IS_QLA27XX(ha) && !IS_QLA28XX(ha))
859 860 861
				ha->flt_region_fw_sec = start;
			break;
		case FLT_REG_BOOTLOAD_SEC_27XX:
862
			if (IS_QLA27XX(ha) && !IS_QLA28XX(ha))
863 864
				ha->flt_region_boot_sec = start;
			break;
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
		case FLT_REG_AUX_IMG_PRI_28XX:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				ha->flt_region_aux_img_status_pri = start;
			break;
		case FLT_REG_AUX_IMG_SEC_28XX:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				ha->flt_region_aux_img_status_sec = start;
			break;
		case FLT_REG_NVRAM_SEC_28XX_0:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				if (ha->port_no == 0)
					ha->flt_region_nvram_sec = start;
			break;
		case FLT_REG_NVRAM_SEC_28XX_1:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				if (ha->port_no == 1)
					ha->flt_region_nvram_sec = start;
			break;
		case FLT_REG_NVRAM_SEC_28XX_2:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				if (ha->port_no == 2)
					ha->flt_region_nvram_sec = start;
			break;
		case FLT_REG_NVRAM_SEC_28XX_3:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				if (ha->port_no == 3)
					ha->flt_region_nvram_sec = start;
			break;
893
		case FLT_REG_VPD_SEC_27XX_0:
894 895 896 897 898 899
		case FLT_REG_VPD_SEC_28XX_0:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
				ha->flt_region_vpd_nvram_sec = start;
				if (ha->port_no == 0)
					ha->flt_region_vpd_sec = start;
			}
900 901
			break;
		case FLT_REG_VPD_SEC_27XX_1:
902 903 904 905
		case FLT_REG_VPD_SEC_28XX_1:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				if (ha->port_no == 1)
					ha->flt_region_vpd_sec = start;
906 907
			break;
		case FLT_REG_VPD_SEC_27XX_2:
908 909 910 911
		case FLT_REG_VPD_SEC_28XX_2:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				if (ha->port_no == 2)
					ha->flt_region_vpd_sec = start;
912 913
			break;
		case FLT_REG_VPD_SEC_27XX_3:
914 915 916 917
		case FLT_REG_VPD_SEC_28XX_3:
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				if (ha->port_no == 3)
					ha->flt_region_vpd_sec = start;
918
			break;
919 920 921 922 923 924 925
		}
	}
	goto done;

no_flash_data:
	/* Use hardcoded defaults. */
	loc = locations[0];
926 927 928
	ha->flt_region_fw = def_fw[def];
	ha->flt_region_boot = def_boot[def];
	ha->flt_region_vpd_nvram = def_vpd_nvram[def];
929
	ha->flt_region_vpd = (ha->port_no == 0) ?
S
Sarang Radke 已提交
930
	    def_vpd0[def] : def_vpd1[def];
931
	ha->flt_region_nvram = (ha->port_no == 0) ?
S
Sarang Radke 已提交
932
	    def_nvram0[def] : def_nvram1[def];
933
	ha->flt_region_fdt = def_fdt[def];
934
	ha->flt_region_npiv_conf = (ha->port_no == 0) ?
S
Sarang Radke 已提交
935
	    def_npiv_conf0[def] : def_npiv_conf1[def];
936
done:
937
	ql_dbg(ql_dbg_init, vha, 0x004a,
938 939 940 941 942 943
	    "FLT[%s]: boot=0x%x fw=0x%x vpd_nvram=0x%x vpd=0x%x nvram=0x%x "
	    "fdt=0x%x flt=0x%x npiv=0x%x fcp_prif_cfg=0x%x.\n",
	    loc, ha->flt_region_boot, ha->flt_region_fw,
	    ha->flt_region_vpd_nvram, ha->flt_region_vpd, ha->flt_region_nvram,
	    ha->flt_region_fdt, ha->flt_region_flt, ha->flt_region_npiv_conf,
	    ha->flt_region_fcp_prio);
944 945 946
}

static void
947
qla2xxx_get_fdt_info(scsi_qla_host_t *vha)
948
{
949
#define FLASH_BLK_SIZE_4K	0x1000
950 951
#define FLASH_BLK_SIZE_32K	0x8000
#define FLASH_BLK_SIZE_64K	0x10000
952
	const char *loc, *locations[] = { "MID", "FDT" };
953 954
	struct qla_hw_data *ha = vha->hw;
	struct req_que *req = ha->req_q_map[0];
955
	uint16_t cnt, chksum;
956 957
	uint16_t *wptr = (void *)req->ring;
	struct qla_fdt_layout *fdt = (void *)req->ring;
958
	uint8_t	man_id, flash_id;
959
	uint16_t mid = 0, fid = 0;
960

961 962 963
	qla24xx_read_flash_data(vha, (void *)fdt, ha->flt_region_fdt,
	    OPTROM_BURST_DWORDS);
	if (le16_to_cpu(*wptr) == 0xffff)
964
		goto no_flash_data;
965
	if (memcmp(fdt->sig, "QLID", 4))
966 967
		goto no_flash_data;

968 969
	for (cnt = 0, chksum = 0; cnt < sizeof(*fdt) >> 1; cnt++, wptr++)
		chksum += le16_to_cpu(*wptr);
970
	if (chksum) {
971 972 973 974 975
		ql_dbg(ql_dbg_init, vha, 0x004c,
		    "Inconsistent FDT detected:"
		    " checksum=0x%x id=%c version0x%x.\n", chksum,
		    fdt->sig[0], le16_to_cpu(fdt->version));
		ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0113,
976
		    fdt, sizeof(*fdt));
977 978 979
		goto no_flash_data;
	}

980 981 982
	loc = locations[1];
	mid = le16_to_cpu(fdt->man_id);
	fid = le16_to_cpu(fdt->id);
983
	ha->fdt_wrt_disable = fdt->wrt_disable_bits;
984 985 986 987 988 989 990
	ha->fdt_wrt_enable = fdt->wrt_enable_bits;
	ha->fdt_wrt_sts_reg_cmd = fdt->wrt_sts_reg_cmd;
	if (IS_QLA8044(ha))
		ha->fdt_erase_cmd = fdt->erase_cmd;
	else
		ha->fdt_erase_cmd =
		    flash_conf_addr(ha, 0x0300 | fdt->erase_cmd);
991 992
	ha->fdt_block_size = le32_to_cpu(fdt->block_size);
	if (fdt->unprotect_sec_cmd) {
993
		ha->fdt_unprotect_sec_cmd = flash_conf_addr(ha, 0x0300 |
994 995
		    fdt->unprotect_sec_cmd);
		ha->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
996 997
		    flash_conf_addr(ha, 0x0300 | fdt->protect_sec_cmd):
		    flash_conf_addr(ha, 0x0336);
998
	}
999
	goto done;
1000
no_flash_data:
1001
	loc = locations[0];
1002
	if (IS_P3P_TYPE(ha)) {
1003 1004 1005
		ha->fdt_block_size = FLASH_BLK_SIZE_64K;
		goto done;
	}
1006
	qla24xx_get_flash_manufacturer(ha, &man_id, &flash_id);
1007 1008
	mid = man_id;
	fid = flash_id;
1009
	ha->fdt_wrt_disable = 0x9c;
1010
	ha->fdt_erase_cmd = flash_conf_addr(ha, 0x03d8);
1011 1012 1013 1014 1015 1016 1017 1018
	switch (man_id) {
	case 0xbf: /* STT flash. */
		if (flash_id == 0x8e)
			ha->fdt_block_size = FLASH_BLK_SIZE_64K;
		else
			ha->fdt_block_size = FLASH_BLK_SIZE_32K;

		if (flash_id == 0x80)
1019
			ha->fdt_erase_cmd = flash_conf_addr(ha, 0x0352);
1020 1021 1022 1023 1024
		break;
	case 0x13: /* ST M25P80. */
		ha->fdt_block_size = FLASH_BLK_SIZE_64K;
		break;
	case 0x1f: /* Atmel 26DF081A. */
1025
		ha->fdt_block_size = FLASH_BLK_SIZE_4K;
1026 1027 1028
		ha->fdt_erase_cmd = flash_conf_addr(ha, 0x0320);
		ha->fdt_unprotect_sec_cmd = flash_conf_addr(ha, 0x0339);
		ha->fdt_protect_sec_cmd = flash_conf_addr(ha, 0x0336);
1029 1030 1031 1032 1033 1034
		break;
	default:
		/* Default to 64 kb sector size. */
		ha->fdt_block_size = FLASH_BLK_SIZE_64K;
		break;
	}
1035
done:
1036
	ql_dbg(ql_dbg_init, vha, 0x004d,
1037 1038 1039
	    "FDT[%s]: (0x%x/0x%x) erase=0x%x "
	    "pr=%x wrtd=0x%x blk=0x%x.\n",
	    loc, mid, fid,
1040
	    ha->fdt_erase_cmd, ha->fdt_protect_sec_cmd,
1041 1042
	    ha->fdt_wrt_disable, ha->fdt_block_size);

1043 1044
}

1045 1046 1047 1048 1049 1050 1051 1052
static void
qla2xxx_get_idc_param(scsi_qla_host_t *vha)
{
#define QLA82XX_IDC_PARAM_ADDR       0x003e885c
	uint32_t *wptr;
	struct qla_hw_data *ha = vha->hw;
	struct req_que *req = ha->req_q_map[0];

1053
	if (!(IS_P3P_TYPE(ha)))
1054 1055 1056
		return;

	wptr = (uint32_t *)req->ring;
1057
	ha->isp_ops->read_optrom(vha, req->ring, QLA82XX_IDC_PARAM_ADDR, 8);
1058

1059
	if (*wptr == cpu_to_le32(0xffffffff)) {
1060 1061
		ha->fcoe_dev_init_timeout = QLA82XX_ROM_DEV_INIT_TIMEOUT;
		ha->fcoe_reset_timeout = QLA82XX_ROM_DRV_RESET_ACK_TIMEOUT;
1062
	} else {
1063 1064
		ha->fcoe_dev_init_timeout = le32_to_cpu(*wptr);
		wptr++;
1065
		ha->fcoe_reset_timeout = le32_to_cpu(*wptr);
1066
	}
1067
	ql_dbg(ql_dbg_init, vha, 0x004e,
1068 1069 1070
	    "fcoe_dev_init_timeout=%d "
	    "fcoe_reset_timeout=%d.\n", ha->fcoe_dev_init_timeout,
	    ha->fcoe_reset_timeout);
1071 1072 1073
	return;
}

1074
int
1075
qla2xxx_get_flash_info(scsi_qla_host_t *vha)
1076 1077 1078
{
	int ret;
	uint32_t flt_addr;
1079
	struct qla_hw_data *ha = vha->hw;
1080

1081
	if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha) &&
1082 1083
	    !IS_CNA_CAPABLE(ha) && !IS_QLA2031(ha) &&
	    !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
1084 1085
		return QLA_SUCCESS;

1086
	ret = qla2xxx_find_flt_start(vha, &flt_addr);
1087 1088 1089
	if (ret != QLA_SUCCESS)
		return ret;

1090 1091
	qla2xxx_get_flt_info(vha, flt_addr);
	qla2xxx_get_fdt_info(vha);
1092
	qla2xxx_get_idc_param(vha);
1093 1094 1095 1096

	return QLA_SUCCESS;
}

1097
void
1098
qla2xxx_flash_npiv_conf(scsi_qla_host_t *vha)
1099 1100 1101 1102 1103
{
#define NPIV_CONFIG_SIZE	(16*1024)
	void *data;
	uint16_t *wptr;
	uint16_t cnt, chksum;
1104
	int i;
1105 1106
	struct qla_npiv_header hdr;
	struct qla_npiv_entry *entry;
1107
	struct qla_hw_data *ha = vha->hw;
1108

1109 1110
	if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha) &&
	    !IS_CNA_CAPABLE(ha) && !IS_QLA2031(ha))
1111 1112
		return;

1113
	if (ha->flags.nic_core_reset_hdlr_active)
1114 1115
		return;

1116 1117 1118
	if (IS_QLA8044(ha))
		return;

1119 1120
	ha->isp_ops->read_optrom(vha, &hdr, ha->flt_region_npiv_conf << 2,
	    sizeof(struct qla_npiv_header));
1121
	if (hdr.version == cpu_to_le16(0xffff))
1122
		return;
1123
	if (hdr.version != cpu_to_le16(1)) {
1124 1125
		ql_dbg(ql_dbg_user, vha, 0x7090,
		    "Unsupported NPIV-Config "
1126 1127
		    "detected: version=0x%x entries=0x%x checksum=0x%x.\n",
		    le16_to_cpu(hdr.version), le16_to_cpu(hdr.entries),
1128
		    le16_to_cpu(hdr.checksum));
1129 1130 1131 1132 1133
		return;
	}

	data = kmalloc(NPIV_CONFIG_SIZE, GFP_KERNEL);
	if (!data) {
1134 1135
		ql_log(ql_log_warn, vha, 0x7091,
		    "Unable to allocate memory for data.\n");
1136 1137 1138
		return;
	}

1139 1140
	ha->isp_ops->read_optrom(vha, data, ha->flt_region_npiv_conf << 2,
	    NPIV_CONFIG_SIZE);
1141

1142 1143 1144
	cnt = (sizeof(hdr) + le16_to_cpu(hdr.entries) * sizeof(*entry)) >> 1;
	for (wptr = data, chksum = 0; cnt--; wptr++)
		chksum += le16_to_cpu(*wptr);
1145
	if (chksum) {
1146 1147
		ql_dbg(ql_dbg_user, vha, 0x7092,
		    "Inconsistent NPIV-Config "
1148 1149
		    "detected: version=0x%x entries=0x%x checksum=0x%x.\n",
		    le16_to_cpu(hdr.version), le16_to_cpu(hdr.entries),
1150
		    le16_to_cpu(hdr.checksum));
1151 1152 1153 1154 1155
		goto done;
	}

	entry = data + sizeof(struct qla_npiv_header);
	cnt = le16_to_cpu(hdr.entries);
1156
	for (i = 0; cnt; cnt--, entry++, i++) {
1157 1158 1159 1160
		uint16_t flags;
		struct fc_vport_identifiers vid;
		struct fc_vport *vport;

1161 1162
		memcpy(&ha->npiv_info[i], entry, sizeof(struct qla_npiv_entry));

1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
		flags = le16_to_cpu(entry->flags);
		if (flags == 0xffff)
			continue;
		if ((flags & BIT_0) == 0)
			continue;

		memset(&vid, 0, sizeof(vid));
		vid.roles = FC_PORT_ROLE_FCP_INITIATOR;
		vid.vport_type = FC_PORTTYPE_NPIV;
		vid.disable = false;
		vid.port_name = wwn_to_u64(entry->port_name);
		vid.node_name = wwn_to_u64(entry->node_name);

1176
		ql_dbg(ql_dbg_user, vha, 0x7093,
1177 1178
		    "NPIV[%02x]: wwpn=%llx wwnn=%llx vf_id=%#x Q_qos=%#x F_qos=%#x.\n",
		    cnt, vid.port_name, vid.node_name,
1179 1180
		    le16_to_cpu(entry->vf_id),
		    entry->q_qos, entry->f_qos);
1181 1182 1183 1184

		if (i < QLA_PRECONFIG_VPORTS) {
			vport = fc_vport_create(vha->host, 0, &vid);
			if (!vport)
1185
				ql_log(ql_log_warn, vha, 0x7094,
1186 1187
				    "NPIV-Config Failed to create vport [%02x]: wwpn=%llx wwnn=%llx.\n",
				    cnt, vid.port_name, vid.node_name);
1188
		}
1189 1190 1191 1192 1193
	}
done:
	kfree(data);
}

1194 1195
static int
qla24xx_unprotect_flash(scsi_qla_host_t *vha)
1196
{
1197
	struct qla_hw_data *ha = vha->hw;
1198 1199
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;

1200 1201 1202
	if (ha->flags.fac_supported)
		return qla81xx_fac_do_write_enable(vha, 1);

1203 1204 1205 1206 1207
	/* Enable flash write. */
	WRT_REG_DWORD(&reg->ctrl_status,
	    RD_REG_DWORD(&reg->ctrl_status) | CSRX_FLASH_ENABLE);
	RD_REG_DWORD(&reg->ctrl_status);	/* PCI Posting. */

1208
	if (!ha->fdt_wrt_disable)
1209
		goto done;
1210

1211
	/* Disable flash write-protection, first clear SR protection bit */
1212
	qla24xx_write_flash_dword(ha, flash_conf_addr(ha, 0x101), 0);
1213
	/* Then write zero again to clear remaining SR bits.*/
1214
	qla24xx_write_flash_dword(ha, flash_conf_addr(ha, 0x101), 0);
1215 1216
done:
	return QLA_SUCCESS;
1217 1218
}

1219 1220
static int
qla24xx_protect_flash(scsi_qla_host_t *vha)
1221
{
1222
	struct qla_hw_data *ha = vha->hw;
1223
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1224 1225
	ulong cnt = 300;
	uint32_t faddr, dword;
1226

1227 1228 1229
	if (ha->flags.fac_supported)
		return qla81xx_fac_do_write_enable(vha, 0);

1230 1231 1232
	if (!ha->fdt_wrt_disable)
		goto skip_wrt_protect;

1233
	/* Enable flash write-protection and wait for completion. */
1234 1235 1236 1237 1238 1239 1240 1241
	faddr = flash_conf_addr(ha, 0x101);
	qla24xx_write_flash_dword(ha, faddr, ha->fdt_wrt_disable);
	faddr = flash_conf_addr(ha, 0x5);
	while (cnt--) {
		if (!qla24xx_read_flash_dword(ha, faddr, &dword)) {
			if (!(dword & BIT_0))
				break;
		}
1242 1243 1244
		udelay(10);
	}

1245
skip_wrt_protect:
1246 1247 1248
	/* Disable flash write. */
	WRT_REG_DWORD(&reg->ctrl_status,
	    RD_REG_DWORD(&reg->ctrl_status) & ~CSRX_FLASH_ENABLE);
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268

	return QLA_SUCCESS;
}

static int
qla24xx_erase_sector(scsi_qla_host_t *vha, uint32_t fdata)
{
	struct qla_hw_data *ha = vha->hw;
	uint32_t start, finish;

	if (ha->flags.fac_supported) {
		start = fdata >> 2;
		finish = start + (ha->fdt_block_size >> 2) - 1;
		return qla81xx_fac_erase_sector(vha, flash_data_addr(ha,
		    start), flash_data_addr(ha, finish));
	}

	return qla24xx_write_flash_dword(ha, ha->fdt_erase_cmd,
	    (fdata & 0xff00) | ((fdata << 16) & 0xff0000) |
	    ((fdata >> 16) & 0xff));
1269 1270
}

1271
static int
1272
qla24xx_write_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
1273 1274 1275
    uint32_t dwords)
{
	int ret;
1276 1277 1278
	ulong liter;
	ulong dburst = OPTROM_BURST_DWORDS; /* burst size in dwords */
	uint32_t sec_mask, rest_addr, fdata;
1279 1280
	dma_addr_t optrom_dma;
	void *optrom = NULL;
1281
	struct qla_hw_data *ha = vha->hw;
1282

1283 1284 1285
	if (!IS_QLA25XX(ha) && !IS_QLA81XX(ha) && !IS_QLA83XX(ha) &&
	    !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
		goto next;
1286

1287 1288 1289 1290 1291 1292 1293
	/* Allocate dma buffer for burst write */
	optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
	    &optrom_dma, GFP_KERNEL);
	if (!optrom) {
		ql_log(ql_log_warn, vha, 0x7095,
		    "Failed allocate burst (%x bytes)\n", OPTROM_BURST_SIZE);
	}
1294

1295 1296 1297
next:
	ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
	    "Unprotect flash...\n");
1298
	ret = qla24xx_unprotect_flash(vha);
1299
	if (ret) {
1300
		ql_log(ql_log_warn, vha, 0x7096,
1301
		    "Failed to unprotect flash.\n");
1302 1303
		goto done;
	}
1304

1305 1306
	rest_addr = (ha->fdt_block_size >> 2) - 1;
	sec_mask = ~rest_addr;
1307
	for (liter = 0; liter < dwords; liter++, faddr++, dwptr++) {
1308
		fdata = (faddr & sec_mask) << 2;
1309

1310
		/* Are we at the beginning of a sector? */
1311 1312 1313 1314
		if (!(faddr & rest_addr)) {
			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
			    "Erase sector %#x...\n", faddr);

1315
			ret = qla24xx_erase_sector(vha, fdata);
1316
			if (ret) {
1317
				ql_dbg(ql_dbg_user, vha, 0x7007,
1318
				    "Failed to erase sector %x.\n", faddr);
1319
				break;
1320
			}
1321 1322
		}

1323 1324 1325 1326 1327 1328 1329
		if (optrom) {
			/* If smaller than a burst remaining */
			if (dwords - liter < dburst)
				dburst = dwords - liter;

			/* Copy to dma buffer */
			memcpy(optrom, dwptr, dburst << 2);
1330

1331 1332 1333
			/* Burst write */
			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
			    "Write burst (%#lx dwords)...\n", dburst);
1334
			ret = qla2x00_load_ram(vha, optrom_dma,
1335 1336 1337 1338 1339
			    flash_data_addr(ha, faddr), dburst);
			if (!ret) {
				liter += dburst - 1;
				faddr += dburst - 1;
				dwptr += dburst - 1;
1340
				continue;
1341
			}
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354

			ql_log(ql_log_warn, vha, 0x7097,
			    "Failed burst-write at %x (%p/%#llx)....\n",
			    flash_data_addr(ha, faddr), optrom,
			    (u64)optrom_dma);

			dma_free_coherent(&ha->pdev->dev,
			    OPTROM_BURST_SIZE, optrom, optrom_dma);
			optrom = NULL;
			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
				break;
			ql_log(ql_log_warn, vha, 0x7098,
			    "Reverting to slow write...\n");
1355
		}
1356

1357
		/* Slow write */
1358
		ret = qla24xx_write_flash_dword(ha,
1359
		    flash_data_addr(ha, faddr), cpu_to_le32(*dwptr));
1360
		if (ret) {
1361
			ql_dbg(ql_dbg_user, vha, 0x7006,
1362
			    "Failed slopw write %x (%x)\n", faddr, *dwptr);
1363
			break;
1364
		}
1365
	}
1366

1367 1368
	ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
	    "Protect flash...\n");
1369
	ret = qla24xx_protect_flash(vha);
1370
	if (ret)
1371
		ql_log(ql_log_warn, vha, 0x7099,
1372
		    "Failed to protect flash\n");
1373
done:
1374 1375 1376 1377
	if (optrom)
		dma_free_coherent(&ha->pdev->dev,
		    OPTROM_BURST_SIZE, optrom, optrom_dma);

1378 1379 1380 1381
	return ret;
}

uint8_t *
1382
qla2x00_read_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1383 1384 1385 1386
    uint32_t bytes)
{
	uint32_t i;
	uint16_t *wptr;
1387
	struct qla_hw_data *ha = vha->hw;
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

	/* Word reads to NVRAM via registers. */
	wptr = (uint16_t *)buf;
	qla2x00_lock_nvram_access(ha);
	for (i = 0; i < bytes >> 1; i++, naddr++)
		wptr[i] = cpu_to_le16(qla2x00_get_nvram_word(ha,
		    naddr));
	qla2x00_unlock_nvram_access(ha);

	return buf;
}

uint8_t *
1401
qla24xx_read_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1402 1403
    uint32_t bytes)
{
1404
	struct qla_hw_data *ha = vha->hw;
1405 1406
	uint32_t *dwptr = buf;
	uint32_t i;
1407

1408
	if (IS_P3P_TYPE(ha))
1409 1410
		return  buf;

1411
	/* Dword reads to flash. */
1412 1413 1414 1415 1416 1417 1418
	naddr = nvram_data_addr(ha, naddr);
	bytes >>= 2;
	for (i = 0; i < bytes; i++, naddr++, dwptr++) {
		if (qla24xx_read_flash_dword(ha, naddr, dwptr))
			break;
		cpu_to_le32s(dwptr);
	}
1419 1420 1421 1422 1423

	return buf;
}

int
1424
qla2x00_write_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1425 1426 1427 1428 1429
    uint32_t bytes)
{
	int ret, stat;
	uint32_t i;
	uint16_t *wptr;
1430
	unsigned long flags;
1431
	struct qla_hw_data *ha = vha->hw;
1432 1433 1434

	ret = QLA_SUCCESS;

1435
	spin_lock_irqsave(&ha->hardware_lock, flags);
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
	qla2x00_lock_nvram_access(ha);

	/* Disable NVRAM write-protection. */
	stat = qla2x00_clear_nvram_protection(ha);

	wptr = (uint16_t *)buf;
	for (i = 0; i < bytes >> 1; i++, naddr++) {
		qla2x00_write_nvram_word(ha, naddr,
		    cpu_to_le16(*wptr));
		wptr++;
	}

	/* Enable NVRAM write-protection. */
	qla2x00_set_nvram_protection(ha, stat);

	qla2x00_unlock_nvram_access(ha);
1452
	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1453 1454 1455 1456 1457

	return ret;
}

int
1458
qla24xx_write_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1459 1460
    uint32_t bytes)
{
1461
	struct qla_hw_data *ha = vha->hw;
1462
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1463 1464 1465
	uint32_t *dwptr = buf;
	uint32_t i;
	int ret;
1466 1467 1468

	ret = QLA_SUCCESS;

1469
	if (IS_P3P_TYPE(ha))
1470 1471
		return ret;

1472 1473 1474 1475 1476 1477
	/* Enable flash write. */
	WRT_REG_DWORD(&reg->ctrl_status,
	    RD_REG_DWORD(&reg->ctrl_status) | CSRX_FLASH_ENABLE);
	RD_REG_DWORD(&reg->ctrl_status);	/* PCI Posting. */

	/* Disable NVRAM write-protection. */
1478 1479
	qla24xx_write_flash_dword(ha, nvram_conf_addr(ha, 0x101), 0);
	qla24xx_write_flash_dword(ha, nvram_conf_addr(ha, 0x101), 0);
1480 1481

	/* Dword writes to flash. */
1482 1483 1484 1485
	naddr = nvram_data_addr(ha, naddr);
	bytes >>= 2;
	for (i = 0; i < bytes; i++, naddr++, dwptr++) {
		if (qla24xx_write_flash_dword(ha, naddr, cpu_to_le32(*dwptr))) {
1486
			ql_dbg(ql_dbg_user, vha, 0x709a,
1487
			    "Unable to program nvram address=%x data=%x.\n",
1488
			    naddr, *dwptr);
1489 1490 1491 1492 1493
			break;
		}
	}

	/* Enable NVRAM write-protection. */
1494
	qla24xx_write_flash_dword(ha, nvram_conf_addr(ha, 0x101), 0x8c);
1495 1496 1497 1498 1499 1500 1501 1502

	/* Disable flash write. */
	WRT_REG_DWORD(&reg->ctrl_status,
	    RD_REG_DWORD(&reg->ctrl_status) & ~CSRX_FLASH_ENABLE);
	RD_REG_DWORD(&reg->ctrl_status);	/* PCI Posting. */

	return ret;
}
1503

1504
uint8_t *
1505
qla25xx_read_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1506 1507
    uint32_t bytes)
{
1508
	struct qla_hw_data *ha = vha->hw;
1509 1510
	uint32_t *dwptr = buf;
	uint32_t i;
1511 1512

	/* Dword reads to flash. */
1513 1514 1515 1516 1517 1518 1519 1520
	naddr = flash_data_addr(ha, ha->flt_region_vpd_nvram | naddr);
	bytes >>= 2;
	for (i = 0; i < bytes; i++, naddr++, dwptr++) {
		if (qla24xx_read_flash_dword(ha, naddr, dwptr))
			break;

		cpu_to_le32s(dwptr);
	}
1521 1522 1523 1524

	return buf;
}

1525
#define RMW_BUFFER_SIZE	(64 * 1024)
1526
int
1527
qla25xx_write_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1528 1529
    uint32_t bytes)
{
1530
	struct qla_hw_data *ha = vha->hw;
1531
	uint8_t *dbuf = vmalloc(RMW_BUFFER_SIZE);
1532 1533 1534

	if (!dbuf)
		return QLA_MEMORY_ALLOC_FAILED;
1535
	ha->isp_ops->read_optrom(vha, dbuf, ha->flt_region_vpd_nvram << 2,
1536 1537
	    RMW_BUFFER_SIZE);
	memcpy(dbuf + (naddr << 2), buf, bytes);
1538
	ha->isp_ops->write_optrom(vha, dbuf, ha->flt_region_vpd_nvram << 2,
1539 1540 1541 1542
	    RMW_BUFFER_SIZE);
	vfree(dbuf);

	return QLA_SUCCESS;
1543
}
1544 1545

static inline void
1546
qla2x00_flip_colors(struct qla_hw_data *ha, uint16_t *pflags)
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
{
	if (IS_QLA2322(ha)) {
		/* Flip all colors. */
		if (ha->beacon_color_state == QLA_LED_ALL_ON) {
			/* Turn off. */
			ha->beacon_color_state = 0;
			*pflags = GPIO_LED_ALL_OFF;
		} else {
			/* Turn on. */
			ha->beacon_color_state = QLA_LED_ALL_ON;
			*pflags = GPIO_LED_RGA_ON;
		}
	} else {
		/* Flip green led only. */
		if (ha->beacon_color_state == QLA_LED_GRN_ON) {
			/* Turn off. */
			ha->beacon_color_state = 0;
			*pflags = GPIO_LED_GREEN_OFF_AMBER_OFF;
		} else {
			/* Turn on. */
			ha->beacon_color_state = QLA_LED_GRN_ON;
			*pflags = GPIO_LED_GREEN_ON_AMBER_OFF;
		}
	}
}

1573 1574
#define PIO_REG(h, r) ((h)->pio_address + offsetof(struct device_reg_2xxx, r))

1575
void
1576
qla2x00_beacon_blink(struct scsi_qla_host *vha)
1577 1578 1579 1580 1581
{
	uint16_t gpio_enable;
	uint16_t gpio_data;
	uint16_t led_color = 0;
	unsigned long flags;
1582
	struct qla_hw_data *ha = vha->hw;
1583 1584
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

1585
	if (IS_P3P_TYPE(ha))
1586 1587
		return;

1588 1589 1590 1591
	spin_lock_irqsave(&ha->hardware_lock, flags);

	/* Save the Original GPIOE. */
	if (ha->pio_address) {
1592 1593
		gpio_enable = RD_REG_WORD_PIO(PIO_REG(ha, gpioe));
		gpio_data = RD_REG_WORD_PIO(PIO_REG(ha, gpiod));
1594 1595 1596 1597 1598 1599 1600 1601 1602
	} else {
		gpio_enable = RD_REG_WORD(&reg->gpioe);
		gpio_data = RD_REG_WORD(&reg->gpiod);
	}

	/* Set the modified gpio_enable values */
	gpio_enable |= GPIO_LED_MASK;

	if (ha->pio_address) {
1603
		WRT_REG_WORD_PIO(PIO_REG(ha, gpioe), gpio_enable);
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	} else {
		WRT_REG_WORD(&reg->gpioe, gpio_enable);
		RD_REG_WORD(&reg->gpioe);
	}

	qla2x00_flip_colors(ha, &led_color);

	/* Clear out any previously set LED color. */
	gpio_data &= ~GPIO_LED_MASK;

	/* Set the new input LED color to GPIOD. */
	gpio_data |= led_color;

	/* Set the modified gpio_data values */
	if (ha->pio_address) {
1619
		WRT_REG_WORD_PIO(PIO_REG(ha, gpiod), gpio_data);
1620 1621 1622 1623 1624 1625 1626 1627 1628
	} else {
		WRT_REG_WORD(&reg->gpiod, gpio_data);
		RD_REG_WORD(&reg->gpiod);
	}

	spin_unlock_irqrestore(&ha->hardware_lock, flags);
}

int
1629
qla2x00_beacon_on(struct scsi_qla_host *vha)
1630 1631 1632 1633
{
	uint16_t gpio_enable;
	uint16_t gpio_data;
	unsigned long flags;
1634
	struct qla_hw_data *ha = vha->hw;
1635 1636 1637 1638 1639
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	ha->fw_options[1] &= ~FO1_SET_EMPHASIS_SWING;
	ha->fw_options[1] |= FO1_DISABLE_GPIO6_7;

1640
	if (qla2x00_set_fw_options(vha, ha->fw_options) != QLA_SUCCESS) {
1641
		ql_log(ql_log_warn, vha, 0x709b,
1642 1643 1644 1645 1646 1647 1648
		    "Unable to update fw options (beacon on).\n");
		return QLA_FUNCTION_FAILED;
	}

	/* Turn off LEDs. */
	spin_lock_irqsave(&ha->hardware_lock, flags);
	if (ha->pio_address) {
1649 1650
		gpio_enable = RD_REG_WORD_PIO(PIO_REG(ha, gpioe));
		gpio_data = RD_REG_WORD_PIO(PIO_REG(ha, gpiod));
1651 1652 1653 1654 1655 1656 1657 1658
	} else {
		gpio_enable = RD_REG_WORD(&reg->gpioe);
		gpio_data = RD_REG_WORD(&reg->gpiod);
	}
	gpio_enable |= GPIO_LED_MASK;

	/* Set the modified gpio_enable values. */
	if (ha->pio_address) {
1659
		WRT_REG_WORD_PIO(PIO_REG(ha, gpioe), gpio_enable);
1660 1661 1662 1663 1664 1665 1666 1667
	} else {
		WRT_REG_WORD(&reg->gpioe, gpio_enable);
		RD_REG_WORD(&reg->gpioe);
	}

	/* Clear out previously set LED colour. */
	gpio_data &= ~GPIO_LED_MASK;
	if (ha->pio_address) {
1668
		WRT_REG_WORD_PIO(PIO_REG(ha, gpiod), gpio_data);
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	} else {
		WRT_REG_WORD(&reg->gpiod, gpio_data);
		RD_REG_WORD(&reg->gpiod);
	}
	spin_unlock_irqrestore(&ha->hardware_lock, flags);

	/*
	 * Let the per HBA timer kick off the blinking process based on
	 * the following flags. No need to do anything else now.
	 */
	ha->beacon_blink_led = 1;
	ha->beacon_color_state = 0;

	return QLA_SUCCESS;
}

int
1686
qla2x00_beacon_off(struct scsi_qla_host *vha)
1687 1688
{
	int rval = QLA_SUCCESS;
1689
	struct qla_hw_data *ha = vha->hw;
1690 1691 1692 1693 1694 1695 1696 1697 1698

	ha->beacon_blink_led = 0;

	/* Set the on flag so when it gets flipped it will be off. */
	if (IS_QLA2322(ha))
		ha->beacon_color_state = QLA_LED_ALL_ON;
	else
		ha->beacon_color_state = QLA_LED_GRN_ON;

1699
	ha->isp_ops->beacon_blink(vha);	/* This turns green LED off */
1700 1701 1702 1703

	ha->fw_options[1] &= ~FO1_SET_EMPHASIS_SWING;
	ha->fw_options[1] &= ~FO1_DISABLE_GPIO6_7;

1704
	rval = qla2x00_set_fw_options(vha, ha->fw_options);
1705
	if (rval != QLA_SUCCESS)
1706
		ql_log(ql_log_warn, vha, 0x709c,
1707 1708 1709 1710 1711 1712
		    "Unable to update fw options (beacon off).\n");
	return rval;
}


static inline void
1713
qla24xx_flip_colors(struct qla_hw_data *ha, uint16_t *pflags)
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
{
	/* Flip all colors. */
	if (ha->beacon_color_state == QLA_LED_ALL_ON) {
		/* Turn off. */
		ha->beacon_color_state = 0;
		*pflags = 0;
	} else {
		/* Turn on. */
		ha->beacon_color_state = QLA_LED_ALL_ON;
		*pflags = GPDX_LED_YELLOW_ON | GPDX_LED_AMBER_ON;
	}
}

void
1728
qla24xx_beacon_blink(struct scsi_qla_host *vha)
1729 1730 1731 1732
{
	uint16_t led_color = 0;
	uint32_t gpio_data;
	unsigned long flags;
1733
	struct qla_hw_data *ha = vha->hw;
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;

	/* Save the Original GPIOD. */
	spin_lock_irqsave(&ha->hardware_lock, flags);
	gpio_data = RD_REG_DWORD(&reg->gpiod);

	/* Enable the gpio_data reg for update. */
	gpio_data |= GPDX_LED_UPDATE_MASK;

	WRT_REG_DWORD(&reg->gpiod, gpio_data);
	gpio_data = RD_REG_DWORD(&reg->gpiod);

	/* Set the color bits. */
	qla24xx_flip_colors(ha, &led_color);

	/* Clear out any previously set LED color. */
	gpio_data &= ~GPDX_LED_COLOR_MASK;

	/* Set the new input LED color to GPIOD. */
	gpio_data |= led_color;

	/* Set the modified gpio_data values. */
	WRT_REG_DWORD(&reg->gpiod, gpio_data);
	gpio_data = RD_REG_DWORD(&reg->gpiod);
	spin_unlock_irqrestore(&ha->hardware_lock, flags);
}

1761 1762 1763 1764 1765
static uint32_t
qla83xx_select_led_port(struct qla_hw_data *ha)
{
	uint32_t led_select_value = 0;

1766
	if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
1767 1768
		goto out;

1769
	if (ha->port_no == 0)
1770 1771 1772 1773 1774 1775 1776 1777
		led_select_value = QLA83XX_LED_PORT0;
	else
		led_select_value = QLA83XX_LED_PORT1;

out:
	return led_select_value;
}

1778 1779 1780 1781 1782 1783 1784
void
qla83xx_beacon_blink(struct scsi_qla_host *vha)
{
	uint32_t led_select_value;
	struct qla_hw_data *ha = vha->hw;
	uint16_t led_cfg[6];
	uint16_t orig_led_cfg[6];
1785
	uint32_t led_10_value, led_43_value;
1786

1787 1788
	if (!IS_QLA83XX(ha) && !IS_QLA81XX(ha) && !IS_QLA27XX(ha) &&
	    !IS_QLA28XX(ha))
1789 1790
		return;

1791 1792 1793
	if (!ha->beacon_blink_led)
		return;

1794
	if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
1795 1796 1797
		qla2x00_write_ram_word(vha, 0x1003, 0x40000230);
		qla2x00_write_ram_word(vha, 0x1004, 0x40000230);
	} else if (IS_QLA2031(ha)) {
1798
		led_select_value = qla83xx_select_led_port(ha);
1799

1800 1801
		qla83xx_wr_reg(vha, led_select_value, 0x40000230);
		qla83xx_wr_reg(vha, led_select_value + 4, 0x40000230);
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
	} else if (IS_QLA8031(ha)) {
		led_select_value = qla83xx_select_led_port(ha);

		qla83xx_rd_reg(vha, led_select_value, &led_10_value);
		qla83xx_rd_reg(vha, led_select_value + 0x10, &led_43_value);
		qla83xx_wr_reg(vha, led_select_value, 0x01f44000);
		msleep(500);
		qla83xx_wr_reg(vha, led_select_value, 0x400001f4);
		msleep(1000);
		qla83xx_wr_reg(vha, led_select_value, led_10_value);
		qla83xx_wr_reg(vha, led_select_value + 0x10, led_43_value);
	} else if (IS_QLA81XX(ha)) {
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
		int rval;

		/* Save Current */
		rval = qla81xx_get_led_config(vha, orig_led_cfg);
		/* Do the blink */
		if (rval == QLA_SUCCESS) {
			if (IS_QLA81XX(ha)) {
				led_cfg[0] = 0x4000;
				led_cfg[1] = 0x2000;
				led_cfg[2] = 0;
				led_cfg[3] = 0;
				led_cfg[4] = 0;
				led_cfg[5] = 0;
			} else {
				led_cfg[0] = 0x4000;
				led_cfg[1] = 0x4000;
				led_cfg[2] = 0x4000;
				led_cfg[3] = 0x2000;
				led_cfg[4] = 0;
				led_cfg[5] = 0x2000;
			}
			rval = qla81xx_set_led_config(vha, led_cfg);
			msleep(1000);
			if (IS_QLA81XX(ha)) {
				led_cfg[0] = 0x4000;
				led_cfg[1] = 0x2000;
				led_cfg[2] = 0;
			} else {
				led_cfg[0] = 0x4000;
				led_cfg[1] = 0x2000;
				led_cfg[2] = 0x4000;
				led_cfg[3] = 0x4000;
				led_cfg[4] = 0;
				led_cfg[5] = 0x2000;
			}
			rval = qla81xx_set_led_config(vha, led_cfg);
		}
		/* On exit, restore original (presumes no status change) */
		qla81xx_set_led_config(vha, orig_led_cfg);
	}
}

1856
int
1857
qla24xx_beacon_on(struct scsi_qla_host *vha)
1858 1859 1860
{
	uint32_t gpio_data;
	unsigned long flags;
1861
	struct qla_hw_data *ha = vha->hw;
1862 1863
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;

1864
	if (IS_P3P_TYPE(ha))
1865 1866
		return QLA_SUCCESS;

1867 1868 1869
	if (IS_QLA8031(ha) || IS_QLA81XX(ha))
		goto skip_gpio; /* let blink handle it */

1870 1871 1872 1873
	if (ha->beacon_blink_led == 0) {
		/* Enable firmware for update */
		ha->fw_options[1] |= ADD_FO1_DISABLE_GPIO_LED_CTRL;

1874
		if (qla2x00_set_fw_options(vha, ha->fw_options) != QLA_SUCCESS)
1875 1876
			return QLA_FUNCTION_FAILED;

1877
		if (qla2x00_get_fw_options(vha, ha->fw_options) !=
1878
		    QLA_SUCCESS) {
1879
			ql_log(ql_log_warn, vha, 0x7009,
1880 1881 1882 1883
			    "Unable to update fw options (beacon on).\n");
			return QLA_FUNCTION_FAILED;
		}

1884
		if (IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
1885 1886
			goto skip_gpio;

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
		spin_lock_irqsave(&ha->hardware_lock, flags);
		gpio_data = RD_REG_DWORD(&reg->gpiod);

		/* Enable the gpio_data reg for update. */
		gpio_data |= GPDX_LED_UPDATE_MASK;
		WRT_REG_DWORD(&reg->gpiod, gpio_data);
		RD_REG_DWORD(&reg->gpiod);

		spin_unlock_irqrestore(&ha->hardware_lock, flags);
	}

	/* So all colors blink together. */
	ha->beacon_color_state = 0;

1901
skip_gpio:
1902 1903 1904 1905 1906 1907 1908
	/* Let the per HBA timer kick off the blinking process. */
	ha->beacon_blink_led = 1;

	return QLA_SUCCESS;
}

int
1909
qla24xx_beacon_off(struct scsi_qla_host *vha)
1910 1911 1912
{
	uint32_t gpio_data;
	unsigned long flags;
1913
	struct qla_hw_data *ha = vha->hw;
1914 1915
	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;

1916
	if (IS_P3P_TYPE(ha))
1917 1918
		return QLA_SUCCESS;

1919 1920 1921
	if (!ha->flags.fw_started)
		return QLA_SUCCESS;

1922
	ha->beacon_blink_led = 0;
1923

1924
	if (IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
1925 1926 1927 1928 1929
		goto set_fw_options;

	if (IS_QLA8031(ha) || IS_QLA81XX(ha))
		return QLA_SUCCESS;

1930 1931
	ha->beacon_color_state = QLA_LED_ALL_ON;

1932
	ha->isp_ops->beacon_blink(vha);	/* Will flip to all off. */
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943

	/* Give control back to firmware. */
	spin_lock_irqsave(&ha->hardware_lock, flags);
	gpio_data = RD_REG_DWORD(&reg->gpiod);

	/* Disable the gpio_data reg for update. */
	gpio_data &= ~GPDX_LED_UPDATE_MASK;
	WRT_REG_DWORD(&reg->gpiod, gpio_data);
	RD_REG_DWORD(&reg->gpiod);
	spin_unlock_irqrestore(&ha->hardware_lock, flags);

1944
set_fw_options:
1945 1946
	ha->fw_options[1] &= ~ADD_FO1_DISABLE_GPIO_LED_CTRL;

1947
	if (qla2x00_set_fw_options(vha, ha->fw_options) != QLA_SUCCESS) {
1948 1949
		ql_log(ql_log_warn, vha, 0x704d,
		    "Unable to update fw options (beacon on).\n");
1950 1951 1952
		return QLA_FUNCTION_FAILED;
	}

1953
	if (qla2x00_get_fw_options(vha, ha->fw_options) != QLA_SUCCESS) {
1954 1955
		ql_log(ql_log_warn, vha, 0x704e,
		    "Unable to update fw options (beacon on).\n");
1956 1957 1958 1959 1960
		return QLA_FUNCTION_FAILED;
	}

	return QLA_SUCCESS;
}
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971


/*
 * Flash support routines
 */

/**
 * qla2x00_flash_enable() - Setup flash for reading and writing.
 * @ha: HA context
 */
static void
1972
qla2x00_flash_enable(struct qla_hw_data *ha)
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
{
	uint16_t data;
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	data = RD_REG_WORD(&reg->ctrl_status);
	data |= CSR_FLASH_ENABLE;
	WRT_REG_WORD(&reg->ctrl_status, data);
	RD_REG_WORD(&reg->ctrl_status);		/* PCI Posting. */
}

/**
 * qla2x00_flash_disable() - Disable flash and allow RISC to run.
 * @ha: HA context
 */
static void
1988
qla2x00_flash_disable(struct qla_hw_data *ha)
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
{
	uint16_t data;
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	data = RD_REG_WORD(&reg->ctrl_status);
	data &= ~(CSR_FLASH_ENABLE);
	WRT_REG_WORD(&reg->ctrl_status, data);
	RD_REG_WORD(&reg->ctrl_status);		/* PCI Posting. */
}

/**
 * qla2x00_read_flash_byte() - Reads a byte from flash
 * @ha: HA context
 * @addr: Address in flash to read
 *
 * A word is read from the chip, but, only the lower byte is valid.
 *
 * Returns the byte read from flash @addr.
 */
static uint8_t
2009
qla2x00_read_flash_byte(struct qla_hw_data *ha, uint32_t addr)
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
{
	uint16_t data;
	uint16_t bank_select;
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	bank_select = RD_REG_WORD(&reg->ctrl_status);

	if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
		/* Specify 64K address range: */
		/*  clear out Module Select and Flash Address bits [19:16]. */
		bank_select &= ~0xf8;
		bank_select |= addr >> 12 & 0xf0;
		bank_select |= CSR_FLASH_64K_BANK;
		WRT_REG_WORD(&reg->ctrl_status, bank_select);
		RD_REG_WORD(&reg->ctrl_status);	/* PCI Posting. */

		WRT_REG_WORD(&reg->flash_address, (uint16_t)addr);
		data = RD_REG_WORD(&reg->flash_data);

		return (uint8_t)data;
	}

	/* Setup bit 16 of flash address. */
	if ((addr & BIT_16) && ((bank_select & CSR_FLASH_64K_BANK) == 0)) {
		bank_select |= CSR_FLASH_64K_BANK;
		WRT_REG_WORD(&reg->ctrl_status, bank_select);
		RD_REG_WORD(&reg->ctrl_status);	/* PCI Posting. */
	} else if (((addr & BIT_16) == 0) &&
	    (bank_select & CSR_FLASH_64K_BANK)) {
		bank_select &= ~(CSR_FLASH_64K_BANK);
		WRT_REG_WORD(&reg->ctrl_status, bank_select);
		RD_REG_WORD(&reg->ctrl_status);	/* PCI Posting. */
	}

	/* Always perform IO mapped accesses to the FLASH registers. */
	if (ha->pio_address) {
		uint16_t data2;

2048
		WRT_REG_WORD_PIO(PIO_REG(ha, flash_address), (uint16_t)addr);
2049
		do {
2050
			data = RD_REG_WORD_PIO(PIO_REG(ha, flash_data));
2051 2052
			barrier();
			cpu_relax();
2053
			data2 = RD_REG_WORD_PIO(PIO_REG(ha, flash_data));
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
		} while (data != data2);
	} else {
		WRT_REG_WORD(&reg->flash_address, (uint16_t)addr);
		data = qla2x00_debounce_register(&reg->flash_data);
	}

	return (uint8_t)data;
}

/**
 * qla2x00_write_flash_byte() - Write a byte to flash
 * @ha: HA context
 * @addr: Address in flash to write
 * @data: Data to write
 */
static void
2070
qla2x00_write_flash_byte(struct qla_hw_data *ha, uint32_t addr, uint8_t data)
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
{
	uint16_t bank_select;
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	bank_select = RD_REG_WORD(&reg->ctrl_status);
	if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
		/* Specify 64K address range: */
		/*  clear out Module Select and Flash Address bits [19:16]. */
		bank_select &= ~0xf8;
		bank_select |= addr >> 12 & 0xf0;
		bank_select |= CSR_FLASH_64K_BANK;
		WRT_REG_WORD(&reg->ctrl_status, bank_select);
		RD_REG_WORD(&reg->ctrl_status);	/* PCI Posting. */

		WRT_REG_WORD(&reg->flash_address, (uint16_t)addr);
		RD_REG_WORD(&reg->ctrl_status);		/* PCI Posting. */
		WRT_REG_WORD(&reg->flash_data, (uint16_t)data);
		RD_REG_WORD(&reg->ctrl_status);		/* PCI Posting. */

		return;
	}

	/* Setup bit 16 of flash address. */
	if ((addr & BIT_16) && ((bank_select & CSR_FLASH_64K_BANK) == 0)) {
		bank_select |= CSR_FLASH_64K_BANK;
		WRT_REG_WORD(&reg->ctrl_status, bank_select);
		RD_REG_WORD(&reg->ctrl_status);	/* PCI Posting. */
	} else if (((addr & BIT_16) == 0) &&
	    (bank_select & CSR_FLASH_64K_BANK)) {
		bank_select &= ~(CSR_FLASH_64K_BANK);
		WRT_REG_WORD(&reg->ctrl_status, bank_select);
		RD_REG_WORD(&reg->ctrl_status);	/* PCI Posting. */
	}

	/* Always perform IO mapped accesses to the FLASH registers. */
	if (ha->pio_address) {
2107 2108
		WRT_REG_WORD_PIO(PIO_REG(ha, flash_address), (uint16_t)addr);
		WRT_REG_WORD_PIO(PIO_REG(ha, flash_data), (uint16_t)data);
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
	} else {
		WRT_REG_WORD(&reg->flash_address, (uint16_t)addr);
		RD_REG_WORD(&reg->ctrl_status);		/* PCI Posting. */
		WRT_REG_WORD(&reg->flash_data, (uint16_t)data);
		RD_REG_WORD(&reg->ctrl_status);		/* PCI Posting. */
	}
}

/**
 * qla2x00_poll_flash() - Polls flash for completion.
 * @ha: HA context
 * @addr: Address in flash to poll
 * @poll_data: Data to be polled
 * @man_id: Flash manufacturer ID
 * @flash_id: Flash ID
 *
 * This function polls the device until bit 7 of what is read matches data
 * bit 7 or until data bit 5 becomes a 1.  If that hapens, the flash ROM timed
 * out (a fatal error).  The flash book recommeds reading bit 7 again after
 * reading bit 5 as a 1.
 *
 * Returns 0 on success, else non-zero.
 */
static int
2133
qla2x00_poll_flash(struct qla_hw_data *ha, uint32_t addr, uint8_t poll_data,
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
    uint8_t man_id, uint8_t flash_id)
{
	int status;
	uint8_t flash_data;
	uint32_t cnt;

	status = 1;

	/* Wait for 30 seconds for command to finish. */
	poll_data &= BIT_7;
	for (cnt = 3000000; cnt; cnt--) {
		flash_data = qla2x00_read_flash_byte(ha, addr);
		if ((flash_data & BIT_7) == poll_data) {
			status = 0;
			break;
		}

		if (man_id != 0x40 && man_id != 0xda) {
			if ((flash_data & BIT_5) && cnt > 2)
				cnt = 2;
		}
		udelay(10);
		barrier();
2157
		cond_resched();
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
	}
	return status;
}

/**
 * qla2x00_program_flash_address() - Programs a flash address
 * @ha: HA context
 * @addr: Address in flash to program
 * @data: Data to be written in flash
 * @man_id: Flash manufacturer ID
 * @flash_id: Flash ID
 *
 * Returns 0 on success, else non-zero.
 */
static int
2173 2174
qla2x00_program_flash_address(struct qla_hw_data *ha, uint32_t addr,
    uint8_t data, uint8_t man_id, uint8_t flash_id)
2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
{
	/* Write Program Command Sequence. */
	if (IS_OEM_001(ha)) {
		qla2x00_write_flash_byte(ha, 0xaaa, 0xaa);
		qla2x00_write_flash_byte(ha, 0x555, 0x55);
		qla2x00_write_flash_byte(ha, 0xaaa, 0xa0);
		qla2x00_write_flash_byte(ha, addr, data);
	} else {
		if (man_id == 0xda && flash_id == 0xc1) {
			qla2x00_write_flash_byte(ha, addr, data);
			if (addr & 0x7e)
				return 0;
		} else {
			qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
			qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
			qla2x00_write_flash_byte(ha, 0x5555, 0xa0);
			qla2x00_write_flash_byte(ha, addr, data);
		}
	}

	udelay(150);

	/* Wait for write to complete. */
	return qla2x00_poll_flash(ha, addr, data, man_id, flash_id);
}

/**
 * qla2x00_erase_flash() - Erase the flash.
 * @ha: HA context
 * @man_id: Flash manufacturer ID
 * @flash_id: Flash ID
 *
 * Returns 0 on success, else non-zero.
 */
static int
2210
qla2x00_erase_flash(struct qla_hw_data *ha, uint8_t man_id, uint8_t flash_id)
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
{
	/* Individual Sector Erase Command Sequence */
	if (IS_OEM_001(ha)) {
		qla2x00_write_flash_byte(ha, 0xaaa, 0xaa);
		qla2x00_write_flash_byte(ha, 0x555, 0x55);
		qla2x00_write_flash_byte(ha, 0xaaa, 0x80);
		qla2x00_write_flash_byte(ha, 0xaaa, 0xaa);
		qla2x00_write_flash_byte(ha, 0x555, 0x55);
		qla2x00_write_flash_byte(ha, 0xaaa, 0x10);
	} else {
		qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
		qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
		qla2x00_write_flash_byte(ha, 0x5555, 0x80);
		qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
		qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
		qla2x00_write_flash_byte(ha, 0x5555, 0x10);
	}

	udelay(150);

	/* Wait for erase to complete. */
	return qla2x00_poll_flash(ha, 0x00, 0x80, man_id, flash_id);
}

/**
 * qla2x00_erase_flash_sector() - Erase a flash sector.
 * @ha: HA context
 * @addr: Flash sector to erase
 * @sec_mask: Sector address mask
 * @man_id: Flash manufacturer ID
 * @flash_id: Flash ID
 *
 * Returns 0 on success, else non-zero.
 */
static int
2246
qla2x00_erase_flash_sector(struct qla_hw_data *ha, uint32_t addr,
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
    uint32_t sec_mask, uint8_t man_id, uint8_t flash_id)
{
	/* Individual Sector Erase Command Sequence */
	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
	qla2x00_write_flash_byte(ha, 0x5555, 0x80);
	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
	if (man_id == 0x1f && flash_id == 0x13)
		qla2x00_write_flash_byte(ha, addr & sec_mask, 0x10);
	else
		qla2x00_write_flash_byte(ha, addr & sec_mask, 0x30);

	udelay(150);

	/* Wait for erase to complete. */
	return qla2x00_poll_flash(ha, addr, 0x80, man_id, flash_id);
}

/**
 * qla2x00_get_flash_manufacturer() - Read manufacturer ID from flash chip.
2268
 * @ha: host adapter
2269 2270 2271 2272
 * @man_id: Flash manufacturer ID
 * @flash_id: Flash ID
 */
static void
2273
qla2x00_get_flash_manufacturer(struct qla_hw_data *ha, uint8_t *man_id,
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
    uint8_t *flash_id)
{
	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
	qla2x00_write_flash_byte(ha, 0x5555, 0x90);
	*man_id = qla2x00_read_flash_byte(ha, 0x0000);
	*flash_id = qla2x00_read_flash_byte(ha, 0x0001);
	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
	qla2x00_write_flash_byte(ha, 0x5555, 0xf0);
}

2286
static void
2287 2288
qla2x00_read_flash_data(struct qla_hw_data *ha, uint8_t *tmp_buf,
	uint32_t saddr, uint32_t length)
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
{
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
	uint32_t midpoint, ilength;
	uint8_t data;

	midpoint = length / 2;

	WRT_REG_WORD(&reg->nvram, 0);
	RD_REG_WORD(&reg->nvram);
	for (ilength = 0; ilength < length; saddr++, ilength++, tmp_buf++) {
		if (ilength == midpoint) {
			WRT_REG_WORD(&reg->nvram, NVR_SELECT);
			RD_REG_WORD(&reg->nvram);
		}
		data = qla2x00_read_flash_byte(ha, saddr);
		if (saddr % 100)
			udelay(10);
		*tmp_buf = data;
2307
		cond_resched();
2308 2309
	}
}
2310 2311

static inline void
2312
qla2x00_suspend_hba(struct scsi_qla_host *vha)
2313 2314 2315
{
	int cnt;
	unsigned long flags;
2316
	struct qla_hw_data *ha = vha->hw;
2317 2318 2319
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	/* Suspend HBA. */
2320
	scsi_block_requests(vha->host);
2321
	ha->isp_ops->disable_intrs(ha);
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
	set_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);

	/* Pause RISC. */
	spin_lock_irqsave(&ha->hardware_lock, flags);
	WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
	RD_REG_WORD(&reg->hccr);
	if (IS_QLA2100(ha) || IS_QLA2200(ha) || IS_QLA2300(ha)) {
		for (cnt = 0; cnt < 30000; cnt++) {
			if ((RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) != 0)
				break;
			udelay(100);
		}
	} else {
		udelay(10);
	}
	spin_unlock_irqrestore(&ha->hardware_lock, flags);
}

static inline void
2341
qla2x00_resume_hba(struct scsi_qla_host *vha)
2342
{
2343 2344
	struct qla_hw_data *ha = vha->hw;

2345 2346
	/* Resume HBA. */
	clear_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2347 2348
	set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
	qla2xxx_wake_dpc(vha);
2349
	qla2x00_wait_for_chip_reset(vha);
2350
	scsi_unblock_requests(vha->host);
2351 2352
}

2353 2354
void *
qla2x00_read_optrom_data(struct scsi_qla_host *vha, void *buf,
2355 2356 2357 2358
    uint32_t offset, uint32_t length)
{
	uint32_t addr, midpoint;
	uint8_t *data;
2359
	struct qla_hw_data *ha = vha->hw;
2360 2361 2362
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	/* Suspend HBA. */
2363
	qla2x00_suspend_hba(vha);
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381

	/* Go with read. */
	midpoint = ha->optrom_size / 2;

	qla2x00_flash_enable(ha);
	WRT_REG_WORD(&reg->nvram, 0);
	RD_REG_WORD(&reg->nvram);		/* PCI Posting. */
	for (addr = offset, data = buf; addr < length; addr++, data++) {
		if (addr == midpoint) {
			WRT_REG_WORD(&reg->nvram, NVR_SELECT);
			RD_REG_WORD(&reg->nvram);	/* PCI Posting. */
		}

		*data = qla2x00_read_flash_byte(ha, addr);
	}
	qla2x00_flash_disable(ha);

	/* Resume HBA. */
2382
	qla2x00_resume_hba(vha);
2383 2384 2385 2386 2387

	return buf;
}

int
2388
qla2x00_write_optrom_data(struct scsi_qla_host *vha, void *buf,
2389 2390 2391 2392
    uint32_t offset, uint32_t length)
{

	int rval;
2393
	uint8_t man_id, flash_id, sec_number, *data;
2394 2395
	uint16_t wd;
	uint32_t addr, liter, sec_mask, rest_addr;
2396
	struct qla_hw_data *ha = vha->hw;
2397 2398 2399
	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;

	/* Suspend HBA. */
2400
	qla2x00_suspend_hba(vha);
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430

	rval = QLA_SUCCESS;
	sec_number = 0;

	/* Reset ISP chip. */
	WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
	pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);

	/* Go with write. */
	qla2x00_flash_enable(ha);
	do {	/* Loop once to provide quick error exit */
		/* Structure of flash memory based on manufacturer */
		if (IS_OEM_001(ha)) {
			/* OEM variant with special flash part. */
			man_id = flash_id = 0;
			rest_addr = 0xffff;
			sec_mask   = 0x10000;
			goto update_flash;
		}
		qla2x00_get_flash_manufacturer(ha, &man_id, &flash_id);
		switch (man_id) {
		case 0x20: /* ST flash. */
			if (flash_id == 0xd2 || flash_id == 0xe3) {
				/*
				 * ST m29w008at part - 64kb sector size with
				 * 32kb,8kb,8kb,16kb sectors at memory address
				 * 0xf0000.
				 */
				rest_addr = 0xffff;
				sec_mask = 0x10000;
2431
				break;
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
			}
			/*
			 * ST m29w010b part - 16kb sector size
			 * Default to 16kb sectors
			 */
			rest_addr = 0x3fff;
			sec_mask = 0x1c000;
			break;
		case 0x40: /* Mostel flash. */
			/* Mostel v29c51001 part - 512 byte sector size. */
			rest_addr = 0x1ff;
			sec_mask = 0x1fe00;
			break;
		case 0xbf: /* SST flash. */
			/* SST39sf10 part - 4kb sector size. */
			rest_addr = 0xfff;
			sec_mask = 0x1f000;
			break;
		case 0xda: /* Winbond flash. */
			/* Winbond W29EE011 part - 256 byte sector size. */
			rest_addr = 0x7f;
			sec_mask = 0x1ff80;
			break;
		case 0xc2: /* Macronix flash. */
			/* 64k sector size. */
			if (flash_id == 0x38 || flash_id == 0x4f) {
				rest_addr = 0xffff;
				sec_mask = 0x10000;
				break;
			}
			/* Fall through... */

		case 0x1f: /* Atmel flash. */
			/* 512k sector size. */
			if (flash_id == 0x13) {
				rest_addr = 0x7fffffff;
				sec_mask =   0x80000000;
				break;
			}
			/* Fall through... */

		case 0x01: /* AMD flash. */
			if (flash_id == 0x38 || flash_id == 0x40 ||
			    flash_id == 0x4f) {
				/* Am29LV081 part - 64kb sector size. */
				/* Am29LV002BT part - 64kb sector size. */
				rest_addr = 0xffff;
				sec_mask = 0x10000;
				break;
			} else if (flash_id == 0x3e) {
				/*
				 * Am29LV008b part - 64kb sector size with
				 * 32kb,8kb,8kb,16kb sector at memory address
				 * h0xf0000.
				 */
				rest_addr = 0xffff;
				sec_mask = 0x10000;
				break;
			} else if (flash_id == 0x20 || flash_id == 0x6e) {
				/*
				 * Am29LV010 part or AM29f010 - 16kb sector
				 * size.
				 */
				rest_addr = 0x3fff;
				sec_mask = 0x1c000;
				break;
			} else if (flash_id == 0x6d) {
				/* Am29LV001 part - 8kb sector size. */
				rest_addr = 0x1fff;
				sec_mask = 0x1e000;
				break;
			}
2504
			/* fall through */
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
		default:
			/* Default to 16 kb sector size. */
			rest_addr = 0x3fff;
			sec_mask = 0x1c000;
			break;
		}

update_flash:
		if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
			if (qla2x00_erase_flash(ha, man_id, flash_id)) {
				rval = QLA_FUNCTION_FAILED;
				break;
			}
		}

		for (addr = offset, liter = 0; liter < length; liter++,
		    addr++) {
2522
			data = buf + liter;
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
			/* Are we at the beginning of a sector? */
			if ((addr & rest_addr) == 0) {
				if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
					if (addr >= 0x10000UL) {
						if (((addr >> 12) & 0xf0) &&
						    ((man_id == 0x01 &&
							flash_id == 0x3e) ||
						     (man_id == 0x20 &&
							 flash_id == 0xd2))) {
							sec_number++;
							if (sec_number == 1) {
								rest_addr =
								    0x7fff;
								sec_mask =
								    0x18000;
							} else if (
							    sec_number == 2 ||
							    sec_number == 3) {
								rest_addr =
								    0x1fff;
								sec_mask =
								    0x1e000;
							} else if (
							    sec_number == 4) {
								rest_addr =
								    0x3fff;
								sec_mask =
								    0x1c000;
							}
						}
					}
				} else if (addr == ha->optrom_size / 2) {
					WRT_REG_WORD(&reg->nvram, NVR_SELECT);
					RD_REG_WORD(&reg->nvram);
				}

				if (flash_id == 0xda && man_id == 0xc1) {
					qla2x00_write_flash_byte(ha, 0x5555,
					    0xaa);
					qla2x00_write_flash_byte(ha, 0x2aaa,
					    0x55);
					qla2x00_write_flash_byte(ha, 0x5555,
					    0xa0);
				} else if (!IS_QLA2322(ha) && !IS_QLA6322(ha)) {
					/* Then erase it */
					if (qla2x00_erase_flash_sector(ha,
					    addr, sec_mask, man_id,
					    flash_id)) {
						rval = QLA_FUNCTION_FAILED;
						break;
					}
					if (man_id == 0x01 && flash_id == 0x6d)
						sec_number++;
				}
			}

			if (man_id == 0x01 && flash_id == 0x6d) {
				if (sec_number == 1 &&
				    addr == (rest_addr - 1)) {
					rest_addr = 0x0fff;
					sec_mask   = 0x1f000;
				} else if (sec_number == 3 && (addr & 0x7ffe)) {
					rest_addr = 0x3fff;
					sec_mask   = 0x1c000;
				}
			}

2590
			if (qla2x00_program_flash_address(ha, addr, *data,
2591 2592 2593 2594
			    man_id, flash_id)) {
				rval = QLA_FUNCTION_FAILED;
				break;
			}
2595
			cond_resched();
2596 2597 2598 2599 2600
		}
	} while (0);
	qla2x00_flash_disable(ha);

	/* Resume HBA. */
2601
	qla2x00_resume_hba(vha);
2602 2603 2604 2605

	return rval;
}

2606 2607
void *
qla24xx_read_optrom_data(struct scsi_qla_host *vha, void *buf,
2608 2609
    uint32_t offset, uint32_t length)
{
2610 2611
	struct qla_hw_data *ha = vha->hw;

2612
	/* Suspend HBA. */
2613
	scsi_block_requests(vha->host);
2614 2615 2616
	set_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);

	/* Go with read. */
2617
	qla24xx_read_flash_data(vha, (void *)buf, offset >> 2, length >> 2);
2618 2619 2620

	/* Resume HBA. */
	clear_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2621
	scsi_unblock_requests(vha->host);
2622 2623 2624 2625 2626

	return buf;
}

int
2627
qla24xx_write_optrom_data(struct scsi_qla_host *vha, void *buf,
2628 2629 2630
    uint32_t offset, uint32_t length)
{
	int rval;
2631
	struct qla_hw_data *ha = vha->hw;
2632 2633

	/* Suspend HBA. */
2634
	scsi_block_requests(vha->host);
2635 2636 2637
	set_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);

	/* Go with write. */
2638
	rval = qla24xx_write_flash_data(vha, buf, offset >> 2,
2639 2640 2641
	    length >> 2);

	clear_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2642
	scsi_unblock_requests(vha->host);
2643 2644 2645

	return rval;
}
2646

2647 2648
void *
qla25xx_read_optrom_data(struct scsi_qla_host *vha, void *buf,
2649 2650 2651 2652 2653 2654 2655
    uint32_t offset, uint32_t length)
{
	int rval;
	dma_addr_t optrom_dma;
	void *optrom;
	uint8_t *pbuf;
	uint32_t faddr, left, burst;
2656
	struct qla_hw_data *ha = vha->hw;
2657

2658
	if (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) ||
2659
	    IS_QLA27XX(ha) || IS_QLA28XX(ha))
2660
		goto try_fast;
2661
	if (offset & 0xfff)
2662 2663 2664 2665
		goto slow_read;
	if (length < OPTROM_BURST_SIZE)
		goto slow_read;

2666
try_fast:
2667 2668
	if (offset & 0xff)
		goto slow_read;
2669 2670 2671
	optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
	    &optrom_dma, GFP_KERNEL);
	if (!optrom) {
2672 2673 2674
		ql_log(ql_log_warn, vha, 0x00cc,
		    "Unable to allocate memory for optrom burst read (%x KB).\n",
		    OPTROM_BURST_SIZE / 1024);
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
		goto slow_read;
	}

	pbuf = buf;
	faddr = offset >> 2;
	left = length >> 2;
	burst = OPTROM_BURST_DWORDS;
	while (left != 0) {
		if (burst > left)
			burst = left;

2686
		rval = qla2x00_dump_ram(vha, optrom_dma,
2687
		    flash_data_addr(ha, faddr), burst);
2688
		if (rval) {
2689 2690 2691
			ql_log(ql_log_warn, vha, 0x00f5,
			    "Unable to burst-read optrom segment (%x/%x/%llx).\n",
			    rval, flash_data_addr(ha, faddr),
A
Andrew Morton 已提交
2692
			    (unsigned long long)optrom_dma);
2693
			ql_log(ql_log_warn, vha, 0x00f6,
2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
			    "Reverting to slow-read.\n");

			dma_free_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
			    optrom, optrom_dma);
			goto slow_read;
		}

		memcpy(pbuf, optrom, burst * 4);

		left -= burst;
		faddr += burst;
		pbuf += burst * 4;
	}

	dma_free_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE, optrom,
	    optrom_dma);

	return buf;

slow_read:
2714
    return qla24xx_read_optrom_data(vha, buf, offset, length);
2715 2716
}

2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
/**
 * qla2x00_get_fcode_version() - Determine an FCODE image's version.
 * @ha: HA context
 * @pcids: Pointer to the FCODE PCI data structure
 *
 * The process of retrieving the FCODE version information is at best
 * described as interesting.
 *
 * Within the first 100h bytes of the image an ASCII string is present
 * which contains several pieces of information including the FCODE
 * version.  Unfortunately it seems the only reliable way to retrieve
 * the version is by scanning for another sentinel within the string,
 * the FCODE build date:
 *
 *	... 2.00.02 10/17/02 ...
 *
 * Returns QLA_SUCCESS on successful retrieval of version.
 */
static void
2736
qla2x00_get_fcode_version(struct qla_hw_data *ha, uint32_t pcids)
2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
{
	int ret = QLA_FUNCTION_FAILED;
	uint32_t istart, iend, iter, vend;
	uint8_t do_next, rbyte, *vbyte;

	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));

	/* Skip the PCI data structure. */
	istart = pcids +
	    ((qla2x00_read_flash_byte(ha, pcids + 0x0B) << 8) |
		qla2x00_read_flash_byte(ha, pcids + 0x0A));
	iend = istart + 0x100;
	do {
		/* Scan for the sentinel date string...eeewww. */
		do_next = 0;
		iter = istart;
		while ((iter < iend) && !do_next) {
			iter++;
			if (qla2x00_read_flash_byte(ha, iter) == '/') {
				if (qla2x00_read_flash_byte(ha, iter + 2) ==
				    '/')
					do_next++;
				else if (qla2x00_read_flash_byte(ha,
				    iter + 3) == '/')
					do_next++;
			}
		}
		if (!do_next)
			break;

		/* Backtrack to previous ' ' (space). */
		do_next = 0;
		while ((iter > istart) && !do_next) {
			iter--;
			if (qla2x00_read_flash_byte(ha, iter) == ' ')
				do_next++;
		}
		if (!do_next)
			break;

		/*
		 * Mark end of version tag, and find previous ' ' (space) or
		 * string length (recent FCODE images -- major hack ahead!!!).
		 */
		vend = iter - 1;
		do_next = 0;
		while ((iter > istart) && !do_next) {
			iter--;
			rbyte = qla2x00_read_flash_byte(ha, iter);
			if (rbyte == ' ' || rbyte == 0xd || rbyte == 0x10)
				do_next++;
		}
		if (!do_next)
			break;

		/* Mark beginning of version tag, and copy data. */
		iter++;
		if ((vend - iter) &&
		    ((vend - iter) < sizeof(ha->fcode_revision))) {
			vbyte = ha->fcode_revision;
			while (iter <= vend) {
				*vbyte++ = qla2x00_read_flash_byte(ha, iter);
				iter++;
			}
			ret = QLA_SUCCESS;
		}
	} while (0);

	if (ret != QLA_SUCCESS)
		memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
}

int
2810
qla2x00_get_flash_version(scsi_qla_host_t *vha, void *mbuf)
2811 2812 2813 2814 2815 2816
{
	int ret = QLA_SUCCESS;
	uint8_t code_type, last_image;
	uint32_t pcihdr, pcids;
	uint8_t *dbyte;
	uint16_t *dcode;
2817
	struct qla_hw_data *ha = vha->hw;
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836

	if (!ha->pio_address || !mbuf)
		return QLA_FUNCTION_FAILED;

	memset(ha->bios_revision, 0, sizeof(ha->bios_revision));
	memset(ha->efi_revision, 0, sizeof(ha->efi_revision));
	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));

	qla2x00_flash_enable(ha);

	/* Begin with first PCI expansion ROM header. */
	pcihdr = 0;
	last_image = 1;
	do {
		/* Verify PCI expansion ROM header. */
		if (qla2x00_read_flash_byte(ha, pcihdr) != 0x55 ||
		    qla2x00_read_flash_byte(ha, pcihdr + 0x01) != 0xaa) {
			/* No signature */
2837 2838
			ql_log(ql_log_fatal, vha, 0x0050,
			    "No matching ROM signature.\n");
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
			ret = QLA_FUNCTION_FAILED;
			break;
		}

		/* Locate PCI data structure. */
		pcids = pcihdr +
		    ((qla2x00_read_flash_byte(ha, pcihdr + 0x19) << 8) |
			qla2x00_read_flash_byte(ha, pcihdr + 0x18));

		/* Validate signature of PCI data structure. */
		if (qla2x00_read_flash_byte(ha, pcids) != 'P' ||
		    qla2x00_read_flash_byte(ha, pcids + 0x1) != 'C' ||
		    qla2x00_read_flash_byte(ha, pcids + 0x2) != 'I' ||
		    qla2x00_read_flash_byte(ha, pcids + 0x3) != 'R') {
			/* Incorrect header. */
2854 2855
			ql_log(ql_log_fatal, vha, 0x0051,
			    "PCI data struct not found pcir_adr=%x.\n", pcids);
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
			ret = QLA_FUNCTION_FAILED;
			break;
		}

		/* Read version */
		code_type = qla2x00_read_flash_byte(ha, pcids + 0x14);
		switch (code_type) {
		case ROM_CODE_TYPE_BIOS:
			/* Intel x86, PC-AT compatible. */
			ha->bios_revision[0] =
			    qla2x00_read_flash_byte(ha, pcids + 0x12);
			ha->bios_revision[1] =
			    qla2x00_read_flash_byte(ha, pcids + 0x13);
2869 2870 2871
			ql_dbg(ql_dbg_init, vha, 0x0052,
			    "Read BIOS %d.%d.\n",
			    ha->bios_revision[1], ha->bios_revision[0]);
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
			break;
		case ROM_CODE_TYPE_FCODE:
			/* Open Firmware standard for PCI (FCode). */
			/* Eeeewww... */
			qla2x00_get_fcode_version(ha, pcids);
			break;
		case ROM_CODE_TYPE_EFI:
			/* Extensible Firmware Interface (EFI). */
			ha->efi_revision[0] =
			    qla2x00_read_flash_byte(ha, pcids + 0x12);
			ha->efi_revision[1] =
			    qla2x00_read_flash_byte(ha, pcids + 0x13);
2884 2885 2886
			ql_dbg(ql_dbg_init, vha, 0x0053,
			    "Read EFI %d.%d.\n",
			    ha->efi_revision[1], ha->efi_revision[0]);
2887 2888
			break;
		default:
2889 2890 2891
			ql_log(ql_log_warn, vha, 0x0054,
			    "Unrecognized code type %x at pcids %x.\n",
			    code_type, pcids);
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
			break;
		}

		last_image = qla2x00_read_flash_byte(ha, pcids + 0x15) & BIT_7;

		/* Locate next PCI expansion ROM. */
		pcihdr += ((qla2x00_read_flash_byte(ha, pcids + 0x11) << 8) |
		    qla2x00_read_flash_byte(ha, pcids + 0x10)) * 512;
	} while (!last_image);

	if (IS_QLA2322(ha)) {
		/* Read firmware image information. */
		memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
		dbyte = mbuf;
		memset(dbyte, 0, 8);
		dcode = (uint16_t *)dbyte;

2909
		qla2x00_read_flash_data(ha, dbyte, ha->flt_region_fw * 4 + 10,
2910
		    8);
2911 2912 2913 2914
		ql_dbg(ql_dbg_init + ql_dbg_buffer, vha, 0x010a,
		    "Dumping fw "
		    "ver from flash:.\n");
		ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x010b,
2915
		    dbyte, 32);
2916 2917 2918 2919 2920

		if ((dcode[0] == 0xffff && dcode[1] == 0xffff &&
		    dcode[2] == 0xffff && dcode[3] == 0xffff) ||
		    (dcode[0] == 0 && dcode[1] == 0 && dcode[2] == 0 &&
		    dcode[3] == 0)) {
2921 2922 2923
			ql_log(ql_log_warn, vha, 0x0057,
			    "Unrecognized fw revision at %x.\n",
			    ha->flt_region_fw * 4);
2924 2925 2926 2927 2928
		} else {
			/* values are in big endian */
			ha->fw_revision[0] = dbyte[0] << 16 | dbyte[1];
			ha->fw_revision[1] = dbyte[2] << 16 | dbyte[3];
			ha->fw_revision[2] = dbyte[4] << 16 | dbyte[5];
2929 2930 2931 2932
			ql_dbg(ql_dbg_init, vha, 0x0058,
			    "FW Version: "
			    "%d.%d.%d.\n", ha->fw_revision[0],
			    ha->fw_revision[1], ha->fw_revision[2]);
2933 2934 2935 2936 2937 2938 2939 2940
		}
	}

	qla2x00_flash_disable(ha);

	return ret;
}

2941 2942 2943 2944 2945
int
qla82xx_get_flash_version(scsi_qla_host_t *vha, void *mbuf)
{
	int ret = QLA_SUCCESS;
	uint32_t pcihdr, pcids;
2946 2947
	uint32_t *dcode = mbuf;
	uint8_t *bcode = mbuf;
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
	uint8_t code_type, last_image;
	struct qla_hw_data *ha = vha->hw;

	if (!mbuf)
		return QLA_FUNCTION_FAILED;

	memset(ha->bios_revision, 0, sizeof(ha->bios_revision));
	memset(ha->efi_revision, 0, sizeof(ha->efi_revision));
	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));

	/* Begin with first PCI expansion ROM header. */
	pcihdr = ha->flt_region_boot << 2;
	last_image = 1;
	do {
		/* Verify PCI expansion ROM header. */
2964
		ha->isp_ops->read_optrom(vha, dcode, pcihdr, 0x20 * 4);
2965
		bcode = mbuf + (pcihdr % 4);
2966
		if (memcmp(bcode, "\x55\xaa", 2)) {
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
			/* No signature */
			ql_log(ql_log_fatal, vha, 0x0154,
			    "No matching ROM signature.\n");
			ret = QLA_FUNCTION_FAILED;
			break;
		}

		/* Locate PCI data structure. */
		pcids = pcihdr + ((bcode[0x19] << 8) | bcode[0x18]);

2977
		ha->isp_ops->read_optrom(vha, dcode, pcids, 0x20 * 4);
2978 2979 2980
		bcode = mbuf + (pcihdr % 4);

		/* Validate signature of PCI data structure. */
2981
		if (memcmp(bcode, "PCIR", 4)) {
2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
			/* Incorrect header. */
			ql_log(ql_log_fatal, vha, 0x0155,
			    "PCI data struct not found pcir_adr=%x.\n", pcids);
			ret = QLA_FUNCTION_FAILED;
			break;
		}

		/* Read version */
		code_type = bcode[0x14];
		switch (code_type) {
		case ROM_CODE_TYPE_BIOS:
			/* Intel x86, PC-AT compatible. */
			ha->bios_revision[0] = bcode[0x12];
			ha->bios_revision[1] = bcode[0x13];
			ql_dbg(ql_dbg_init, vha, 0x0156,
			    "Read BIOS %d.%d.\n",
			    ha->bios_revision[1], ha->bios_revision[0]);
			break;
		case ROM_CODE_TYPE_FCODE:
			/* Open Firmware standard for PCI (FCode). */
			ha->fcode_revision[0] = bcode[0x12];
			ha->fcode_revision[1] = bcode[0x13];
			ql_dbg(ql_dbg_init, vha, 0x0157,
			    "Read FCODE %d.%d.\n",
			    ha->fcode_revision[1], ha->fcode_revision[0]);
			break;
		case ROM_CODE_TYPE_EFI:
			/* Extensible Firmware Interface (EFI). */
			ha->efi_revision[0] = bcode[0x12];
			ha->efi_revision[1] = bcode[0x13];
			ql_dbg(ql_dbg_init, vha, 0x0158,
			    "Read EFI %d.%d.\n",
			    ha->efi_revision[1], ha->efi_revision[0]);
			break;
		default:
			ql_log(ql_log_warn, vha, 0x0159,
			    "Unrecognized code type %x at pcids %x.\n",
			    code_type, pcids);
			break;
		}

		last_image = bcode[0x15] & BIT_7;

		/* Locate next PCI expansion ROM. */
		pcihdr += ((bcode[0x11] << 8) | bcode[0x10]) * 512;
	} while (!last_image);

	/* Read firmware image information. */
	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
	dcode = mbuf;
3032
	ha->isp_ops->read_optrom(vha, dcode, ha->flt_region_fw << 2, 0x20);
3033 3034 3035 3036 3037 3038 3039 3040
	bcode = mbuf + (pcihdr % 4);

	/* Validate signature of PCI data structure. */
	if (bcode[0x0] == 0x3 && bcode[0x1] == 0x0 &&
	    bcode[0x2] == 0x40 && bcode[0x3] == 0x40) {
		ha->fw_revision[0] = bcode[0x4];
		ha->fw_revision[1] = bcode[0x5];
		ha->fw_revision[2] = bcode[0x6];
3041
		ql_dbg(ql_dbg_init, vha, 0x0153,
3042 3043 3044 3045 3046 3047 3048 3049
		    "Firmware revision %d.%d.%d\n",
		    ha->fw_revision[0], ha->fw_revision[1],
		    ha->fw_revision[2]);
	}

	return ret;
}

3050
int
3051
qla24xx_get_flash_version(scsi_qla_host_t *vha, void *mbuf)
3052 3053
{
	int ret = QLA_SUCCESS;
3054 3055 3056
	uint32_t pcihdr = 0, pcids = 0;
	uint32_t *dcode = mbuf;
	uint8_t *bcode = mbuf;
3057 3058
	uint8_t code_type, last_image;
	int i;
3059
	struct qla_hw_data *ha = vha->hw;
3060
	uint32_t faddr = 0;
3061
	struct active_regions active_regions = { };
3062

3063
	if (IS_P3P_TYPE(ha))
3064 3065
		return ret;

3066 3067 3068 3069 3070 3071 3072 3073
	if (!mbuf)
		return QLA_FUNCTION_FAILED;

	memset(ha->bios_revision, 0, sizeof(ha->bios_revision));
	memset(ha->efi_revision, 0, sizeof(ha->efi_revision));
	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));

3074
	pcihdr = ha->flt_region_boot << 2;
3075 3076 3077 3078 3079 3080
	if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
		qla27xx_get_active_image(vha, &active_regions);
		if (active_regions.global == QLA27XX_SECONDARY_IMAGE) {
			pcihdr = ha->flt_region_boot_sec << 2;
		}
	}
3081

3082 3083
	do {
		/* Verify PCI expansion ROM header. */
3084
		qla24xx_read_flash_data(vha, dcode, pcihdr >> 2, 0x20);
3085
		bcode = mbuf + (pcihdr % 4);
3086
		if (memcmp(bcode, "\x55\xaa", 2)) {
3087
			/* No signature */
3088 3089
			ql_log(ql_log_fatal, vha, 0x0059,
			    "No matching ROM signature.\n");
3090 3091 3092 3093 3094 3095 3096
			ret = QLA_FUNCTION_FAILED;
			break;
		}

		/* Locate PCI data structure. */
		pcids = pcihdr + ((bcode[0x19] << 8) | bcode[0x18]);

3097
		qla24xx_read_flash_data(vha, dcode, pcids >> 2, 0x20);
3098 3099 3100
		bcode = mbuf + (pcihdr % 4);

		/* Validate signature of PCI data structure. */
3101
		if (memcmp(bcode, "PCIR", 4)) {
3102
			/* Incorrect header. */
3103 3104
			ql_log(ql_log_fatal, vha, 0x005a,
			    "PCI data struct not found pcir_adr=%x.\n", pcids);
3105
			ql_dump_buffer(ql_dbg_init, vha, 0x0059, dcode, 32);
3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
			ret = QLA_FUNCTION_FAILED;
			break;
		}

		/* Read version */
		code_type = bcode[0x14];
		switch (code_type) {
		case ROM_CODE_TYPE_BIOS:
			/* Intel x86, PC-AT compatible. */
			ha->bios_revision[0] = bcode[0x12];
			ha->bios_revision[1] = bcode[0x13];
3117 3118 3119
			ql_dbg(ql_dbg_init, vha, 0x005b,
			    "Read BIOS %d.%d.\n",
			    ha->bios_revision[1], ha->bios_revision[0]);
3120 3121 3122 3123 3124
			break;
		case ROM_CODE_TYPE_FCODE:
			/* Open Firmware standard for PCI (FCode). */
			ha->fcode_revision[0] = bcode[0x12];
			ha->fcode_revision[1] = bcode[0x13];
3125 3126 3127
			ql_dbg(ql_dbg_init, vha, 0x005c,
			    "Read FCODE %d.%d.\n",
			    ha->fcode_revision[1], ha->fcode_revision[0]);
3128 3129 3130 3131 3132
			break;
		case ROM_CODE_TYPE_EFI:
			/* Extensible Firmware Interface (EFI). */
			ha->efi_revision[0] = bcode[0x12];
			ha->efi_revision[1] = bcode[0x13];
3133 3134 3135
			ql_dbg(ql_dbg_init, vha, 0x005d,
			    "Read EFI %d.%d.\n",
			    ha->efi_revision[1], ha->efi_revision[0]);
3136 3137
			break;
		default:
3138 3139 3140
			ql_log(ql_log_warn, vha, 0x005e,
			    "Unrecognized code type %x at pcids %x.\n",
			    code_type, pcids);
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
			break;
		}

		last_image = bcode[0x15] & BIT_7;

		/* Locate next PCI expansion ROM. */
		pcihdr += ((bcode[0x11] << 8) | bcode[0x10]) * 512;
	} while (!last_image);

	/* Read firmware image information. */
	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
3152
	faddr = ha->flt_region_fw;
3153 3154 3155 3156
	if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
		if (active_regions.global == QLA27XX_SECONDARY_IMAGE)
			faddr = ha->flt_region_fw_sec;
	}
3157

3158 3159
	qla24xx_read_flash_data(vha, dcode, faddr, 8);
	if (qla24xx_risc_firmware_invalid(dcode)) {
3160 3161 3162
		ql_log(ql_log_warn, vha, 0x005f,
		    "Unrecognized fw revision at %x.\n",
		    ha->flt_region_fw * 4);
3163
		ql_dump_buffer(ql_dbg_init, vha, 0x005f, dcode, 32);
3164
	} else {
3165 3166
		for (i = 0; i < 4; i++)
			ha->fw_revision[i] = be32_to_cpu(dcode[4+i]);
3167
		ql_dbg(ql_dbg_init, vha, 0x0060,
3168
		    "Firmware revision (flash) %u.%u.%u (%x).\n",
3169 3170
		    ha->fw_revision[0], ha->fw_revision[1],
		    ha->fw_revision[2], ha->fw_revision[3]);
3171 3172
	}

3173 3174 3175 3176 3177 3178 3179
	/* Check for golden firmware and get version if available */
	if (!IS_QLA81XX(ha)) {
		/* Golden firmware is not present in non 81XX adapters */
		return ret;
	}

	memset(ha->gold_fw_version, 0, sizeof(ha->gold_fw_version));
3180 3181
	faddr = ha->flt_region_gold_fw;
	qla24xx_read_flash_data(vha, (void *)dcode, ha->flt_region_gold_fw, 8);
3182
	if (qla24xx_risc_firmware_invalid(dcode)) {
3183
		ql_log(ql_log_warn, vha, 0x0056,
3184 3185
		    "Unrecognized golden fw at %#x.\n", faddr);
		ql_dump_buffer(ql_dbg_init, vha, 0x0056, dcode, 32);
3186 3187 3188
		return ret;
	}

3189 3190
	for (i = 0; i < 4; i++)
		ha->gold_fw_version[i] = be32_to_cpu(dcode[4+i]);
3191

3192 3193
	return ret;
}
3194

3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
static int
qla2xxx_is_vpd_valid(uint8_t *pos, uint8_t *end)
{
	if (pos >= end || *pos != 0x82)
		return 0;

	pos += 3 + pos[1];
	if (pos >= end || *pos != 0x90)
		return 0;

	pos += 3 + pos[1];
	if (pos >= end || *pos != 0x78)
		return 0;

	return 1;
}

int
3213
qla2xxx_get_vpd_field(scsi_qla_host_t *vha, char *key, char *str, size_t size)
3214
{
3215
	struct qla_hw_data *ha = vha->hw;
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
	uint8_t *pos = ha->vpd;
	uint8_t *end = pos + ha->vpd_size;
	int len = 0;

	if (!IS_FWI2_CAPABLE(ha) || !qla2xxx_is_vpd_valid(pos, end))
		return 0;

	while (pos < end && *pos != 0x78) {
		len = (*pos == 0x82) ? pos[1] : pos[2];

		if (!strncmp(pos, key, strlen(key)))
			break;

		if (*pos != 0x90 && *pos != 0x91)
			pos += len;

		pos += 3;
	}

	if (pos < end - len && *pos != 0x78)
3236
		return scnprintf(str, size, "%.*s", len, pos + 3);
3237 3238 3239

	return 0;
}
S
Sarang Radke 已提交
3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250

int
qla24xx_read_fcp_prio_cfg(scsi_qla_host_t *vha)
{
	int len, max_len;
	uint32_t fcp_prio_addr;
	struct qla_hw_data *ha = vha->hw;

	if (!ha->fcp_prio_cfg) {
		ha->fcp_prio_cfg = vmalloc(FCP_PRIO_CFG_SIZE);
		if (!ha->fcp_prio_cfg) {
3251
			ql_log(ql_log_warn, vha, 0x00d5,
M
Masanari Iida 已提交
3252
			    "Unable to allocate memory for fcp priority data (%x).\n",
3253
			    FCP_PRIO_CFG_SIZE);
S
Sarang Radke 已提交
3254 3255 3256 3257 3258 3259 3260 3261
			return QLA_FUNCTION_FAILED;
		}
	}
	memset(ha->fcp_prio_cfg, 0, FCP_PRIO_CFG_SIZE);

	fcp_prio_addr = ha->flt_region_fcp_prio;

	/* first read the fcp priority data header from flash */
3262
	ha->isp_ops->read_optrom(vha, ha->fcp_prio_cfg,
S
Sarang Radke 已提交
3263 3264
			fcp_prio_addr << 2, FCP_PRIO_CFG_HDR_SIZE);

3265
	if (!qla24xx_fcp_prio_cfg_valid(vha, ha->fcp_prio_cfg, 0))
S
Sarang Radke 已提交
3266 3267 3268 3269 3270 3271 3272
		goto fail;

	/* read remaining FCP CMD config data from flash */
	fcp_prio_addr += (FCP_PRIO_CFG_HDR_SIZE >> 2);
	len = ha->fcp_prio_cfg->num_entries * FCP_PRIO_CFG_ENTRY_SIZE;
	max_len = FCP_PRIO_CFG_SIZE - FCP_PRIO_CFG_HDR_SIZE;

3273
	ha->isp_ops->read_optrom(vha, &ha->fcp_prio_cfg->entry[0],
S
Sarang Radke 已提交
3274 3275 3276
			fcp_prio_addr << 2, (len < max_len ? len : max_len));

	/* revalidate the entire FCP priority config data, including entries */
3277
	if (!qla24xx_fcp_prio_cfg_valid(vha, ha->fcp_prio_cfg, 1))
S
Sarang Radke 已提交
3278 3279 3280 3281 3282 3283 3284 3285 3286
		goto fail;

	ha->flags.fcp_prio_enabled = 1;
	return QLA_SUCCESS;
fail:
	vfree(ha->fcp_prio_cfg);
	ha->fcp_prio_cfg = NULL;
	return QLA_FUNCTION_FAILED;
}