sun4i-a10.dtsi 25.2 KB
Newer Older
1 2 3 4
/*
 * Copyright 2012 Stefan Roese
 * Stefan Roese <sr@denx.de>
 *
5 6 7 8
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
9
 *
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
 *  a) This library is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This library is distributed in the hope that it will be useful,
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 *     You should have received a copy of the GNU General Public
 *     License along with this library; if not, write to the Free
 *     Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
 *     MA 02110-1301 USA
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
47 48
 */

49
#include "skeleton.dtsi"
50

51 52
#include <dt-bindings/thermal/thermal.h>

53
#include <dt-bindings/dma/sun4i-a10.h>
54
#include <dt-bindings/pinctrl/sun4i-a10.h>
55 56

/ {
57 58
	interrupt-parent = <&intc>;

E
Emilio López 已提交
59 60 61 62
	aliases {
		ethernet0 = &emac;
	};

H
Hans de Goede 已提交
63 64 65 66 67
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

68 69 70
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
71 72
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>;
H
Hans de Goede 已提交
73 74
			status = "disabled";
		};
75 76 77 78 79 80 81 82

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>, <&ahb_gates 46>;
			status = "disabled";
		};
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100

		framebuffer@2 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>,
				 <&ahb_gates 46>;
			status = "disabled";
		};

		framebuffer@3 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
			clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
				 <&ahb_gates 44>, <&ahb_gates 46>;
			status = "disabled";
		};
H
Hans de Goede 已提交
101 102
	};

103
	cpus {
104 105
		#address-cells = <1>;
		#size-cells = <0>;
106
		cpu0: cpu@0 {
107
			device_type = "cpu";
108
			compatible = "arm,cortex-a8";
109
			reg = <0x0>;
110 111 112 113 114 115 116 117 118 119 120
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz    uV */
				1008000 1400000
				912000  1350000
				864000  1300000
				624000  1250000
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
121
			cooling-max-level = <3>;
122 123 124
		};
	};

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <850000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
154 155 156
		};
	};

157 158 159
	memory {
		reg = <0x40000000 0x80000000>;
	};
160

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		/*
		 * This is a dummy clock, to be used as placeholder on
		 * other mux clocks when a specific parent clock is not
		 * yet implemented. It should be dropped when the driver
		 * is complete.
		 */
		dummy: dummy {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

178
		osc24M: clk@01c20050 {
179
			#clock-cells = <0>;
180
			compatible = "allwinner,sun4i-a10-osc-clk";
181
			reg = <0x01c20050 0x4>;
182
			clock-frequency = <24000000>;
183
			clock-output-names = "osc24M";
184 185
		};

186
		osc32k: clk@0 {
187 188 189
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
190
			clock-output-names = "osc32k";
191 192
		};

193
		pll1: clk@01c20000 {
194
			#clock-cells = <0>;
195
			compatible = "allwinner,sun4i-a10-pll1-clk";
196 197
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
198
			clock-output-names = "pll1";
199 200
		};

201
		pll4: clk@01c20018 {
E
Emilio López 已提交
202
			#clock-cells = <0>;
203
			compatible = "allwinner,sun4i-a10-pll1-clk";
E
Emilio López 已提交
204 205
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
206
			clock-output-names = "pll4";
E
Emilio López 已提交
207 208
		};

209
		pll5: clk@01c20020 {
210
			#clock-cells = <1>;
211
			compatible = "allwinner,sun4i-a10-pll5-clk";
212 213 214 215 216
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

217
		pll6: clk@01c20028 {
218
			#clock-cells = <1>;
219
			compatible = "allwinner,sun4i-a10-pll6-clk";
220 221 222 223 224
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
		};

225 226 227
		/* dummy is 200M */
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
228
			compatible = "allwinner,sun4i-a10-cpu-clk";
229 230
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
231
			clock-output-names = "cpu";
232 233 234 235
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
236
			compatible = "allwinner,sun4i-a10-axi-clk";
237 238
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
239
			clock-output-names = "axi";
240 241
		};

242
		axi_gates: clk@01c2005c {
243
			#clock-cells = <1>;
244
			compatible = "allwinner,sun4i-a10-axi-gates-clk";
245 246 247 248 249 250 251
			reg = <0x01c2005c 0x4>;
			clocks = <&axi>;
			clock-output-names = "axi_dram";
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
252
			compatible = "allwinner,sun4i-a10-ahb-clk";
253 254
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
255
			clock-output-names = "ahb";
256 257
		};

258
		ahb_gates: clk@01c20060 {
259
			#clock-cells = <1>;
260
			compatible = "allwinner,sun4i-a10-ahb-gates-clk";
261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1", "ahb_ss",
				"ahb_dma", "ahb_bist", "ahb_mmc0", "ahb_mmc1",
				"ahb_mmc2", "ahb_mmc3", "ahb_ms", "ahb_nand",
				"ahb_sdram", "ahb_ace",	"ahb_emac", "ahb_ts",
				"ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_spi3",
				"ahb_pata", "ahb_sata", "ahb_gps", "ahb_ve",
				"ahb_tvd", "ahb_tve0", "ahb_tve1", "ahb_lcd0",
				"ahb_lcd1", "ahb_csi0", "ahb_csi1", "ahb_hdmi",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_mp", "ahb_mali400";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
278
			compatible = "allwinner,sun4i-a10-apb0-clk";
279 280
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
281
			clock-output-names = "apb0";
282 283
		};

284
		apb0_gates: clk@01c20068 {
285
			#clock-cells = <1>;
286
			compatible = "allwinner,sun4i-a10-apb0-gates-clk";
287 288 289 290 291 292 293
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis", "apb0_pio", "apb0_ir0",
				"apb0_ir1", "apb0_keypad";
		};

E
Emilio López 已提交
294
		apb1: clk@01c20058 {
295
			#clock-cells = <0>;
296
			compatible = "allwinner,sun4i-a10-apb1-clk";
297
			reg = <0x01c20058 0x4>;
E
Emilio López 已提交
298
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
299
			clock-output-names = "apb1";
300 301
		};

302
		apb1_gates: clk@01c2006c {
303
			#clock-cells = <1>;
304
			compatible = "allwinner,sun4i-a10-apb1-gates-clk";
305 306 307 308 309 310 311 312 313
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_can", "apb1_scr",
				"apb1_ps20", "apb1_ps21", "apb1_uart0",
				"apb1_uart1", "apb1_uart2", "apb1_uart3",
				"apb1_uart4", "apb1_uart5", "apb1_uart6",
				"apb1_uart7";
		};
E
Emilio López 已提交
314 315 316

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
317
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
318 319 320 321 322 323 324
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
325
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
326 327 328 329 330 331
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
332 333
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
334 335
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
336 337 338
			clock-output-names = "mmc0",
					     "mmc0_output",
					     "mmc0_sample";
E
Emilio López 已提交
339 340 341
		};

		mmc1_clk: clk@01c2008c {
342 343
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
344 345
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
346 347 348
			clock-output-names = "mmc1",
					     "mmc1_output",
					     "mmc1_sample";
E
Emilio López 已提交
349 350 351
		};

		mmc2_clk: clk@01c20090 {
352 353
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
354 355
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
356 357 358
			clock-output-names = "mmc2",
					     "mmc2_output",
					     "mmc2_sample";
E
Emilio López 已提交
359 360 361
		};

		mmc3_clk: clk@01c20094 {
362 363
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
364 365
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
366 367 368
			clock-output-names = "mmc3",
					     "mmc3_output",
					     "mmc3_sample";
E
Emilio López 已提交
369 370 371 372
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
373
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
374 375 376 377 378 379 380
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
381
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
382 383 384 385 386 387 388
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
389
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
390 391 392 393 394 395 396
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
397
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
398 399 400 401 402 403 404
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
405
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
406 407 408 409 410 411 412
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
413
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
414 415 416 417 418 419 420
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
421
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
422 423 424 425 426 427 428
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
429
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
430 431 432 433 434
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

435 436 437 438 439 440 441 442 443
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
444 445
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
446
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
447 448 449 450
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
451 452
	};

453
	soc@01c00000 {
454 455 456 457 458
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

459 460 461 462 463 464 465 466
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <27>;
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

467 468 469 470 471 472
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <10>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
473 474
			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
			       <&dma SUN4I_DMA_DEDICATED 26>;
475
			dma-names = "rx", "tx";
476 477 478 479 480 481 482 483 484 485 486
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <11>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
487 488
			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
			       <&dma SUN4I_DMA_DEDICATED 8>;
489
			dma-names = "rx", "tx";
490 491 492 493 494
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

495
		emac: ethernet@01c0b000 {
496
			compatible = "allwinner,sun4i-a10-emac";
497 498 499 500 501 502
			reg = <0x01c0b000 0x1000>;
			interrupts = <55>;
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

503
		mdio: mdio@01c0b080 {
504
			compatible = "allwinner,sun4i-a10-mdio";
505 506 507 508 509 510
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

511 512 513
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c0f000 0x1000>;
514 515 516 517 518 519 520 521
			clocks = <&ahb_gates 8>,
				 <&mmc0_clk 0>,
				 <&mmc0_clk 1>,
				 <&mmc0_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
522 523
			interrupts = <32>;
			status = "disabled";
524 525
			#address-cells = <1>;
			#size-cells = <0>;
526 527 528 529 530
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c10000 0x1000>;
531 532 533 534 535 536 537 538
			clocks = <&ahb_gates 9>,
				 <&mmc1_clk 0>,
				 <&mmc1_clk 1>,
				 <&mmc1_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
539 540
			interrupts = <33>;
			status = "disabled";
541 542
			#address-cells = <1>;
			#size-cells = <0>;
543 544 545 546 547
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c11000 0x1000>;
548 549 550 551 552 553 554 555
			clocks = <&ahb_gates 10>,
				 <&mmc2_clk 0>,
				 <&mmc2_clk 1>,
				 <&mmc2_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
556 557
			interrupts = <34>;
			status = "disabled";
558 559
			#address-cells = <1>;
			#size-cells = <0>;
560 561 562 563 564
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c12000 0x1000>;
565 566 567 568 569 570 571 572
			clocks = <&ahb_gates 11>,
				 <&mmc3_clk 0>,
				 <&mmc3_clk 1>,
				 <&mmc3_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
573 574
			interrupts = <35>;
			status = "disabled";
575 576
			#address-cells = <1>;
			#size-cells = <0>;
577 578
		};

579 580 581 582 583 584 585
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
586 587
			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <39>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <64>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

611 612 613 614 615 616
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <12>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
617 618
			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
			       <&dma SUN4I_DMA_DEDICATED 28>;
619
			dma-names = "rx", "tx";
620 621 622 623 624
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

625 626 627 628 629 630 631 632
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <56>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <40>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <65>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

653 654 655 656 657 658
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <50>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
659 660
			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
			       <&dma SUN4I_DMA_DEDICATED 30>;
661
			dma-names = "rx", "tx";
662 663 664 665 666
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

667
		intc: interrupt-controller@01c20400 {
668
			compatible = "allwinner,sun4i-a10-ic";
669 670 671 672 673
			reg = <0x01c20400 0x400>;
			interrupt-controller;
			#interrupt-cells = <1>;
		};

674
		pio: pinctrl@01c20800 {
675 676
			compatible = "allwinner,sun4i-a10-pinctrl";
			reg = <0x01c20800 0x400>;
677
			interrupts = <28>;
678
			clocks = <&apb0_gates 5>;
679
			gpio-controller;
680
			interrupt-controller;
681
			#interrupt-cells = <2>;
682
			#size-cells = <0>;
683
			#gpio-cells = <3>;
684

685 686 687
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
688 689
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
690 691 692 693 694
			};

			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
695 696
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
697 698
			};

699 700 701
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
702 703
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
704 705 706 707 708
			};

			uart0_pins_b: uart0@1 {
				allwinner,pins = "PF2", "PF4";
				allwinner,function = "uart0";
709 710
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
711 712 713 714 715
			};

			uart1_pins_a: uart1@0 {
				allwinner,pins = "PA10", "PA11";
				allwinner,function = "uart1";
716 717
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
718
			};
719 720 721 722

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
723 724
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
725 726 727 728 729
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
730 731
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
732 733 734 735 736
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
737 738
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
739
			};
740

741 742 743 744 745 746 747
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
748 749
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
750
			};
751 752 753 754

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
755 756
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
757 758 759 760 761
			};

			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
762 763
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
764
			};
765 766 767 768

			ir0_pins_a: ir0@0 {
				allwinner,pins = "PB3","PB4";
				allwinner,function = "ir0";
769 770
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
771 772 773 774 775
			};

			ir1_pins_a: ir1@0 {
				allwinner,pins = "PB22","PB23";
				allwinner,function = "ir1";
776 777
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
778
			};
779 780 781 782

			spi0_pins_a: spi0@0 {
				allwinner,pins = "PI10", "PI11", "PI12", "PI13";
				allwinner,function = "spi0";
783 784
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
785 786 787 788 789
			};

			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
790 791
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
792 793 794 795 796
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PB14", "PB15", "PB16", "PB17";
				allwinner,function = "spi2";
797 798
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
799 800 801 802 803
			};

			spi2_pins_b: spi2@1 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
804 805
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
806
			};
807 808 809 810 811 812 813 814 815 816 817 818 819

			ps20_pins_a: ps20@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "ps2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			ps21_pins_a: ps21@0 {
				allwinner,pins = "PH12", "PH13";
				allwinner,function = "ps2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
820
			};
821
		};
822

823
		timer@01c20c00 {
824
			compatible = "allwinner,sun4i-a10-timer";
825 826 827 828 829 830
			reg = <0x01c20c00 0x90>;
			interrupts = <22>;
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
831
			compatible = "allwinner,sun4i-a10-wdt";
832 833 834
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
835
		rtc: rtc@01c20d00 {
836
			compatible = "allwinner,sun4i-a10-rtc";
C
Carlo Caione 已提交
837 838 839 840
			reg = <0x01c20d00 0x20>;
			interrupts = <24>;
		};

841 842 843 844 845 846 847 848
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun4i-a10-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
		ir0: ir@01c21800 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
			interrupts = <5>;
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
			interrupts = <6>;
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

H
Hans de Goede 已提交
867 868 869 870 871 872 873
		lradc: lradc@01c22800 {
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <31>;
			status = "disabled";
		};

874
		sid: eeprom@01c23800 {
875
			compatible = "allwinner,sun4i-a10-sid";
876 877 878
			reg = <0x01c23800 0x10>;
		};

879
		rtp: rtp@01c25000 {
880
			compatible = "allwinner,sun4i-a10-ts";
881 882
			reg = <0x01c25000 0x100>;
			interrupts = <29>;
883
			#thermal-sensor-cells = <0>;
884 885
		};

886 887 888 889 890 891
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
			interrupts = <1>;
			reg-shift = <2>;
			reg-io-width = <4>;
892
			clocks = <&apb1_gates 16>;
893 894
			status = "disabled";
		};
895

896 897 898 899 900 901 902 903 904 905
		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
			interrupts = <2>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 17>;
			status = "disabled";
		};

906 907 908 909 910 911
		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
			interrupts = <3>;
			reg-shift = <2>;
			reg-io-width = <4>;
912
			clocks = <&apb1_gates 18>;
913 914 915
			status = "disabled";
		};

916 917 918 919 920 921 922 923 924 925
		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
			interrupts = <4>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 19>;
			status = "disabled";
		};

926 927 928 929 930 931
		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
			interrupts = <17>;
			reg-shift = <2>;
			reg-io-width = <4>;
932
			clocks = <&apb1_gates 20>;
933 934 935 936 937 938 939 940 941
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
			interrupts = <18>;
			reg-shift = <2>;
			reg-io-width = <4>;
942
			clocks = <&apb1_gates 21>;
943 944 945 946 947 948 949 950 951
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
			interrupts = <19>;
			reg-shift = <2>;
			reg-io-width = <4>;
952
			clocks = <&apb1_gates 22>;
953 954 955 956 957 958 959 960 961
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
			interrupts = <20>;
			reg-shift = <2>;
			reg-io-width = <4>;
962
			clocks = <&apb1_gates 23>;
963 964
			status = "disabled";
		};
965 966

		i2c0: i2c@01c2ac00 {
967
			compatible = "allwinner,sun4i-a10-i2c";
968 969 970 971
			reg = <0x01c2ac00 0x400>;
			interrupts = <7>;
			clocks = <&apb1_gates 0>;
			status = "disabled";
972 973
			#address-cells = <1>;
			#size-cells = <0>;
974 975 976
		};

		i2c1: i2c@01c2b000 {
977
			compatible = "allwinner,sun4i-a10-i2c";
978 979 980 981
			reg = <0x01c2b000 0x400>;
			interrupts = <8>;
			clocks = <&apb1_gates 1>;
			status = "disabled";
982 983
			#address-cells = <1>;
			#size-cells = <0>;
984 985 986
		};

		i2c2: i2c@01c2b400 {
987
			compatible = "allwinner,sun4i-a10-i2c";
988 989 990 991
			reg = <0x01c2b400 0x400>;
			interrupts = <9>;
			clocks = <&apb1_gates 2>;
			status = "disabled";
992 993
			#address-cells = <1>;
			#size-cells = <0>;
994
		};
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010

		ps20: ps2@01c2a000 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a000 0x400>;
			interrupts = <62>;
			clocks = <&apb1_gates 6>;
			status = "disabled";
		};

		ps21: ps2@01c2a400 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a400 0x400>;
			interrupts = <63>;
			clocks = <&apb1_gates 7>;
			status = "disabled";
		};
1011
	};
1012
};