sun4i-a10.dtsi 23.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2012 Stefan Roese
 * Stefan Roese <sr@denx.de>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include "skeleton.dtsi"
14

15 16
#include <dt-bindings/thermal/thermal.h>

17
#include <dt-bindings/dma/sun4i-a10.h>
18
#include <dt-bindings/pinctrl/sun4i-a10.h>
19 20

/ {
21 22
	interrupt-parent = <&intc>;

E
Emilio López 已提交
23 24 25 26
	aliases {
		ethernet0 = &emac;
	};

H
Hans de Goede 已提交
27 28 29 30 31
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

32 33 34
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
35 36
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>;
H
Hans de Goede 已提交
37 38
			status = "disabled";
		};
39 40 41 42 43 44 45 46

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>, <&ahb_gates 46>;
			status = "disabled";
		};
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

		framebuffer@2 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>,
				 <&ahb_gates 46>;
			status = "disabled";
		};

		framebuffer@3 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
			clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
				 <&ahb_gates 44>, <&ahb_gates 46>;
			status = "disabled";
		};
H
Hans de Goede 已提交
65 66
	};

67
	cpus {
68 69
		#address-cells = <1>;
		#size-cells = <0>;
70
		cpu0: cpu@0 {
71
			device_type = "cpu";
72
			compatible = "arm,cortex-a8";
73
			reg = <0x0>;
74 75 76 77 78 79 80 81 82 83 84 85 86
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz    uV */
				1056000 1500000
				1008000 1400000
				912000  1350000
				864000  1300000
				624000  1250000
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
			cooling-max-level = <4>;
87 88 89
		};
	};

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <850000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
119 120 121
		};
	};

122 123 124
	memory {
		reg = <0x40000000 0x80000000>;
	};
125

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		/*
		 * This is a dummy clock, to be used as placeholder on
		 * other mux clocks when a specific parent clock is not
		 * yet implemented. It should be dropped when the driver
		 * is complete.
		 */
		dummy: dummy {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

143
		osc24M: clk@01c20050 {
144
			#clock-cells = <0>;
145
			compatible = "allwinner,sun4i-a10-osc-clk";
146
			reg = <0x01c20050 0x4>;
147
			clock-frequency = <24000000>;
148
			clock-output-names = "osc24M";
149 150
		};

151
		osc32k: clk@0 {
152 153 154
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
155
			clock-output-names = "osc32k";
156 157
		};

158
		pll1: clk@01c20000 {
159
			#clock-cells = <0>;
160
			compatible = "allwinner,sun4i-a10-pll1-clk";
161 162
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
163
			clock-output-names = "pll1";
164 165
		};

166
		pll4: clk@01c20018 {
E
Emilio López 已提交
167
			#clock-cells = <0>;
168
			compatible = "allwinner,sun4i-a10-pll1-clk";
E
Emilio López 已提交
169 170
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
171
			clock-output-names = "pll4";
E
Emilio López 已提交
172 173
		};

174
		pll5: clk@01c20020 {
175
			#clock-cells = <1>;
176
			compatible = "allwinner,sun4i-a10-pll5-clk";
177 178 179 180 181
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

182
		pll6: clk@01c20028 {
183
			#clock-cells = <1>;
184
			compatible = "allwinner,sun4i-a10-pll6-clk";
185 186 187 188 189
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
		};

190 191 192
		/* dummy is 200M */
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
193
			compatible = "allwinner,sun4i-a10-cpu-clk";
194 195
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
196
			clock-output-names = "cpu";
197 198 199 200
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
201
			compatible = "allwinner,sun4i-a10-axi-clk";
202 203
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
204
			clock-output-names = "axi";
205 206
		};

207
		axi_gates: clk@01c2005c {
208
			#clock-cells = <1>;
209
			compatible = "allwinner,sun4i-a10-axi-gates-clk";
210 211 212 213 214 215 216
			reg = <0x01c2005c 0x4>;
			clocks = <&axi>;
			clock-output-names = "axi_dram";
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
217
			compatible = "allwinner,sun4i-a10-ahb-clk";
218 219
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
220
			clock-output-names = "ahb";
221 222
		};

223
		ahb_gates: clk@01c20060 {
224
			#clock-cells = <1>;
225
			compatible = "allwinner,sun4i-a10-ahb-gates-clk";
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1", "ahb_ss",
				"ahb_dma", "ahb_bist", "ahb_mmc0", "ahb_mmc1",
				"ahb_mmc2", "ahb_mmc3", "ahb_ms", "ahb_nand",
				"ahb_sdram", "ahb_ace",	"ahb_emac", "ahb_ts",
				"ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_spi3",
				"ahb_pata", "ahb_sata", "ahb_gps", "ahb_ve",
				"ahb_tvd", "ahb_tve0", "ahb_tve1", "ahb_lcd0",
				"ahb_lcd1", "ahb_csi0", "ahb_csi1", "ahb_hdmi",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_mp", "ahb_mali400";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
243
			compatible = "allwinner,sun4i-a10-apb0-clk";
244 245
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
246
			clock-output-names = "apb0";
247 248
		};

249
		apb0_gates: clk@01c20068 {
250
			#clock-cells = <1>;
251
			compatible = "allwinner,sun4i-a10-apb0-gates-clk";
252 253 254 255 256 257 258
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis", "apb0_pio", "apb0_ir0",
				"apb0_ir1", "apb0_keypad";
		};

E
Emilio López 已提交
259
		apb1: clk@01c20058 {
260
			#clock-cells = <0>;
261
			compatible = "allwinner,sun4i-a10-apb1-clk";
262
			reg = <0x01c20058 0x4>;
E
Emilio López 已提交
263
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
264
			clock-output-names = "apb1";
265 266
		};

267
		apb1_gates: clk@01c2006c {
268
			#clock-cells = <1>;
269
			compatible = "allwinner,sun4i-a10-apb1-gates-clk";
270 271 272 273 274 275 276 277 278
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_can", "apb1_scr",
				"apb1_ps20", "apb1_ps21", "apb1_uart0",
				"apb1_uart1", "apb1_uart2", "apb1_uart3",
				"apb1_uart4", "apb1_uart5", "apb1_uart6",
				"apb1_uart7";
		};
E
Emilio López 已提交
279 280 281

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
282
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
283 284 285 286 287 288 289
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
290
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
291 292 293 294 295 296
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
297 298
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
299 300
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
301 302 303
			clock-output-names = "mmc0",
					     "mmc0_output",
					     "mmc0_sample";
E
Emilio López 已提交
304 305 306
		};

		mmc1_clk: clk@01c2008c {
307 308
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
309 310
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
311 312 313
			clock-output-names = "mmc1",
					     "mmc1_output",
					     "mmc1_sample";
E
Emilio López 已提交
314 315 316
		};

		mmc2_clk: clk@01c20090 {
317 318
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
319 320
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
321 322 323
			clock-output-names = "mmc2",
					     "mmc2_output",
					     "mmc2_sample";
E
Emilio López 已提交
324 325 326
		};

		mmc3_clk: clk@01c20094 {
327 328
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
329 330
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
331 332 333
			clock-output-names = "mmc3",
					     "mmc3_output",
					     "mmc3_sample";
E
Emilio López 已提交
334 335 336 337
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
338
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
339 340 341 342 343 344 345
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
346
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
347 348 349 350 351 352 353
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
354
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
355 356 357 358 359 360 361
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
362
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
363 364 365 366 367 368 369
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
370
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
371 372 373 374 375 376 377
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
378
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
379 380 381 382 383 384 385
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
386
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
387 388 389 390 391 392 393
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
394
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
395 396 397 398 399
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

400 401 402 403 404 405 406 407 408
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
409 410
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
411
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
412 413 414 415
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
416 417
	};

418
	soc@01c00000 {
419 420 421 422 423
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

424 425 426 427 428 429 430 431
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <27>;
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

432 433 434 435 436 437
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <10>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
438 439
			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
			       <&dma SUN4I_DMA_DEDICATED 26>;
440
			dma-names = "rx", "tx";
441 442 443 444 445 446 447 448 449 450 451
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <11>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
452 453
			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
			       <&dma SUN4I_DMA_DEDICATED 8>;
454
			dma-names = "rx", "tx";
455 456 457 458 459
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

460
		emac: ethernet@01c0b000 {
461
			compatible = "allwinner,sun4i-a10-emac";
462 463 464 465 466 467
			reg = <0x01c0b000 0x1000>;
			interrupts = <55>;
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

468
		mdio: mdio@01c0b080 {
469
			compatible = "allwinner,sun4i-a10-mdio";
470 471 472 473 474 475
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

476 477 478
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c0f000 0x1000>;
479 480 481 482 483 484 485 486
			clocks = <&ahb_gates 8>,
				 <&mmc0_clk 0>,
				 <&mmc0_clk 1>,
				 <&mmc0_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
487 488 489 490 491 492 493
			interrupts = <32>;
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c10000 0x1000>;
494 495 496 497 498 499 500 501
			clocks = <&ahb_gates 9>,
				 <&mmc1_clk 0>,
				 <&mmc1_clk 1>,
				 <&mmc1_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
502 503 504 505 506 507 508
			interrupts = <33>;
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c11000 0x1000>;
509 510 511 512 513 514 515 516
			clocks = <&ahb_gates 10>,
				 <&mmc2_clk 0>,
				 <&mmc2_clk 1>,
				 <&mmc2_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
517 518 519 520 521 522 523
			interrupts = <34>;
			status = "disabled";
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c12000 0x1000>;
524 525 526 527 528 529 530 531
			clocks = <&ahb_gates 11>,
				 <&mmc3_clk 0>,
				 <&mmc3_clk 1>,
				 <&mmc3_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
532 533 534 535
			interrupts = <35>;
			status = "disabled";
		};

536 537 538 539 540 541 542
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
543 544
			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <39>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <64>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

568 569 570 571 572 573
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <12>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
574 575
			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
			       <&dma SUN4I_DMA_DEDICATED 28>;
576
			dma-names = "rx", "tx";
577 578 579 580 581
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

582 583 584 585 586 587 588 589
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <56>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <40>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <65>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

610 611 612 613 614 615
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <50>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
616 617
			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
			       <&dma SUN4I_DMA_DEDICATED 30>;
618
			dma-names = "rx", "tx";
619 620 621 622 623
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

624
		intc: interrupt-controller@01c20400 {
625
			compatible = "allwinner,sun4i-a10-ic";
626 627 628 629 630
			reg = <0x01c20400 0x400>;
			interrupt-controller;
			#interrupt-cells = <1>;
		};

631
		pio: pinctrl@01c20800 {
632 633
			compatible = "allwinner,sun4i-a10-pinctrl";
			reg = <0x01c20800 0x400>;
634
			interrupts = <28>;
635
			clocks = <&apb0_gates 5>;
636
			gpio-controller;
637
			interrupt-controller;
638
			#interrupt-cells = <2>;
639
			#size-cells = <0>;
640
			#gpio-cells = <3>;
641

642 643 644
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
645 646
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
647 648 649 650 651
			};

			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
652 653
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
654 655
			};

656 657 658
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
659 660
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
661 662 663 664 665
			};

			uart0_pins_b: uart0@1 {
				allwinner,pins = "PF2", "PF4";
				allwinner,function = "uart0";
666 667
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
668 669 670 671 672
			};

			uart1_pins_a: uart1@0 {
				allwinner,pins = "PA10", "PA11";
				allwinner,function = "uart1";
673 674
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
675
			};
676 677 678 679

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
680 681
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
682 683 684 685 686
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
687 688
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
689 690 691 692 693
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
694 695
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
696
			};
697

698 699 700 701 702 703 704
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
705 706
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
707
			};
708 709 710 711

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
712 713
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
714 715 716 717 718
			};

			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
719 720
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
721
			};
722 723 724 725

			ir0_pins_a: ir0@0 {
				allwinner,pins = "PB3","PB4";
				allwinner,function = "ir0";
726 727
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
728 729 730 731 732
			};

			ir1_pins_a: ir1@0 {
				allwinner,pins = "PB22","PB23";
				allwinner,function = "ir1";
733 734
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
735
			};
736 737 738 739

			spi0_pins_a: spi0@0 {
				allwinner,pins = "PI10", "PI11", "PI12", "PI13";
				allwinner,function = "spi0";
740 741
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
742 743 744 745 746
			};

			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
747 748
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
749 750 751 752 753
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PB14", "PB15", "PB16", "PB17";
				allwinner,function = "spi2";
754 755
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
756 757 758 759 760
			};

			spi2_pins_b: spi2@1 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
761 762
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
763
			};
764 765 766 767 768 769 770 771 772 773 774 775 776

			ps20_pins_a: ps20@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "ps2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			ps21_pins_a: ps21@0 {
				allwinner,pins = "PH12", "PH13";
				allwinner,function = "ps2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
777
			};
778
		};
779

780
		timer@01c20c00 {
781
			compatible = "allwinner,sun4i-a10-timer";
782 783 784 785 786 787
			reg = <0x01c20c00 0x90>;
			interrupts = <22>;
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
788
			compatible = "allwinner,sun4i-a10-wdt";
789 790 791
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
792
		rtc: rtc@01c20d00 {
793
			compatible = "allwinner,sun4i-a10-rtc";
C
Carlo Caione 已提交
794 795 796 797
			reg = <0x01c20d00 0x20>;
			interrupts = <24>;
		};

798 799 800 801 802 803 804 805
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun4i-a10-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
		ir0: ir@01c21800 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
			interrupts = <5>;
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
			interrupts = <6>;
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

H
Hans de Goede 已提交
824 825 826 827 828 829 830
		lradc: lradc@01c22800 {
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <31>;
			status = "disabled";
		};

831
		sid: eeprom@01c23800 {
832
			compatible = "allwinner,sun4i-a10-sid";
833 834 835
			reg = <0x01c23800 0x10>;
		};

836
		rtp: rtp@01c25000 {
837
			compatible = "allwinner,sun4i-a10-ts";
838 839
			reg = <0x01c25000 0x100>;
			interrupts = <29>;
840
			#thermal-sensor-cells = <0>;
841 842
		};

843 844 845 846 847 848
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
			interrupts = <1>;
			reg-shift = <2>;
			reg-io-width = <4>;
849
			clocks = <&apb1_gates 16>;
850 851
			status = "disabled";
		};
852

853 854 855 856 857 858 859 860 861 862
		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
			interrupts = <2>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 17>;
			status = "disabled";
		};

863 864 865 866 867 868
		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
			interrupts = <3>;
			reg-shift = <2>;
			reg-io-width = <4>;
869
			clocks = <&apb1_gates 18>;
870 871 872
			status = "disabled";
		};

873 874 875 876 877 878 879 880 881 882
		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
			interrupts = <4>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 19>;
			status = "disabled";
		};

883 884 885 886 887 888
		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
			interrupts = <17>;
			reg-shift = <2>;
			reg-io-width = <4>;
889
			clocks = <&apb1_gates 20>;
890 891 892 893 894 895 896 897 898
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
			interrupts = <18>;
			reg-shift = <2>;
			reg-io-width = <4>;
899
			clocks = <&apb1_gates 21>;
900 901 902 903 904 905 906 907 908
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
			interrupts = <19>;
			reg-shift = <2>;
			reg-io-width = <4>;
909
			clocks = <&apb1_gates 22>;
910 911 912 913 914 915 916 917 918
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
			interrupts = <20>;
			reg-shift = <2>;
			reg-io-width = <4>;
919
			clocks = <&apb1_gates 23>;
920 921
			status = "disabled";
		};
922 923

		i2c0: i2c@01c2ac00 {
924
			compatible = "allwinner,sun4i-a10-i2c";
925 926 927 928
			reg = <0x01c2ac00 0x400>;
			interrupts = <7>;
			clocks = <&apb1_gates 0>;
			status = "disabled";
929 930
			#address-cells = <1>;
			#size-cells = <0>;
931 932 933
		};

		i2c1: i2c@01c2b000 {
934
			compatible = "allwinner,sun4i-a10-i2c";
935 936 937 938
			reg = <0x01c2b000 0x400>;
			interrupts = <8>;
			clocks = <&apb1_gates 1>;
			status = "disabled";
939 940
			#address-cells = <1>;
			#size-cells = <0>;
941 942 943
		};

		i2c2: i2c@01c2b400 {
944
			compatible = "allwinner,sun4i-a10-i2c";
945 946 947 948
			reg = <0x01c2b400 0x400>;
			interrupts = <9>;
			clocks = <&apb1_gates 2>;
			status = "disabled";
949 950
			#address-cells = <1>;
			#size-cells = <0>;
951
		};
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967

		ps20: ps2@01c2a000 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a000 0x400>;
			interrupts = <62>;
			clocks = <&apb1_gates 6>;
			status = "disabled";
		};

		ps21: ps2@01c2a400 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a400 0x400>;
			interrupts = <63>;
			clocks = <&apb1_gates 7>;
			status = "disabled";
		};
968
	};
969
};