sun4i-a10.dtsi 21.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2012 Stefan Roese
 * Stefan Roese <sr@denx.de>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include "skeleton.dtsi"
14

15
#include <dt-bindings/dma/sun4i-a10.h>
16
#include <dt-bindings/pinctrl/sun4i-a10.h>
17

18
/ {
19 20
	interrupt-parent = <&intc>;

E
Emilio López 已提交
21 22
	aliases {
		ethernet0 = &emac;
23 24
		serial0 = &uart0;
		serial1 = &uart1;
25 26 27 28 29 30
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
		serial6 = &uart6;
		serial7 = &uart7;
E
Emilio López 已提交
31 32
	};

H
Hans de Goede 已提交
33 34 35 36 37
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

38 39 40
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
41 42
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>;
H
Hans de Goede 已提交
43 44
			status = "disabled";
		};
45 46 47 48 49 50 51 52

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>, <&ahb_gates 46>;
			status = "disabled";
		};
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70

		framebuffer@2 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>,
				 <&ahb_gates 46>;
			status = "disabled";
		};

		framebuffer@3 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
			clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
				 <&ahb_gates 44>, <&ahb_gates 46>;
			status = "disabled";
		};
H
Hans de Goede 已提交
71 72
	};

73
	cpus {
74 75
		#address-cells = <1>;
		#size-cells = <0>;
76
		cpu0: cpu@0 {
77
			device_type = "cpu";
78
			compatible = "arm,cortex-a8";
79
			reg = <0x0>;
80 81 82 83 84 85 86 87 88 89 90 91 92
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz    uV */
				1056000 1500000
				1008000 1400000
				912000  1350000
				864000  1300000
				624000  1250000
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
			cooling-max-level = <4>;
93 94 95
		};
	};

96 97 98
	memory {
		reg = <0x40000000 0x80000000>;
	};
99

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		/*
		 * This is a dummy clock, to be used as placeholder on
		 * other mux clocks when a specific parent clock is not
		 * yet implemented. It should be dropped when the driver
		 * is complete.
		 */
		dummy: dummy {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

117
		osc24M: clk@01c20050 {
118
			#clock-cells = <0>;
119
			compatible = "allwinner,sun4i-a10-osc-clk";
120
			reg = <0x01c20050 0x4>;
121
			clock-frequency = <24000000>;
122
			clock-output-names = "osc24M";
123 124
		};

125
		osc32k: clk@0 {
126 127 128
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
129
			clock-output-names = "osc32k";
130 131
		};

132
		pll1: clk@01c20000 {
133
			#clock-cells = <0>;
134
			compatible = "allwinner,sun4i-a10-pll1-clk";
135 136
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
137
			clock-output-names = "pll1";
138 139
		};

140
		pll4: clk@01c20018 {
E
Emilio López 已提交
141
			#clock-cells = <0>;
142
			compatible = "allwinner,sun4i-a10-pll1-clk";
E
Emilio López 已提交
143 144
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
145
			clock-output-names = "pll4";
E
Emilio López 已提交
146 147
		};

148
		pll5: clk@01c20020 {
149
			#clock-cells = <1>;
150
			compatible = "allwinner,sun4i-a10-pll5-clk";
151 152 153 154 155
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

156
		pll6: clk@01c20028 {
157
			#clock-cells = <1>;
158
			compatible = "allwinner,sun4i-a10-pll6-clk";
159 160 161 162 163
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
		};

164 165 166
		/* dummy is 200M */
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
167
			compatible = "allwinner,sun4i-a10-cpu-clk";
168 169
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
170
			clock-output-names = "cpu";
171 172 173 174
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
175
			compatible = "allwinner,sun4i-a10-axi-clk";
176 177
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
178
			clock-output-names = "axi";
179 180
		};

181
		axi_gates: clk@01c2005c {
182
			#clock-cells = <1>;
183
			compatible = "allwinner,sun4i-a10-axi-gates-clk";
184 185 186 187 188 189 190
			reg = <0x01c2005c 0x4>;
			clocks = <&axi>;
			clock-output-names = "axi_dram";
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
191
			compatible = "allwinner,sun4i-a10-ahb-clk";
192 193
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
194
			clock-output-names = "ahb";
195 196
		};

197
		ahb_gates: clk@01c20060 {
198
			#clock-cells = <1>;
199
			compatible = "allwinner,sun4i-a10-ahb-gates-clk";
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1", "ahb_ss",
				"ahb_dma", "ahb_bist", "ahb_mmc0", "ahb_mmc1",
				"ahb_mmc2", "ahb_mmc3", "ahb_ms", "ahb_nand",
				"ahb_sdram", "ahb_ace",	"ahb_emac", "ahb_ts",
				"ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_spi3",
				"ahb_pata", "ahb_sata", "ahb_gps", "ahb_ve",
				"ahb_tvd", "ahb_tve0", "ahb_tve1", "ahb_lcd0",
				"ahb_lcd1", "ahb_csi0", "ahb_csi1", "ahb_hdmi",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_mp", "ahb_mali400";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
217
			compatible = "allwinner,sun4i-a10-apb0-clk";
218 219
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
220
			clock-output-names = "apb0";
221 222
		};

223
		apb0_gates: clk@01c20068 {
224
			#clock-cells = <1>;
225
			compatible = "allwinner,sun4i-a10-apb0-gates-clk";
226 227 228 229 230 231 232
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis", "apb0_pio", "apb0_ir0",
				"apb0_ir1", "apb0_keypad";
		};

E
Emilio López 已提交
233
		apb1: clk@01c20058 {
234
			#clock-cells = <0>;
235
			compatible = "allwinner,sun4i-a10-apb1-clk";
236
			reg = <0x01c20058 0x4>;
E
Emilio López 已提交
237
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
238
			clock-output-names = "apb1";
239 240
		};

241
		apb1_gates: clk@01c2006c {
242
			#clock-cells = <1>;
243
			compatible = "allwinner,sun4i-a10-apb1-gates-clk";
244 245 246 247 248 249 250 251 252
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_can", "apb1_scr",
				"apb1_ps20", "apb1_ps21", "apb1_uart0",
				"apb1_uart1", "apb1_uart2", "apb1_uart3",
				"apb1_uart4", "apb1_uart5", "apb1_uart6",
				"apb1_uart7";
		};
E
Emilio López 已提交
253 254 255

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
256
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
257 258 259 260 261 262 263
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
264
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
265 266 267 268 269 270 271
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
272
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
273 274 275 276 277 278 279
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
280
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
281 282 283 284 285 286 287
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
288
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
289 290 291 292 293 294 295
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		mmc3_clk: clk@01c20094 {
			#clock-cells = <0>;
296
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
297 298 299 300 301 302 303
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc3";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
304
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
305 306 307 308 309 310 311
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
312
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
313 314 315 316 317 318 319
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
320
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
321 322 323 324 325 326 327
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
328
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
329 330 331 332 333 334 335
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
336
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
337 338 339 340 341 342 343
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
344
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
345 346 347 348 349 350 351
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
352
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
353 354 355 356 357 358 359
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
360
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
361 362 363 364 365
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

366 367 368 369 370 371 372 373 374
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
375 376
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
377
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
378 379 380 381
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
382 383
	};

384
	soc@01c00000 {
385 386 387 388 389
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

390 391 392 393 394 395 396 397
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <27>;
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

398 399 400 401 402 403
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <10>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
404 405
			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
			       <&dma SUN4I_DMA_DEDICATED 26>;
406
			dma-names = "rx", "tx";
407 408 409 410 411 412 413 414 415 416 417
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <11>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
418 419
			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
			       <&dma SUN4I_DMA_DEDICATED 8>;
420
			dma-names = "rx", "tx";
421 422 423 424 425
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

426
		emac: ethernet@01c0b000 {
427
			compatible = "allwinner,sun4i-a10-emac";
428 429 430 431 432 433 434
			reg = <0x01c0b000 0x1000>;
			interrupts = <55>;
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
435
			compatible = "allwinner,sun4i-a10-mdio";
436 437 438 439 440 441
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c0f000 0x1000>;
			clocks = <&ahb_gates 8>, <&mmc0_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <32>;
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c10000 0x1000>;
			clocks = <&ahb_gates 9>, <&mmc1_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <33>;
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c11000 0x1000>;
			clocks = <&ahb_gates 10>, <&mmc2_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <34>;
			status = "disabled";
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c12000 0x1000>;
			clocks = <&ahb_gates 11>, <&mmc3_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <35>;
			status = "disabled";
		};

478 479 480 481 482 483 484
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
485 486
			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <39>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <64>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

510 511 512 513 514 515
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <12>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
516 517
			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
			       <&dma SUN4I_DMA_DEDICATED 28>;
518
			dma-names = "rx", "tx";
519 520 521 522 523
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

524 525 526 527 528 529 530 531
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <56>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <40>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <65>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

552 553 554 555 556 557
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <50>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
558 559
			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
			       <&dma SUN4I_DMA_DEDICATED 30>;
560
			dma-names = "rx", "tx";
561 562 563 564 565
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

566
		intc: interrupt-controller@01c20400 {
567
			compatible = "allwinner,sun4i-a10-ic";
568 569 570 571 572
			reg = <0x01c20400 0x400>;
			interrupt-controller;
			#interrupt-cells = <1>;
		};

573
		pio: pinctrl@01c20800 {
574 575
			compatible = "allwinner,sun4i-a10-pinctrl";
			reg = <0x01c20800 0x400>;
576
			interrupts = <28>;
577
			clocks = <&apb0_gates 5>;
578
			gpio-controller;
579
			interrupt-controller;
580
			#interrupt-cells = <2>;
581
			#size-cells = <0>;
582
			#gpio-cells = <3>;
583

584 585 586
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
587 588
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
589 590 591 592 593
			};

			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
594 595
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
596 597
			};

598 599 600
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
601 602
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
603 604 605 606 607
			};

			uart0_pins_b: uart0@1 {
				allwinner,pins = "PF2", "PF4";
				allwinner,function = "uart0";
608 609
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
610 611 612 613 614
			};

			uart1_pins_a: uart1@0 {
				allwinner,pins = "PA10", "PA11";
				allwinner,function = "uart1";
615 616
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
617
			};
618 619 620 621

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
622 623
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
624 625 626 627 628
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
629 630
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
631 632 633 634 635
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
636 637
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
638
			};
639

640 641 642 643 644 645 646
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
647 648
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
649
			};
650 651 652 653

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
654 655
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
656 657 658 659 660
			};

			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
661 662
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
663
			};
664 665 666 667

			ir0_pins_a: ir0@0 {
				allwinner,pins = "PB3","PB4";
				allwinner,function = "ir0";
668 669
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
670 671 672 673 674
			};

			ir1_pins_a: ir1@0 {
				allwinner,pins = "PB22","PB23";
				allwinner,function = "ir1";
675 676
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
677
			};
678 679 680 681

			spi0_pins_a: spi0@0 {
				allwinner,pins = "PI10", "PI11", "PI12", "PI13";
				allwinner,function = "spi0";
682 683
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
684 685 686 687 688
			};

			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
689 690
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
691 692 693 694 695
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PB14", "PB15", "PB16", "PB17";
				allwinner,function = "spi2";
696 697
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
698 699 700 701 702
			};

			spi2_pins_b: spi2@1 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
703 704
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
705
			};
706
		};
707

708
		timer@01c20c00 {
709
			compatible = "allwinner,sun4i-a10-timer";
710 711 712 713 714 715
			reg = <0x01c20c00 0x90>;
			interrupts = <22>;
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
716
			compatible = "allwinner,sun4i-a10-wdt";
717 718 719
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
720
		rtc: rtc@01c20d00 {
721
			compatible = "allwinner,sun4i-a10-rtc";
C
Carlo Caione 已提交
722 723 724 725
			reg = <0x01c20d00 0x20>;
			interrupts = <24>;
		};

726 727 728 729 730 731 732 733
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun4i-a10-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
		ir0: ir@01c21800 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
			interrupts = <5>;
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
			interrupts = <6>;
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

H
Hans de Goede 已提交
752 753 754 755 756 757 758
		lradc: lradc@01c22800 {
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <31>;
			status = "disabled";
		};

759
		sid: eeprom@01c23800 {
760
			compatible = "allwinner,sun4i-a10-sid";
761 762 763
			reg = <0x01c23800 0x10>;
		};

764
		rtp: rtp@01c25000 {
765
			compatible = "allwinner,sun4i-a10-ts";
766 767
			reg = <0x01c25000 0x100>;
			interrupts = <29>;
768
			#thermal-sensor-cells = <0>;
769 770
		};

771 772 773 774 775 776
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
			interrupts = <1>;
			reg-shift = <2>;
			reg-io-width = <4>;
777
			clocks = <&apb1_gates 16>;
778 779
			status = "disabled";
		};
780

781 782 783 784 785 786 787 788 789 790
		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
			interrupts = <2>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 17>;
			status = "disabled";
		};

791 792 793 794 795 796
		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
			interrupts = <3>;
			reg-shift = <2>;
			reg-io-width = <4>;
797
			clocks = <&apb1_gates 18>;
798 799 800
			status = "disabled";
		};

801 802 803 804 805 806 807 808 809 810
		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
			interrupts = <4>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 19>;
			status = "disabled";
		};

811 812 813 814 815 816
		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
			interrupts = <17>;
			reg-shift = <2>;
			reg-io-width = <4>;
817
			clocks = <&apb1_gates 20>;
818 819 820 821 822 823 824 825 826
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
			interrupts = <18>;
			reg-shift = <2>;
			reg-io-width = <4>;
827
			clocks = <&apb1_gates 21>;
828 829 830 831 832 833 834 835 836
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
			interrupts = <19>;
			reg-shift = <2>;
			reg-io-width = <4>;
837
			clocks = <&apb1_gates 22>;
838 839 840 841 842 843 844 845 846
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
			interrupts = <20>;
			reg-shift = <2>;
			reg-io-width = <4>;
847
			clocks = <&apb1_gates 23>;
848 849
			status = "disabled";
		};
850 851

		i2c0: i2c@01c2ac00 {
852
			compatible = "allwinner,sun4i-a10-i2c";
853 854 855 856
			reg = <0x01c2ac00 0x400>;
			interrupts = <7>;
			clocks = <&apb1_gates 0>;
			status = "disabled";
857 858
			#address-cells = <1>;
			#size-cells = <0>;
859 860 861
		};

		i2c1: i2c@01c2b000 {
862
			compatible = "allwinner,sun4i-a10-i2c";
863 864 865 866
			reg = <0x01c2b000 0x400>;
			interrupts = <8>;
			clocks = <&apb1_gates 1>;
			status = "disabled";
867 868
			#address-cells = <1>;
			#size-cells = <0>;
869 870 871
		};

		i2c2: i2c@01c2b400 {
872
			compatible = "allwinner,sun4i-a10-i2c";
873 874 875 876
			reg = <0x01c2b400 0x400>;
			interrupts = <9>;
			clocks = <&apb1_gates 2>;
			status = "disabled";
877 878
			#address-cells = <1>;
			#size-cells = <0>;
879
		};
880
	};
881
};