io.c 15.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7
/*
 * linux/arch/arm/mach-omap2/io.c
 *
 * OMAP2 I/O mapping code
 *
 * Copyright (C) 2005 Nokia Corporation
8
 * Copyright (C) 2007-2009 Texas Instruments
9 10 11 12
 *
 * Author:
 *	Juha Yrjola <juha.yrjola@nokia.com>
 *	Syed Khasim <x0khasim@ti.com>
13
 *
14
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 16 17 18
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
19
#include <linux/io.h>
20
#include <linux/clk.h>
21

22 23 24
#include <asm/tlb.h>
#include <asm/mach/map.h>

25
#include <linux/omap-dma.h>
26

27
#include "omap_hwmod.h"
28
#include "soc.h"
29
#include "iomap.h"
30
#include "voltage.h"
31
#include "powerdomain.h"
32
#include "clockdomain.h"
33
#include "common.h"
34
#include "clock.h"
35 36
#include "clock2xxx.h"
#include "clock3xxx.h"
37
#include "sdrc.h"
38
#include "control.h"
39
#include "serial.h"
40
#include "sram.h"
41 42
#include "cm2xxx.h"
#include "cm3xxx.h"
43
#include "cm33xx.h"
44
#include "cm44xx.h"
45 46 47 48
#include "prm.h"
#include "cm.h"
#include "prcm_mpu44xx.h"
#include "prminst44xx.h"
49 50
#include "prm2xxx.h"
#include "prm3xxx.h"
51
#include "prm33xx.h"
52
#include "prm44xx.h"
53
#include "opp2xxx.h"
54

55
/*
56
 * omap_clk_soc_init: points to a function that does the SoC-specific
57 58
 * clock initializations
 */
59
static int (*omap_clk_soc_init)(void);
60

61 62 63 64
/*
 * The machine specific code may provide the extra mapping besides the
 * default mapping provided here.
 */
65

66
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
67
static struct map_desc omap24xx_io_desc[] __initdata = {
68 69 70 71 72 73
	{
		.virtual	= L3_24XX_VIRT,
		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
		.length		= L3_24XX_SIZE,
		.type		= MT_DEVICE
	},
74
	{
75 76 77 78
		.virtual	= L4_24XX_VIRT,
		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
		.length		= L4_24XX_SIZE,
		.type		= MT_DEVICE
79
	},
80 81
};

82
#ifdef CONFIG_SOC_OMAP2420
83 84
static struct map_desc omap242x_io_desc[] __initdata = {
	{
85 86 87
		.virtual	= DSP_MEM_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
		.length		= DSP_MEM_2420_SIZE,
88 89 90
		.type		= MT_DEVICE
	},
	{
91 92 93
		.virtual	= DSP_IPI_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
		.length		= DSP_IPI_2420_SIZE,
94
		.type		= MT_DEVICE
95
	},
96
	{
97 98 99
		.virtual	= DSP_MMU_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
		.length		= DSP_MMU_2420_SIZE,
100 101 102 103 104 105
		.type		= MT_DEVICE
	},
};

#endif

106
#ifdef CONFIG_SOC_OMAP2430
107
static struct map_desc omap243x_io_desc[] __initdata = {
108 109 110 111 112 113 114 115 116 117 118 119
	{
		.virtual	= L4_WK_243X_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
		.length		= L4_WK_243X_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
		.length		= OMAP243X_GPMC_SIZE,
		.type		= MT_DEVICE
	},
120 121 122 123 124 125 126 127 128 129 130 131 132
	{
		.virtual	= OMAP243X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
		.length		= OMAP243X_SDRC_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
		.length		= OMAP243X_SMS_SIZE,
		.type		= MT_DEVICE
	},
};
133 134
#endif
#endif
135

136
#ifdef	CONFIG_ARCH_OMAP3
137
static struct map_desc omap34xx_io_desc[] __initdata = {
138
	{
139 140 141
		.virtual	= L3_34XX_VIRT,
		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
		.length		= L3_34XX_SIZE,
142 143 144
		.type		= MT_DEVICE
	},
	{
145 146 147
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
148 149
		.type		= MT_DEVICE
	},
150 151 152 153
	{
		.virtual	= OMAP34XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
		.length		= OMAP34XX_GPMC_SIZE,
154
		.type		= MT_DEVICE
155 156 157 158 159 160 161 162 163 164 165
	},
	{
		.virtual	= OMAP343X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
		.length		= OMAP343X_SMS_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP343X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
		.length		= OMAP343X_SDRC_SIZE,
166
		.type		= MT_DEVICE
167 168 169 170 171 172 173 174 175 176 177 178 179
	},
	{
		.virtual	= L4_PER_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
		.length		= L4_PER_34XX_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= L4_EMU_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
		.length		= L4_EMU_34XX_SIZE,
		.type		= MT_DEVICE
	},
180
};
181
#endif
182

183
#ifdef CONFIG_SOC_TI81XX
184
static struct map_desc omapti81xx_io_desc[] __initdata = {
185 186 187 188 189 190 191 192 193
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	}
};
#endif

194
#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
195
static struct map_desc omapam33xx_io_desc[] __initdata = {
196 197 198 199 200 201
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	},
202 203 204 205 206 207
	{
		.virtual	= L4_WK_AM33XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
		.length		= L4_WK_AM33XX_SIZE,
		.type		= MT_DEVICE
	}
208 209 210
};
#endif

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
#ifdef	CONFIG_ARCH_OMAP4
static struct map_desc omap44xx_io_desc[] __initdata = {
	{
		.virtual	= L3_44XX_VIRT,
		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
		.length		= L3_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
		.length		= L4_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
		.length		= L4_PER_44XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif
233

234
#ifdef CONFIG_SOC_OMAP5
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
static struct map_desc omap54xx_io_desc[] __initdata = {
	{
		.virtual	= L3_54XX_VIRT,
		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
		.length		= L3_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
		.length		= L4_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WK_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
		.length		= L4_WK_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
		.length		= L4_PER_54XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
#ifdef CONFIG_SOC_DRA7XX
static struct map_desc dra7xx_io_desc[] __initdata = {
	{
		.virtual	= L4_CFG_MPU_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_CFG_MPU_DRA7XX_PHYS),
		.length		= L4_CFG_MPU_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L3_MAIN_SN_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L3_MAIN_SN_DRA7XX_PHYS),
		.length		= L3_MAIN_SN_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER1_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER1_DRA7XX_PHYS),
		.length		= L4_PER1_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER2_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER2_DRA7XX_PHYS),
		.length		= L4_PER2_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER3_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER3_DRA7XX_PHYS),
		.length		= L4_PER3_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_CFG_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_CFG_DRA7XX_PHYS),
		.length		= L4_CFG_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WKUP_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WKUP_DRA7XX_PHYS),
		.length		= L4_WKUP_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

310
#ifdef CONFIG_SOC_OMAP2420
311
void __init omap242x_map_io(void)
312
{
313 314
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
315
}
316 317
#endif

318
#ifdef CONFIG_SOC_OMAP2430
319
void __init omap243x_map_io(void)
320
{
321 322
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
323
}
324 325
#endif

326
#ifdef CONFIG_ARCH_OMAP3
327
void __init omap3_map_io(void)
328
{
329
	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
330
}
331
#endif
332

333
#ifdef CONFIG_SOC_TI81XX
334
void __init ti81xx_map_io(void)
335
{
336
	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
337 338 339
}
#endif

340
#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
341
void __init am33xx_map_io(void)
342
{
343
	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
344 345 346
}
#endif

347
#ifdef CONFIG_ARCH_OMAP4
348
void __init omap4_map_io(void)
349
{
350
	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
351
	omap_barriers_init();
352
}
353
#endif
354

355
#ifdef CONFIG_SOC_OMAP5
356
void __init omap5_map_io(void)
357 358
{
	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
359
	omap_barriers_init();
360 361
}
#endif
362 363 364 365 366

#ifdef CONFIG_SOC_DRA7XX
void __init dra7xx_map_io(void)
{
	iotable_init(dra7xx_io_desc, ARRAY_SIZE(dra7xx_io_desc));
367
	omap_barriers_init();
368 369
}
#endif
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
/*
 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
 *
 * Sets the CORE DPLL3 M2 divider to the same value that it's at
 * currently.  This has the effect of setting the SDRC SDRAM AC timing
 * registers to the values currently defined by the kernel.  Currently
 * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
 * or passes along the return value of clk_set_rate().
 */
static int __init _omap2_init_reprogram_sdrc(void)
{
	struct clk *dpll3_m2_ck;
	int v = -EINVAL;
	long rate;

	if (!cpu_is_omap34xx())
		return 0;

	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
390
	if (IS_ERR(dpll3_m2_ck))
391 392 393 394 395 396 397 398 399 400 401 402 403
		return -EINVAL;

	rate = clk_get_rate(dpll3_m2_ck);
	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
	v = clk_set_rate(dpll3_m2_ck, rate);
	if (v)
		pr_err("dpll3_m2_clk rate change failed: %d\n", v);

	clk_put(dpll3_m2_ck);

	return v;
}

P
Paul Walmsley 已提交
404 405 406 407 408
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
{
	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
}

409
static void __init __maybe_unused omap_hwmod_init_postsetup(void)
410
{
411
	u8 postsetup_state = _HWMOD_STATE_DEFAULT;
P
Paul Walmsley 已提交
412 413 414

	/* Set the default postsetup state for all hwmods */
	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
415 416
}

417
#ifdef CONFIG_SOC_OMAP2420
418 419
void __init omap2420_init_early(void)
{
420 421 422
	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
423
	omap2_control_base_init();
424
	omap2xxx_check_revision();
425
	omap2_prcm_base_init();
426 427 428 429 430
	omap2xxx_voltagedomains_init();
	omap242x_powerdomains_init();
	omap242x_clockdomains_init();
	omap2420_hwmod_init();
	omap_hwmod_init_postsetup();
431 432
	omap_clk_soc_init = omap2420_dt_clk_init;
	rate_table = omap2420_rate_table;
433
}
434 435 436

void __init omap2420_init_late(void)
{
437
	omap_pm_soc_init = omap2_pm_init;
438
}
439
#endif
440

441
#ifdef CONFIG_SOC_OMAP2430
442 443
void __init omap2430_init_early(void)
{
444 445 446
	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
447
	omap2_control_base_init();
448
	omap2xxx_check_revision();
449
	omap2_prcm_base_init();
450 451 452 453 454
	omap2xxx_voltagedomains_init();
	omap243x_powerdomains_init();
	omap243x_clockdomains_init();
	omap2430_hwmod_init();
	omap_hwmod_init_postsetup();
455 456
	omap_clk_soc_init = omap2430_dt_clk_init;
	rate_table = omap2430_rate_table;
457
}
458 459 460

void __init omap2430_init_late(void)
{
461
	omap_pm_soc_init = omap2_pm_init;
462
}
463
#endif
464 465 466 467 468

/*
 * Currently only board-omap3beagle.c should call this because of the
 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
 */
469
#ifdef CONFIG_ARCH_OMAP3
470 471
void __init omap3_init_early(void)
{
472 473 474
	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
475
	omap2_control_base_init();
476 477
	omap3xxx_check_revision();
	omap3xxx_check_features();
478
	omap2_prcm_base_init();
479 480 481 482 483
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
484 485 486 487
}

void __init omap3430_init_early(void)
{
488
	omap3_init_early();
489
	omap_clk_soc_init = omap3430_dt_clk_init;
490 491 492 493
}

void __init omap35xx_init_early(void)
{
494
	omap3_init_early();
495
	omap_clk_soc_init = omap3430_dt_clk_init;
496 497 498 499
}

void __init omap3630_init_early(void)
{
500
	omap3_init_early();
501
	omap_clk_soc_init = omap3630_dt_clk_init;
502 503 504 505
}

void __init am35xx_init_early(void)
{
506
	omap3_init_early();
507
	omap_clk_soc_init = am35xx_dt_clk_init;
508 509
}

510 511
void __init omap3_init_late(void)
{
512
	omap_pm_soc_init = omap3_pm_init;
513 514 515 516
}

void __init ti81xx_init_late(void)
{
517
	omap_pm_soc_init = omap_pm_nop_init;
518
}
519
#endif
520

521 522 523 524 525
#ifdef CONFIG_SOC_TI81XX
void __init ti814x_init_early(void)
{
	omap2_set_globals_tap(TI814X_CLASS,
			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
526
	omap2_control_base_init();
527 528
	omap3xxx_check_revision();
	ti81xx_check_features();
529
	omap2_prcm_base_init();
530 531
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
532
	ti814x_clockdomains_init();
533
	dm814x_hwmod_init();
534
	omap_hwmod_init_postsetup();
535
	omap_clk_soc_init = dm814x_dt_clk_init;
536 537 538 539 540 541
}

void __init ti816x_init_early(void)
{
	omap2_set_globals_tap(TI816X_CLASS,
			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
542
	omap2_control_base_init();
543 544
	omap3xxx_check_revision();
	ti81xx_check_features();
545
	omap2_prcm_base_init();
546 547
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
548
	ti816x_clockdomains_init();
549
	dm816x_hwmod_init();
550
	omap_hwmod_init_postsetup();
551
	omap_clk_soc_init = dm816x_dt_clk_init;
552 553 554
}
#endif

555 556 557
#ifdef CONFIG_SOC_AM33XX
void __init am33xx_init_early(void)
{
558 559
	omap2_set_globals_tap(AM335X_CLASS,
			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
560
	omap2_control_base_init();
561
	omap3xxx_check_revision();
562
	am33xx_check_features();
563
	omap2_prcm_base_init();
564
	am33xx_powerdomains_init();
565
	am33xx_clockdomains_init();
566 567
	am33xx_hwmod_init();
	omap_hwmod_init_postsetup();
568
	omap_clk_soc_init = am33xx_dt_clk_init;
569
}
570 571 572

void __init am33xx_init_late(void)
{
573
	omap_pm_soc_init = amx3_common_pm_init;
574
}
575 576
#endif

A
Afzal Mohammed 已提交
577 578 579 580 581
#ifdef CONFIG_SOC_AM43XX
void __init am43xx_init_early(void)
{
	omap2_set_globals_tap(AM335X_CLASS,
			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
582
	omap2_control_base_init();
A
Afzal Mohammed 已提交
583
	omap3xxx_check_revision();
584
	am33xx_check_features();
585
	omap2_prcm_base_init();
A
Ambresh K 已提交
586 587 588 589
	am43xx_powerdomains_init();
	am43xx_clockdomains_init();
	am43xx_hwmod_init();
	omap_hwmod_init_postsetup();
590
	omap_l2_cache_init();
T
Tero Kristo 已提交
591
	omap_clk_soc_init = am43xx_dt_clk_init;
A
Afzal Mohammed 已提交
592
}
593 594 595

void __init am43xx_init_late(void)
{
596
	omap_pm_soc_init = amx3_common_pm_init;
597
}
A
Afzal Mohammed 已提交
598 599
#endif

600
#ifdef CONFIG_ARCH_OMAP4
601 602
void __init omap4430_init_early(void)
{
603 604
	omap2_set_globals_tap(OMAP443X_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
605
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
606
	omap2_control_base_init();
607 608
	omap4xxx_check_revision();
	omap4xxx_check_features();
609
	omap2_prcm_base_init();
610
	omap4_sar_ram_init();
611
	omap4_mpuss_early_init();
612
	omap4_pm_init_early();
613 614 615 616 617
	omap44xx_voltagedomains_init();
	omap44xx_powerdomains_init();
	omap44xx_clockdomains_init();
	omap44xx_hwmod_init();
	omap_hwmod_init_postsetup();
618
	omap_l2_cache_init();
619
	omap_clk_soc_init = omap4xxx_dt_clk_init;
620
}
621 622 623

void __init omap4430_init_late(void)
{
624
	omap_pm_soc_init = omap4_pm_init;
625
}
626
#endif
627

628 629 630
#ifdef CONFIG_SOC_OMAP5
void __init omap5_init_early(void)
{
631 632
	omap2_set_globals_tap(OMAP54XX_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
633
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
634
	omap2_control_base_init();
635
	omap2_prcm_base_init();
636
	omap5xxx_check_revision();
637
	omap4_sar_ram_init();
T
Tony Lindgren 已提交
638 639
	omap4_mpuss_early_init();
	omap4_pm_init_early();
640 641 642 643 644
	omap54xx_voltagedomains_init();
	omap54xx_powerdomains_init();
	omap54xx_clockdomains_init();
	omap54xx_hwmod_init();
	omap_hwmod_init_postsetup();
645
	omap_clk_soc_init = omap5xxx_dt_clk_init;
646
}
647 648 649

void __init omap5_init_late(void)
{
650
	omap_pm_soc_init = omap4_pm_init;
651
}
652 653
#endif

654 655 656
#ifdef CONFIG_SOC_DRA7XX
void __init dra7xx_init_early(void)
{
657 658
	omap2_set_globals_tap(DRA7XX_CLASS,
			      OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE));
659
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
660
	omap2_control_base_init();
661
	omap4_pm_init_early();
662
	omap2_prcm_base_init();
663
	dra7xxx_check_revision();
664 665 666 667
	dra7xx_powerdomains_init();
	dra7xx_clockdomains_init();
	dra7xx_hwmod_init();
	omap_hwmod_init_postsetup();
T
Tero Kristo 已提交
668
	omap_clk_soc_init = dra7xx_dt_clk_init;
669
}
670 671 672

void __init dra7xx_init_late(void)
{
673
	omap_pm_soc_init = omap4_pm_init;
674
}
675 676 677
#endif


678
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
679 680
				      struct omap_sdrc_params *sdrc_cs1)
{
681 682
	omap_sram_init();

683
	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
684 685 686
		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
		_omap2_init_reprogram_sdrc();
	}
687
}
688 689 690 691 692 693 694 695

int __init omap_clk_init(void)
{
	int ret = 0;

	if (!omap_clk_soc_init)
		return 0;

696 697
	ti_clk_init_features();

698 699
	omap2_clk_setup_ll_ops();

700 701 702
	ret = omap_control_init();
	if (ret)
		return ret;
703

704 705 706
	ret = omap_prcm_init();
	if (ret)
		return ret;
707

708
	of_clk_init(NULL);
709

710
	ti_dt_clk_init_retry_clks();
711

712
	ti_dt_clockdomains_setup();
713 714

	ret = omap_clk_soc_init();
715 716 717

	return ret;
}