io.c 14.5 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/mach-omap2/io.c
 *
 * OMAP2 I/O mapping code
 *
 * Copyright (C) 2005 Nokia Corporation
7
 * Copyright (C) 2007-2009 Texas Instruments
8 9 10 11
 *
 * Author:
 *	Juha Yrjola <juha.yrjola@nokia.com>
 *	Syed Khasim <x0khasim@ti.com>
12
 *
13 14
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
15 16 17 18 19 20 21
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
22
#include <linux/io.h>
23
#include <linux/clk.h>
24

25 26 27
#include <asm/tlb.h>
#include <asm/mach/map.h>

28
#include <plat-omap/dma-omap.h>
29

30
#include "../plat-omap/sram.h"
31
#include <plat/prcm.h>
32

33
#include "omap_hwmod.h"
34
#include "soc.h"
35
#include "iomap.h"
36
#include "voltage.h"
37
#include "powerdomain.h"
38
#include "clockdomain.h"
39
#include "common.h"
40
#include "clock.h"
41 42 43
#include "clock2xxx.h"
#include "clock3xxx.h"
#include "clock44xx.h"
44
#include "omap-pm.h"
45
#include "sdrc.h"
46
#include "control.h"
47
#include "serial.h"
48 49
#include "cm2xxx.h"
#include "cm3xxx.h"
50

51 52 53 54
/*
 * The machine specific code may provide the extra mapping besides the
 * default mapping provided here.
 */
55

56
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
57
static struct map_desc omap24xx_io_desc[] __initdata = {
58 59 60 61 62 63
	{
		.virtual	= L3_24XX_VIRT,
		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
		.length		= L3_24XX_SIZE,
		.type		= MT_DEVICE
	},
64
	{
65 66 67 68
		.virtual	= L4_24XX_VIRT,
		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
		.length		= L4_24XX_SIZE,
		.type		= MT_DEVICE
69
	},
70 71
};

72
#ifdef CONFIG_SOC_OMAP2420
73 74
static struct map_desc omap242x_io_desc[] __initdata = {
	{
75 76 77
		.virtual	= DSP_MEM_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
		.length		= DSP_MEM_2420_SIZE,
78 79 80
		.type		= MT_DEVICE
	},
	{
81 82 83
		.virtual	= DSP_IPI_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
		.length		= DSP_IPI_2420_SIZE,
84
		.type		= MT_DEVICE
85
	},
86
	{
87 88 89
		.virtual	= DSP_MMU_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
		.length		= DSP_MMU_2420_SIZE,
90 91 92 93 94 95
		.type		= MT_DEVICE
	},
};

#endif

96
#ifdef CONFIG_SOC_OMAP2430
97
static struct map_desc omap243x_io_desc[] __initdata = {
98 99 100 101 102 103 104 105 106 107 108 109
	{
		.virtual	= L4_WK_243X_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
		.length		= L4_WK_243X_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
		.length		= OMAP243X_GPMC_SIZE,
		.type		= MT_DEVICE
	},
110 111 112 113 114 115 116 117 118 119 120 121 122
	{
		.virtual	= OMAP243X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
		.length		= OMAP243X_SDRC_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
		.length		= OMAP243X_SMS_SIZE,
		.type		= MT_DEVICE
	},
};
123 124
#endif
#endif
125

126
#ifdef	CONFIG_ARCH_OMAP3
127
static struct map_desc omap34xx_io_desc[] __initdata = {
128
	{
129 130 131
		.virtual	= L3_34XX_VIRT,
		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
		.length		= L3_34XX_SIZE,
132 133 134
		.type		= MT_DEVICE
	},
	{
135 136 137
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
138 139
		.type		= MT_DEVICE
	},
140 141 142 143
	{
		.virtual	= OMAP34XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
		.length		= OMAP34XX_GPMC_SIZE,
144
		.type		= MT_DEVICE
145 146 147 148 149 150 151 152 153 154 155
	},
	{
		.virtual	= OMAP343X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
		.length		= OMAP343X_SMS_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP343X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
		.length		= OMAP343X_SDRC_SIZE,
156
		.type		= MT_DEVICE
157 158 159 160 161 162 163 164 165 166 167 168 169
	},
	{
		.virtual	= L4_PER_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
		.length		= L4_PER_34XX_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= L4_EMU_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
		.length		= L4_EMU_34XX_SIZE,
		.type		= MT_DEVICE
	},
170 171 172 173 174 175 176 177 178
#if defined(CONFIG_DEBUG_LL) &&							\
	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
	{
		.virtual	= ZOOM_UART_VIRT,
		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
		.length		= SZ_1M,
		.type		= MT_DEVICE
	},
#endif
179
};
180
#endif
181

182
#ifdef CONFIG_SOC_TI81XX
183
static struct map_desc omapti81xx_io_desc[] __initdata = {
184 185 186 187 188 189 190 191 192
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	}
};
#endif

193
#ifdef CONFIG_SOC_AM33XX
194
static struct map_desc omapam33xx_io_desc[] __initdata = {
195 196 197 198 199 200
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	},
201 202 203 204 205 206
	{
		.virtual	= L4_WK_AM33XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
		.length		= L4_WK_AM33XX_SIZE,
		.type		= MT_DEVICE
	}
207 208 209
};
#endif

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
#ifdef	CONFIG_ARCH_OMAP4
static struct map_desc omap44xx_io_desc[] __initdata = {
	{
		.virtual	= L3_44XX_VIRT,
		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
		.length		= L3_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
		.length		= L4_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
		.length		= L4_PER_44XX_SIZE,
		.type		= MT_DEVICE,
	},
230 231 232 233 234 235 236 237 238
#ifdef CONFIG_OMAP4_ERRATA_I688
	{
		.virtual	= OMAP4_SRAM_VA,
		.pfn		= __phys_to_pfn(OMAP4_SRAM_PA),
		.length		= PAGE_SIZE,
		.type		= MT_MEMORY_SO,
	},
#endif

239 240
};
#endif
241

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
#ifdef	CONFIG_SOC_OMAP5
static struct map_desc omap54xx_io_desc[] __initdata = {
	{
		.virtual	= L3_54XX_VIRT,
		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
		.length		= L3_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
		.length		= L4_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WK_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
		.length		= L4_WK_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
		.length		= L4_PER_54XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

271
#ifdef CONFIG_SOC_OMAP2420
272
void __init omap242x_map_io(void)
273
{
274 275
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
276
}
277 278
#endif

279
#ifdef CONFIG_SOC_OMAP2430
280
void __init omap243x_map_io(void)
281
{
282 283
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
284
}
285 286
#endif

287
#ifdef CONFIG_ARCH_OMAP3
288
void __init omap3_map_io(void)
289
{
290
	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
291
}
292
#endif
293

294
#ifdef CONFIG_SOC_TI81XX
295
void __init ti81xx_map_io(void)
296
{
297
	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
298 299 300
}
#endif

301
#ifdef CONFIG_SOC_AM33XX
302
void __init am33xx_map_io(void)
303
{
304
	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
305 306 307
}
#endif

308
#ifdef CONFIG_ARCH_OMAP4
309
void __init omap4_map_io(void)
310
{
311
	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
312
	omap_barriers_init();
313
}
314
#endif
315

316
#ifdef CONFIG_SOC_OMAP5
317
void __init omap5_map_io(void)
318 319 320 321
{
	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
}
#endif
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
/*
 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
 *
 * Sets the CORE DPLL3 M2 divider to the same value that it's at
 * currently.  This has the effect of setting the SDRC SDRAM AC timing
 * registers to the values currently defined by the kernel.  Currently
 * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
 * or passes along the return value of clk_set_rate().
 */
static int __init _omap2_init_reprogram_sdrc(void)
{
	struct clk *dpll3_m2_ck;
	int v = -EINVAL;
	long rate;

	if (!cpu_is_omap34xx())
		return 0;

	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
342
	if (IS_ERR(dpll3_m2_ck))
343 344 345 346 347 348 349 350 351 352 353 354 355
		return -EINVAL;

	rate = clk_get_rate(dpll3_m2_ck);
	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
	v = clk_set_rate(dpll3_m2_ck, rate);
	if (v)
		pr_err("dpll3_m2_clk rate change failed: %d\n", v);

	clk_put(dpll3_m2_ck);

	return v;
}

P
Paul Walmsley 已提交
356 357 358 359 360
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
{
	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
}

361
static void __init omap_common_init_early(void)
362
{
363
	omap_init_consistent_dma_size();
364
}
P
Paul Walmsley 已提交
365

366 367 368
static void __init omap_hwmod_init_postsetup(void)
{
	u8 postsetup_state;
P
Paul Walmsley 已提交
369 370 371 372 373 374 375 376

	/* Set the default postsetup state for all hwmods */
#ifdef CONFIG_PM_RUNTIME
	postsetup_state = _HWMOD_STATE_IDLE;
#else
	postsetup_state = _HWMOD_STATE_ENABLED;
#endif
	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
377

378
	omap_pm_if_early_init();
379 380
}

381
#ifdef CONFIG_SOC_OMAP2420
382 383
void __init omap2420_init_early(void)
{
384 385 386 387 388 389 390 391
	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE),
			       NULL, NULL);
392
	omap2xxx_check_revision();
393
	omap2xxx_cm_init();
394 395 396 397 398 399 400
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap242x_powerdomains_init();
	omap242x_clockdomains_init();
	omap2420_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2420_clk_init();
401
}
402 403 404 405 406 407 408

void __init omap2420_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
}
409
#endif
410

411
#ifdef CONFIG_SOC_OMAP2430
412 413
void __init omap2430_init_early(void)
{
414 415 416 417 418 419 420 421
	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE),
			       NULL, NULL);
422
	omap2xxx_check_revision();
423
	omap2xxx_cm_init();
424 425 426 427 428 429 430 431
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap243x_powerdomains_init();
	omap243x_clockdomains_init();
	omap2430_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2430_clk_init();
}
432 433 434 435 436 437 438

void __init omap2430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
}
439
#endif
440 441 442 443 444

/*
 * Currently only board-omap3beagle.c should call this because of the
 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
 */
445
#ifdef CONFIG_ARCH_OMAP3
446 447
void __init omap3_init_early(void)
{
448 449 450 451 452 453 454 455
	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE),
			       NULL, NULL);
456 457
	omap3xxx_check_revision();
	omap3xxx_check_features();
458
	omap3xxx_cm_init();
459 460 461 462 463 464 465
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
466 467 468 469
}

void __init omap3430_init_early(void)
{
470
	omap3_init_early();
471 472 473 474
}

void __init omap35xx_init_early(void)
{
475
	omap3_init_early();
476 477 478 479
}

void __init omap3630_init_early(void)
{
480
	omap3_init_early();
481 482 483 484
}

void __init am35xx_init_early(void)
{
485
	omap3_init_early();
486 487
}

488
void __init ti81xx_init_early(void)
489
{
490 491 492 493 494 495 496
	omap2_set_globals_tap(OMAP343X_CLASS,
			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
			       OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
			       NULL, NULL);
497 498
	omap3xxx_check_revision();
	ti81xx_check_features();
499 500 501 502 503 504 505
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
506
}
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548

void __init omap3_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap3430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap3630_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init am35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init ti81xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}
549
#endif
550

551 552 553
#ifdef CONFIG_SOC_AM33XX
void __init am33xx_init_early(void)
{
554 555 556 557 558 559 560
	omap2_set_globals_tap(AM335X_CLASS,
			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
	omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
			       AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
			       NULL, NULL);
561 562 563
	omap3xxx_check_revision();
	ti81xx_check_features();
	omap_common_init_early();
564
	am33xx_voltagedomains_init();
565
	am33xx_powerdomains_init();
566
	am33xx_clockdomains_init();
567 568
	am33xx_hwmod_init();
	omap_hwmod_init_postsetup();
569
	am33xx_clk_init();
570 571 572
}
#endif

573
#ifdef CONFIG_ARCH_OMAP4
574 575
void __init omap4430_init_early(void)
{
576 577 578 579 580 581 582 583
	omap2_set_globals_tap(OMAP443X_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
				  OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
584 585
	omap4xxx_check_revision();
	omap4xxx_check_features();
586 587 588 589 590 591 592
	omap_common_init_early();
	omap44xx_voltagedomains_init();
	omap44xx_powerdomains_init();
	omap44xx_clockdomains_init();
	omap44xx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap4xxx_clk_init();
593
}
594 595 596 597 598 599 600

void __init omap4430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap4_pm_init();
}
601
#endif
602

603 604 605
#ifdef CONFIG_SOC_OMAP5
void __init omap5_init_early(void)
{
606 607 608 609 610 611 612 613
	omap2_set_globals_tap(OMAP54XX_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
				  OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
614 615 616 617 618
	omap5xxx_check_revision();
	omap_common_init_early();
}
#endif

619
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
620 621
				      struct omap_sdrc_params *sdrc_cs1)
{
622 623
	omap_sram_init();

624
	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
625 626 627
		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
		_omap2_init_reprogram_sdrc();
	}
628
}