io.c 17.0 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/mach-omap2/io.c
 *
 * OMAP2 I/O mapping code
 *
 * Copyright (C) 2005 Nokia Corporation
7
 * Copyright (C) 2007-2009 Texas Instruments
8 9 10 11
 *
 * Author:
 *	Juha Yrjola <juha.yrjola@nokia.com>
 *	Syed Khasim <x0khasim@ti.com>
12
 *
13 14
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
15 16 17 18 19 20 21
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
22
#include <linux/io.h>
23
#include <linux/clk.h>
24

25 26 27
#include <asm/tlb.h>
#include <asm/mach/map.h>

28
#include <linux/omap-dma.h>
29

30
#include "omap_hwmod.h"
31
#include "soc.h"
32
#include "iomap.h"
33
#include "voltage.h"
34
#include "powerdomain.h"
35
#include "clockdomain.h"
36
#include "common.h"
37
#include "clock.h"
38 39
#include "clock2xxx.h"
#include "clock3xxx.h"
40
#include "sdrc.h"
41
#include "control.h"
42
#include "serial.h"
43
#include "sram.h"
44 45
#include "cm2xxx.h"
#include "cm3xxx.h"
46
#include "cm33xx.h"
47
#include "cm44xx.h"
48 49 50 51
#include "prm.h"
#include "cm.h"
#include "prcm_mpu44xx.h"
#include "prminst44xx.h"
52 53
#include "prm2xxx.h"
#include "prm3xxx.h"
54
#include "prm33xx.h"
55
#include "prm44xx.h"
56
#include "opp2xxx.h"
57

58
/*
59
 * omap_clk_soc_init: points to a function that does the SoC-specific
60 61
 * clock initializations
 */
62
static int (*omap_clk_soc_init)(void);
63

64 65 66 67
/*
 * The machine specific code may provide the extra mapping besides the
 * default mapping provided here.
 */
68

69
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
70
static struct map_desc omap24xx_io_desc[] __initdata = {
71 72 73 74 75 76
	{
		.virtual	= L3_24XX_VIRT,
		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
		.length		= L3_24XX_SIZE,
		.type		= MT_DEVICE
	},
77
	{
78 79 80 81
		.virtual	= L4_24XX_VIRT,
		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
		.length		= L4_24XX_SIZE,
		.type		= MT_DEVICE
82
	},
83 84
};

85
#ifdef CONFIG_SOC_OMAP2420
86 87
static struct map_desc omap242x_io_desc[] __initdata = {
	{
88 89 90
		.virtual	= DSP_MEM_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
		.length		= DSP_MEM_2420_SIZE,
91 92 93
		.type		= MT_DEVICE
	},
	{
94 95 96
		.virtual	= DSP_IPI_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
		.length		= DSP_IPI_2420_SIZE,
97
		.type		= MT_DEVICE
98
	},
99
	{
100 101 102
		.virtual	= DSP_MMU_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
		.length		= DSP_MMU_2420_SIZE,
103 104 105 106 107 108
		.type		= MT_DEVICE
	},
};

#endif

109
#ifdef CONFIG_SOC_OMAP2430
110
static struct map_desc omap243x_io_desc[] __initdata = {
111 112 113 114 115 116 117 118 119 120 121 122
	{
		.virtual	= L4_WK_243X_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
		.length		= L4_WK_243X_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
		.length		= OMAP243X_GPMC_SIZE,
		.type		= MT_DEVICE
	},
123 124 125 126 127 128 129 130 131 132 133 134 135
	{
		.virtual	= OMAP243X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
		.length		= OMAP243X_SDRC_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
		.length		= OMAP243X_SMS_SIZE,
		.type		= MT_DEVICE
	},
};
136 137
#endif
#endif
138

139
#ifdef	CONFIG_ARCH_OMAP3
140
static struct map_desc omap34xx_io_desc[] __initdata = {
141
	{
142 143 144
		.virtual	= L3_34XX_VIRT,
		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
		.length		= L3_34XX_SIZE,
145 146 147
		.type		= MT_DEVICE
	},
	{
148 149 150
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
151 152
		.type		= MT_DEVICE
	},
153 154 155 156
	{
		.virtual	= OMAP34XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
		.length		= OMAP34XX_GPMC_SIZE,
157
		.type		= MT_DEVICE
158 159 160 161 162 163 164 165 166 167 168
	},
	{
		.virtual	= OMAP343X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
		.length		= OMAP343X_SMS_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP343X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
		.length		= OMAP343X_SDRC_SIZE,
169
		.type		= MT_DEVICE
170 171 172 173 174 175 176 177 178 179 180 181 182
	},
	{
		.virtual	= L4_PER_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
		.length		= L4_PER_34XX_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= L4_EMU_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
		.length		= L4_EMU_34XX_SIZE,
		.type		= MT_DEVICE
	},
183
};
184
#endif
185

186
#ifdef CONFIG_SOC_TI81XX
187
static struct map_desc omapti81xx_io_desc[] __initdata = {
188 189 190 191 192 193 194 195 196
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	}
};
#endif

197
#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
198
static struct map_desc omapam33xx_io_desc[] __initdata = {
199 200 201 202 203 204
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	},
205 206 207 208 209 210
	{
		.virtual	= L4_WK_AM33XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
		.length		= L4_WK_AM33XX_SIZE,
		.type		= MT_DEVICE
	}
211 212 213
};
#endif

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
#ifdef	CONFIG_ARCH_OMAP4
static struct map_desc omap44xx_io_desc[] __initdata = {
	{
		.virtual	= L3_44XX_VIRT,
		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
		.length		= L3_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
		.length		= L4_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
		.length		= L4_PER_44XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif
236

237
#ifdef CONFIG_SOC_OMAP5
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
static struct map_desc omap54xx_io_desc[] __initdata = {
	{
		.virtual	= L3_54XX_VIRT,
		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
		.length		= L3_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
		.length		= L4_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WK_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
		.length		= L4_WK_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
		.length		= L4_PER_54XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
#ifdef CONFIG_SOC_DRA7XX
static struct map_desc dra7xx_io_desc[] __initdata = {
	{
		.virtual	= L4_CFG_MPU_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_CFG_MPU_DRA7XX_PHYS),
		.length		= L4_CFG_MPU_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L3_MAIN_SN_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L3_MAIN_SN_DRA7XX_PHYS),
		.length		= L3_MAIN_SN_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER1_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER1_DRA7XX_PHYS),
		.length		= L4_PER1_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER2_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER2_DRA7XX_PHYS),
		.length		= L4_PER2_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER3_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER3_DRA7XX_PHYS),
		.length		= L4_PER3_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_CFG_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_CFG_DRA7XX_PHYS),
		.length		= L4_CFG_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WKUP_DRA7XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WKUP_DRA7XX_PHYS),
		.length		= L4_WKUP_DRA7XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

313
#ifdef CONFIG_SOC_OMAP2420
314
void __init omap242x_map_io(void)
315
{
316 317
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
318
}
319 320
#endif

321
#ifdef CONFIG_SOC_OMAP2430
322
void __init omap243x_map_io(void)
323
{
324 325
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
326
}
327 328
#endif

329
#ifdef CONFIG_ARCH_OMAP3
330
void __init omap3_map_io(void)
331
{
332
	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
333
}
334
#endif
335

336
#ifdef CONFIG_SOC_TI81XX
337
void __init ti81xx_map_io(void)
338
{
339
	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
340 341 342
}
#endif

343
#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
344
void __init am33xx_map_io(void)
345
{
346
	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
347 348 349
}
#endif

350
#ifdef CONFIG_ARCH_OMAP4
351
void __init omap4_map_io(void)
352
{
353
	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
354
	omap_barriers_init();
355
}
356
#endif
357

358
#ifdef CONFIG_SOC_OMAP5
359
void __init omap5_map_io(void)
360 361
{
	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
362
	omap_barriers_init();
363 364
}
#endif
365 366 367 368 369

#ifdef CONFIG_SOC_DRA7XX
void __init dra7xx_map_io(void)
{
	iotable_init(dra7xx_io_desc, ARRAY_SIZE(dra7xx_io_desc));
370
	omap_barriers_init();
371 372
}
#endif
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
/*
 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
 *
 * Sets the CORE DPLL3 M2 divider to the same value that it's at
 * currently.  This has the effect of setting the SDRC SDRAM AC timing
 * registers to the values currently defined by the kernel.  Currently
 * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
 * or passes along the return value of clk_set_rate().
 */
static int __init _omap2_init_reprogram_sdrc(void)
{
	struct clk *dpll3_m2_ck;
	int v = -EINVAL;
	long rate;

	if (!cpu_is_omap34xx())
		return 0;

	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
393
	if (IS_ERR(dpll3_m2_ck))
394 395 396 397 398 399 400 401 402 403 404 405 406
		return -EINVAL;

	rate = clk_get_rate(dpll3_m2_ck);
	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
	v = clk_set_rate(dpll3_m2_ck, rate);
	if (v)
		pr_err("dpll3_m2_clk rate change failed: %d\n", v);

	clk_put(dpll3_m2_ck);

	return v;
}

P
Paul Walmsley 已提交
407 408 409 410 411
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
{
	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
}

412
static void __init __maybe_unused omap_hwmod_init_postsetup(void)
413 414
{
	u8 postsetup_state;
P
Paul Walmsley 已提交
415 416

	/* Set the default postsetup state for all hwmods */
417
#ifdef CONFIG_PM
P
Paul Walmsley 已提交
418 419 420 421 422
	postsetup_state = _HWMOD_STATE_IDLE;
#else
	postsetup_state = _HWMOD_STATE_ENABLED;
#endif
	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
423 424
}

425
static void __init __maybe_unused omap_common_late_init(void)
426 427 428 429
{
	omap2_common_pm_late_init();
}

430
#ifdef CONFIG_SOC_OMAP2420
431 432
void __init omap2420_init_early(void)
{
433 434 435
	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
436
	omap2_control_base_init();
437
	omap2xxx_check_revision();
438
	omap2_prcm_base_init();
439 440 441 442 443
	omap2xxx_voltagedomains_init();
	omap242x_powerdomains_init();
	omap242x_clockdomains_init();
	omap2420_hwmod_init();
	omap_hwmod_init_postsetup();
444 445
	omap_clk_soc_init = omap2420_dt_clk_init;
	rate_table = omap2420_rate_table;
446
}
447 448 449

void __init omap2420_init_late(void)
{
450
	omap_common_late_init();
451
	omap2_pm_init();
452
	omap2_clk_enable_autoidle_all();
453
}
454
#endif
455

456
#ifdef CONFIG_SOC_OMAP2430
457 458
void __init omap2430_init_early(void)
{
459 460 461
	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
462
	omap2_control_base_init();
463
	omap2xxx_check_revision();
464
	omap2_prcm_base_init();
465 466 467 468 469
	omap2xxx_voltagedomains_init();
	omap243x_powerdomains_init();
	omap243x_clockdomains_init();
	omap2430_hwmod_init();
	omap_hwmod_init_postsetup();
470 471
	omap_clk_soc_init = omap2430_dt_clk_init;
	rate_table = omap2430_rate_table;
472
}
473 474 475

void __init omap2430_init_late(void)
{
476
	omap_common_late_init();
477
	omap2_pm_init();
478
	omap2_clk_enable_autoidle_all();
479
}
480
#endif
481 482 483 484 485

/*
 * Currently only board-omap3beagle.c should call this because of the
 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
 */
486
#ifdef CONFIG_ARCH_OMAP3
487 488
void __init omap3_init_early(void)
{
489 490 491
	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
492
	omap2_control_base_init();
493 494
	omap3xxx_check_revision();
	omap3xxx_check_features();
495
	omap2_prcm_base_init();
496 497 498 499 500
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
501 502 503 504
}

void __init omap3430_init_early(void)
{
505
	omap3_init_early();
506
	omap_clk_soc_init = omap3430_dt_clk_init;
507 508 509 510
}

void __init omap35xx_init_early(void)
{
511
	omap3_init_early();
512
	omap_clk_soc_init = omap3430_dt_clk_init;
513 514 515 516
}

void __init omap3630_init_early(void)
{
517
	omap3_init_early();
518
	omap_clk_soc_init = omap3630_dt_clk_init;
519 520 521 522
}

void __init am35xx_init_early(void)
{
523
	omap3_init_early();
524
	omap_clk_soc_init = am35xx_dt_clk_init;
525 526
}

527 528
void __init omap3_init_late(void)
{
529
	omap_common_late_init();
530
	omap3_pm_init();
531
	omap2_clk_enable_autoidle_all();
532 533 534 535
}

void __init omap3430_init_late(void)
{
536
	omap_common_late_init();
537
	omap3_pm_init();
538
	omap2_clk_enable_autoidle_all();
539 540 541 542
}

void __init omap35xx_init_late(void)
{
543
	omap_common_late_init();
544
	omap3_pm_init();
545
	omap2_clk_enable_autoidle_all();
546 547 548 549
}

void __init omap3630_init_late(void)
{
550
	omap_common_late_init();
551
	omap3_pm_init();
552
	omap2_clk_enable_autoidle_all();
553 554 555 556
}

void __init am35xx_init_late(void)
{
557
	omap_common_late_init();
558
	omap3_pm_init();
559
	omap2_clk_enable_autoidle_all();
560 561 562 563
}

void __init ti81xx_init_late(void)
{
564
	omap_common_late_init();
565
	omap2_clk_enable_autoidle_all();
566
}
567
#endif
568

569 570 571 572 573
#ifdef CONFIG_SOC_TI81XX
void __init ti814x_init_early(void)
{
	omap2_set_globals_tap(TI814X_CLASS,
			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
574
	omap2_control_base_init();
575 576
	omap3xxx_check_revision();
	ti81xx_check_features();
577
	omap2_prcm_base_init();
578 579
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
580
	ti814x_clockdomains_init();
581
	dm814x_hwmod_init();
582
	omap_hwmod_init_postsetup();
583
	omap_clk_soc_init = dm814x_dt_clk_init;
584 585 586 587 588 589
}

void __init ti816x_init_early(void)
{
	omap2_set_globals_tap(TI816X_CLASS,
			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
590
	omap2_control_base_init();
591 592
	omap3xxx_check_revision();
	ti81xx_check_features();
593
	omap2_prcm_base_init();
594 595
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
596
	ti816x_clockdomains_init();
597
	dm816x_hwmod_init();
598
	omap_hwmod_init_postsetup();
599
	omap_clk_soc_init = dm816x_dt_clk_init;
600 601 602
}
#endif

603 604 605
#ifdef CONFIG_SOC_AM33XX
void __init am33xx_init_early(void)
{
606 607
	omap2_set_globals_tap(AM335X_CLASS,
			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
608
	omap2_control_base_init();
609
	omap3xxx_check_revision();
610
	am33xx_check_features();
611
	omap2_prcm_base_init();
612
	am33xx_powerdomains_init();
613
	am33xx_clockdomains_init();
614 615
	am33xx_hwmod_init();
	omap_hwmod_init_postsetup();
616
	omap_clk_soc_init = am33xx_dt_clk_init;
617
}
618 619 620 621

void __init am33xx_init_late(void)
{
	omap_common_late_init();
622
	amx3_common_pm_init();
623
}
624 625
#endif

A
Afzal Mohammed 已提交
626 627 628 629 630
#ifdef CONFIG_SOC_AM43XX
void __init am43xx_init_early(void)
{
	omap2_set_globals_tap(AM335X_CLASS,
			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
631
	omap2_control_base_init();
A
Afzal Mohammed 已提交
632
	omap3xxx_check_revision();
633
	am33xx_check_features();
634
	omap2_prcm_base_init();
A
Ambresh K 已提交
635 636 637 638
	am43xx_powerdomains_init();
	am43xx_clockdomains_init();
	am43xx_hwmod_init();
	omap_hwmod_init_postsetup();
639
	omap_l2_cache_init();
T
Tero Kristo 已提交
640
	omap_clk_soc_init = am43xx_dt_clk_init;
A
Afzal Mohammed 已提交
641
}
642 643 644 645

void __init am43xx_init_late(void)
{
	omap_common_late_init();
646
	omap2_clk_enable_autoidle_all();
647
	amx3_common_pm_init();
648
}
A
Afzal Mohammed 已提交
649 650
#endif

651
#ifdef CONFIG_ARCH_OMAP4
652 653
void __init omap4430_init_early(void)
{
654 655
	omap2_set_globals_tap(OMAP443X_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
656
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
657
	omap2_control_base_init();
658 659
	omap4xxx_check_revision();
	omap4xxx_check_features();
660
	omap2_prcm_base_init();
661
	omap4_sar_ram_init();
662
	omap4_mpuss_early_init();
663
	omap4_pm_init_early();
664 665 666 667 668
	omap44xx_voltagedomains_init();
	omap44xx_powerdomains_init();
	omap44xx_clockdomains_init();
	omap44xx_hwmod_init();
	omap_hwmod_init_postsetup();
669
	omap_l2_cache_init();
670
	omap_clk_soc_init = omap4xxx_dt_clk_init;
671
}
672 673 674

void __init omap4430_init_late(void)
{
675
	omap_common_late_init();
676
	omap4_pm_init();
677
	omap2_clk_enable_autoidle_all();
678
}
679
#endif
680

681 682 683
#ifdef CONFIG_SOC_OMAP5
void __init omap5_init_early(void)
{
684 685
	omap2_set_globals_tap(OMAP54XX_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
686
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
687
	omap2_control_base_init();
688
	omap2_prcm_base_init();
689
	omap5xxx_check_revision();
690
	omap4_sar_ram_init();
T
Tony Lindgren 已提交
691 692
	omap4_mpuss_early_init();
	omap4_pm_init_early();
693 694 695 696 697
	omap54xx_voltagedomains_init();
	omap54xx_powerdomains_init();
	omap54xx_clockdomains_init();
	omap54xx_hwmod_init();
	omap_hwmod_init_postsetup();
698
	omap_clk_soc_init = omap5xxx_dt_clk_init;
699
}
700 701 702 703

void __init omap5_init_late(void)
{
	omap_common_late_init();
704 705
	omap4_pm_init();
	omap2_clk_enable_autoidle_all();
706
}
707 708
#endif

709 710 711
#ifdef CONFIG_SOC_DRA7XX
void __init dra7xx_init_early(void)
{
712 713
	omap2_set_globals_tap(DRA7XX_CLASS,
			      OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE));
714
	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
715
	omap2_control_base_init();
716
	omap4_pm_init_early();
717
	omap2_prcm_base_init();
718
	dra7xxx_check_revision();
719 720 721 722
	dra7xx_powerdomains_init();
	dra7xx_clockdomains_init();
	dra7xx_hwmod_init();
	omap_hwmod_init_postsetup();
T
Tero Kristo 已提交
723
	omap_clk_soc_init = dra7xx_dt_clk_init;
724
}
725 726 727 728

void __init dra7xx_init_late(void)
{
	omap_common_late_init();
729 730
	omap4_pm_init();
	omap2_clk_enable_autoidle_all();
731
}
732 733 734
#endif


735
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
736 737
				      struct omap_sdrc_params *sdrc_cs1)
{
738 739
	omap_sram_init();

740
	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
741 742 743
		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
		_omap2_init_reprogram_sdrc();
	}
744
}
745 746 747 748 749 750 751 752

int __init omap_clk_init(void)
{
	int ret = 0;

	if (!omap_clk_soc_init)
		return 0;

753 754
	ti_clk_init_features();

755 756
	omap2_clk_setup_ll_ops();

757 758 759
	ret = omap_control_init();
	if (ret)
		return ret;
760

761 762 763
	ret = omap_prcm_init();
	if (ret)
		return ret;
764

765
	of_clk_init(NULL);
766

767
	ti_dt_clk_init_retry_clks();
768

769
	ti_dt_clockdomains_setup();
770 771

	ret = omap_clk_soc_init();
772 773 774

	return ret;
}