i915_gem_gtt.h 21.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Please try to maintain the following order within this file unless it makes
 * sense to do otherwise. From top to bottom:
 * 1. typedefs
 * 2. #defines, and macros
 * 3. structure definitions
 * 4. function prototypes
 *
 * Within each section, please try to order by generation in ascending order,
 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
 */

#ifndef __I915_GEM_GTT_H__
#define __I915_GEM_GTT_H__

37
#include <linux/io-mapping.h>
38
#include <linux/kref.h>
J
Joonas Lahtinen 已提交
39
#include <linux/mm.h>
40
#include <linux/pagevec.h>
41 42 43
#include <linux/workqueue.h>

#include <drm/drm_mm.h>
44

45
#include "gt/intel_reset.h"
46
#include "i915_gem_fence_reg.h"
47
#include "i915_request.h"
48
#include "i915_scatterlist.h"
49
#include "i915_selftest.h"
50
#include "i915_timeline.h"
51

C
Chris Wilson 已提交
52 53 54
#define I915_GTT_PAGE_SIZE_4K	BIT_ULL(12)
#define I915_GTT_PAGE_SIZE_64K	BIT_ULL(16)
#define I915_GTT_PAGE_SIZE_2M	BIT_ULL(21)
55 56 57 58

#define I915_GTT_PAGE_SIZE I915_GTT_PAGE_SIZE_4K
#define I915_GTT_MAX_PAGE_SIZE I915_GTT_PAGE_SIZE_2M

59 60
#define I915_GTT_PAGE_MASK -I915_GTT_PAGE_SIZE

61 62
#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE

63 64 65 66 67
#define I915_FENCE_REG_NONE -1
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6

68
struct drm_i915_file_private;
69
struct drm_i915_gem_object;
70
struct i915_vma;
71
struct intel_gt;
72

73 74 75 76 77
typedef u32 gen6_pte_t;
typedef u64 gen8_pte_t;
typedef u64 gen8_pde_t;
typedef u64 gen8_ppgtt_pdpe_t;
typedef u64 gen8_ppgtt_pml4e_t;
78

79
#define ggtt_total_entries(ggtt) ((ggtt)->vm.total >> PAGE_SHIFT)
80 81 82 83 84 85 86 87 88

/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
#define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
#define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
#define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
#define GEN6_PTE_CACHE_LLC		(2 << 1)
#define GEN6_PTE_UNCACHED		(1 << 1)
#define GEN6_PTE_VALID			(1 << 0)

89
#define I915_PTES(pte_len)		((unsigned int)(PAGE_SIZE / (pte_len)))
90 91 92
#define I915_PTE_MASK(pte_len)		(I915_PTES(pte_len) - 1)
#define I915_PDES			512
#define I915_PDE_MASK			(I915_PDES - 1)
93
#define NUM_PTE(pde_shift)     (1 << (pde_shift - PAGE_SHIFT))
94 95 96

#define GEN6_PTES			I915_PTES(sizeof(gen6_pte_t))
#define GEN6_PD_SIZE		        (I915_PDES * PAGE_SIZE)
97
#define GEN6_PD_ALIGN			(PAGE_SIZE * 16)
98
#define GEN6_PDE_SHIFT			22
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
#define GEN6_PDE_VALID			(1 << 0)

#define GEN7_PTE_CACHE_L3_LLC		(3 << 1)

#define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)
#define BYT_PTE_WRITEABLE		(1 << 1)

/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
 */
#define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
					 (((bits) & 0x8) << (11 - 3)))
#define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
#define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
#define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
#define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
#define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
#define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
#define HSW_PTE_UNCACHED		(0)
#define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
#define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)

121
/* GEN8 32b style address is defined as a 3 level page table:
122 123 124 125
 * 31:30 | 29:21 | 20:12 |  11:0
 * PDPE  |  PDE  |  PTE  | offset
 * The difference as compared to normal x86 3 level page table is the PDPEs are
 * programmed via register.
126 127 128 129 130 131 132 133 134
 */
#define GEN8_3LVL_PDPES			4
#define GEN8_PDE_SHIFT			21
#define GEN8_PDE_MASK			0x1ff
#define GEN8_PTE_SHIFT			12
#define GEN8_PTE_MASK			0x1ff
#define GEN8_PTES			I915_PTES(sizeof(gen8_pte_t))

/* GEN8 48b style address is defined as a 4 level page table:
135 136
 * 47:39 | 38:30 | 29:21 | 20:12 |  11:0
 * PML4E | PDPE  |  PDE  |  PTE  | offset
137
 */
138 139
#define GEN8_PML4ES_PER_PML4		512
#define GEN8_PML4E_SHIFT		39
140
#define GEN8_PML4E_MASK			(GEN8_PML4ES_PER_PML4 - 1)
141
#define GEN8_PDPE_SHIFT			30
142 143 144
/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
 * tables */
#define GEN8_PDPE_MASK			0x1ff
145

146 147 148 149
#define PPAT_UNCACHED			(_PAGE_PWT | _PAGE_PCD)
#define PPAT_CACHED_PDE			0 /* WB LLC */
#define PPAT_CACHED			_PAGE_PAT /* WB LLCeLLC */
#define PPAT_DISPLAY_ELLC		_PAGE_PCD /* WT eLLC */
150

151
#define CHV_PPAT_SNOOP			(1<<6)
152
#define GEN8_PPAT_AGE(x)		((x)<<4)
153 154 155 156 157 158 159 160
#define GEN8_PPAT_LLCeLLC		(3<<2)
#define GEN8_PPAT_LLCELLC		(2<<2)
#define GEN8_PPAT_LLC			(1<<2)
#define GEN8_PPAT_WB			(3<<0)
#define GEN8_PPAT_WT			(2<<0)
#define GEN8_PPAT_WC			(1<<0)
#define GEN8_PPAT_UC			(0<<0)
#define GEN8_PPAT_ELLC_OVERRIDE		(0<<2)
161
#define GEN8_PPAT(i, x)			((u64)(x) << ((i) * 8))
162

163 164 165 166 167
#define GEN8_PPAT_GET_CA(x) ((x) & 3)
#define GEN8_PPAT_GET_TC(x) ((x) & (3 << 2))
#define GEN8_PPAT_GET_AGE(x) ((x) & (3 << 4))
#define CHV_PPAT_GET_SNOOP(x) ((x) & (1 << 6))

168
#define GEN8_PDE_IPS_64K BIT(11)
169 170
#define GEN8_PDE_PS_2M   BIT(7)

171 172
#define for_each_sgt_dma(__dmap, __iter, __sgt) \
	__for_each_sgt_dma(__dmap, __iter, __sgt, I915_GTT_PAGE_SIZE)
J
Joonas Lahtinen 已提交
173

174 175 176 177 178 179 180 181 182 183
struct intel_remapped_plane_info {
	/* in gtt pages */
	unsigned int width, height, stride, offset;
} __packed;

struct intel_remapped_info {
	struct intel_remapped_plane_info plane[2];
	unsigned int unused_mbz;
} __packed;

184
struct intel_rotation_info {
185
	struct intel_remapped_plane_info plane[2];
186 187
} __packed;

188 189 190
struct intel_partial_info {
	u64 offset;
	unsigned int size;
191 192
} __packed;

193 194 195 196
enum i915_ggtt_view_type {
	I915_GGTT_VIEW_NORMAL = 0,
	I915_GGTT_VIEW_ROTATED = sizeof(struct intel_rotation_info),
	I915_GGTT_VIEW_PARTIAL = sizeof(struct intel_partial_info),
197
	I915_GGTT_VIEW_REMAPPED = sizeof(struct intel_remapped_info),
198 199
};

V
Ville Syrjälä 已提交
200
static inline void assert_i915_gem_gtt_types(void)
201
{
V
Ville Syrjälä 已提交
202 203
	BUILD_BUG_ON(sizeof(struct intel_rotation_info) != 8*sizeof(unsigned int));
	BUILD_BUG_ON(sizeof(struct intel_partial_info) != sizeof(u64) + sizeof(unsigned int));
204 205 206 207 208 209 210
	BUILD_BUG_ON(sizeof(struct intel_remapped_info) != 9*sizeof(unsigned int));

	/* Check that rotation/remapped shares offsets for simplicity */
	BUILD_BUG_ON(offsetof(struct intel_remapped_info, plane[0]) !=
		     offsetof(struct intel_rotation_info, plane[0]));
	BUILD_BUG_ON(offsetofend(struct intel_remapped_info, plane[1]) !=
		     offsetofend(struct intel_rotation_info, plane[1]));
V
Ville Syrjälä 已提交
211

212 213 214 215 216 217 218
	/* As we encode the size of each branch inside the union into its type,
	 * we have to be careful that each branch has a unique size.
	 */
	switch ((enum i915_ggtt_view_type)0) {
	case I915_GGTT_VIEW_NORMAL:
	case I915_GGTT_VIEW_PARTIAL:
	case I915_GGTT_VIEW_ROTATED:
219
	case I915_GGTT_VIEW_REMAPPED:
220 221 222 223 224
		/* gcc complains if these are identical cases */
		break;
	}
}

225 226
struct i915_ggtt_view {
	enum i915_ggtt_view_type type;
227
	union {
228
		/* Members need to contain no holes/padding */
229
		struct intel_partial_info partial;
230
		struct intel_rotation_info rotated;
231
		struct intel_remapped_info remapped;
232
	};
233 234
};

235
enum i915_cache_level;
236

J
Joonas Lahtinen 已提交
237
struct i915_vma;
238

239
struct i915_page_dma {
B
Ben Widawsky 已提交
240
	struct page *page;
241 242 243 244 245 246
	union {
		dma_addr_t daddr;

		/* For gen6/gen7 only. This is the offset in the GGTT
		 * where the page directory entries for PPGTT begin
		 */
247
		u32 ggtt_offset;
248 249 250
	};
};

251 252 253
#define px_base(px) (&(px)->base)
#define px_dma(px) (px_base(px)->daddr)

254 255
struct i915_page_table {
	struct i915_page_dma base;
256
	atomic_t used;
B
Ben Widawsky 已提交
257 258
};

259
struct i915_page_directory {
260
	struct i915_page_dma base;
261
	atomic_t used;
262
	spinlock_t lock;
263
	void *entry[512];
264 265
};

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
struct i915_vma_ops {
	/* Map an object into an address space with the given cache flags. */
	int (*bind_vma)(struct i915_vma *vma,
			enum i915_cache_level cache_level,
			u32 flags);
	/*
	 * Unmap an object from an address space. This usually consists of
	 * setting the valid PTE entries to a reserved scratch page.
	 */
	void (*unbind_vma)(struct i915_vma *vma);

	int (*set_pages)(struct i915_vma *vma);
	void (*clear_pages)(struct i915_vma *vma);
};

281 282 283 284 285
struct pagestash {
	spinlock_t lock;
	struct pagevec pvec;
};

286
struct i915_address_space {
287
	struct kref ref;
288
	struct rcu_work rcu;
289

290
	struct drm_mm mm;
291
	struct intel_gt *gt;
292
	struct drm_i915_private *i915;
293
	struct device *dma;
294 295 296 297 298 299 300 301 302
	/* Every address space belongs to a struct file - except for the global
	 * GTT that is owned by the driver (and so @file is set to NULL). In
	 * principle, no information should leak from one context to another
	 * (or between files/processes etc) unless explicitly shared by the
	 * owner. Tracking the owner is important in order to free up per-file
	 * objects along with the file, to aide resource tracking, and to
	 * assign blame.
	 */
	struct drm_i915_file_private *file;
303
	u64 total;		/* size addr space maps (ex. 2GB for ggtt) */
304
	u64 reserved;		/* size addr space reserved */
305

306 307
	bool closed;

308
	struct mutex mutex; /* protects vma and our lists */
309 310
#define VM_CLASS_GGTT 0
#define VM_CLASS_PPGTT 1
311

312
	u64 scratch_pte;
313
	int scratch_order;
314
	struct i915_page_dma scratch_page;
315 316
	struct i915_page_table *scratch_pt;
	struct i915_page_directory *scratch_pd;
317
	struct i915_page_directory *scratch_pdp; /* GEN8+ & 48b PPGTT */
318 319

	/**
320
	 * List of vma currently bound.
321
	 */
322
	struct list_head bound_list;
323 324

	/**
325
	 * List of vma that are not unbound.
326 327 328
	 */
	struct list_head unbound_list;

329
	struct pagestash free_pages;
330

331 332 333
	/* Global GTT */
	bool is_ggtt:1;

334 335 336 337 338
	/* Some systems require uncached updates of the page directories */
	bool pt_kmap_wc:1;

	/* Some systems support read-only mappings for GGTT and/or PPGTT */
	bool has_read_only:1;
339

340 341 342
	u64 (*pte_encode)(dma_addr_t addr,
			  enum i915_cache_level level,
			  u32 flags); /* Create a valid PTE */
343
#define PTE_READ_ONLY	(1<<0)
344

345
	int (*allocate_va_range)(struct i915_address_space *vm,
346
				 u64 start, u64 length);
347
	void (*clear_range)(struct i915_address_space *vm,
348
			    u64 start, u64 length);
349 350
	void (*insert_page)(struct i915_address_space *vm,
			    dma_addr_t addr,
351
			    u64 offset,
352 353
			    enum i915_cache_level cache_level,
			    u32 flags);
354
	void (*insert_entries)(struct i915_address_space *vm,
355
			       struct i915_vma *vma,
356 357
			       enum i915_cache_level cache_level,
			       u32 flags);
358
	void (*cleanup)(struct i915_address_space *vm);
359 360

	struct i915_vma_ops vma_ops;
361 362

	I915_SELFTEST_DECLARE(struct fault_attr fault_attr);
M
Matthew Auld 已提交
363
	I915_SELFTEST_DECLARE(bool scrub_64K);
364 365
};

366
#define i915_is_ggtt(vm) ((vm)->is_ggtt)
367

368
static inline bool
369
i915_vm_is_4lvl(const struct i915_address_space *vm)
370 371 372 373
{
	return (vm->total - 1) >> 32;
}

374 375 376
static inline bool
i915_vm_has_scratch_64K(struct i915_address_space *vm)
{
377
	return vm->scratch_order == get_order(I915_GTT_PAGE_SIZE_64K);
378 379
}

380 381 382 383 384 385 386
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
387
struct i915_ggtt {
388
	struct i915_address_space vm;
389

390 391
	struct io_mapping iomap;	/* Mapping to our CPU mappable region */
	struct resource gmadr;          /* GMADR resource */
392
	resource_size_t mappable_end;	/* End offset that we can CPU map */
393

394 395
	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
396
	void (*invalidate)(struct i915_ggtt *ggtt);
397 398 399 400

	bool do_idle_maps;

	int mtrr;
401

402 403
	u32 pin_bias;

404 405 406 407 408 409 410 411 412 413 414 415
	unsigned int num_fences;
	struct i915_fence_reg fence_regs[I915_MAX_NUM_FENCES];
	struct list_head fence_list;

	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

	/* Manual runtime pm autosuspend delay for user GGTT mmaps */
	struct intel_wakeref_auto userfault_wakeref;

416
	struct drm_mm_node error_capture;
417
	struct drm_mm_node uc_fw;
418 419
};

420
struct i915_ppgtt {
421
	struct i915_address_space vm;
422

423
	intel_engine_mask_t pd_dirty_engines;
424
	struct i915_page_directory *pd;
425 426
};

427 428
struct gen6_ppgtt {
	struct i915_ppgtt base;
429

430
	struct i915_vma *vma;
431
	gen6_pte_t __iomem *pd_addr;
432 433

	unsigned int pin_count;
434
	bool scan_for_unused_pt;
435 436
};

437
#define __to_gen6_ppgtt(base) container_of(base, struct gen6_ppgtt, base)
438

439
static inline struct gen6_ppgtt *to_gen6_ppgtt(struct i915_ppgtt *base)
440
{
441
	BUILD_BUG_ON(offsetof(struct gen6_ppgtt, base));
442 443 444
	return __to_gen6_ppgtt(base);
}

445 446 447 448 449 450 451
/*
 * gen6_for_each_pde() iterates over every pde from start until start+length.
 * If start and start+length are not perfectly divisible, the macro will round
 * down and up as needed. Start=0 and length=2G effectively iterates over
 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
 * so each of the other parameters should preferably be a simple variable, or
 * at most an lvalue with no side-effects!
452
 */
453 454 455
#define gen6_for_each_pde(pt, pd, start, length, iter)			\
	for (iter = gen6_pde_index(start);				\
	     length > 0 && iter < I915_PDES &&				\
456
		     (pt = i915_pt_entry(pd, iter), true);		\
457 458 459 460 461 462 463
	     ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT);		\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen6_for_all_pdes(pt, pd, iter)					\
	for (iter = 0;							\
	     iter < I915_PDES &&					\
464
		     (pt = i915_pt_entry(pd, iter), true);		\
465
	     ++iter)
466

467
static inline u32 i915_pte_index(u64 address, unsigned int pde_shift)
468
{
469
	const u32 mask = NUM_PTE(pde_shift) - 1;
470 471 472 473 474 475 476 477

	return (address >> PAGE_SHIFT) & mask;
}

/* Helper to counts the number of PTEs within the given length. This count
 * does not cross a page table boundary, so the max value would be
 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
*/
478
static inline u32 i915_pte_count(u64 addr, u64 length, unsigned int pde_shift)
479
{
480 481
	const u64 mask = ~((1ULL << pde_shift) - 1);
	u64 end;
482

483 484
	GEM_BUG_ON(length == 0);
	GEM_BUG_ON(offset_in_page(addr | length));
485 486 487 488 489 490 491 492 493

	end = addr + length;

	if ((addr & mask) != (end & mask))
		return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);

	return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
}

494
static inline u32 i915_pde_index(u64 addr, u32 shift)
495 496 497 498
{
	return (addr >> shift) & I915_PDE_MASK;
}

499
static inline u32 gen6_pte_index(u32 addr)
500 501 502 503
{
	return i915_pte_index(addr, GEN6_PDE_SHIFT);
}

504
static inline u32 gen6_pte_count(u32 addr, u32 length)
505 506 507 508
{
	return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
}

509
static inline u32 gen6_pde_index(u32 addr)
510 511 512 513
{
	return i915_pde_index(addr, GEN6_PDE_SHIFT);
}

514 515 516
static inline unsigned int
i915_pdpes_per_pdp(const struct i915_address_space *vm)
{
517
	if (i915_vm_is_4lvl(vm))
518 519
		return GEN8_PML4ES_PER_PML4;

520
	return GEN8_3LVL_PDPES;
521 522
}

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
static inline struct i915_page_table *
i915_pt_entry(const struct i915_page_directory * const pd,
	      const unsigned short n)
{
	return pd->entry[n];
}

static inline struct i915_page_directory *
i915_pd_entry(const struct i915_page_directory * const pdp,
	      const unsigned short n)
{
	return pdp->entry[n];
}

static inline struct i915_page_directory *
i915_pdp_entry(const struct i915_page_directory * const pml4,
	       const unsigned short n)
{
	return pml4->entry[n];
}

544 545 546 547
/* Equivalent to the gen6 version, For each pde iterates over every pde
 * between from start until start + length. On gen8+ it simply iterates
 * over every page directory entry in a page directory.
 */
548 549 550
#define gen8_for_each_pde(pt, pd, start, length, iter)			\
	for (iter = gen8_pde_index(start);				\
	     length > 0 && iter < I915_PDES &&				\
551
		     (pt = i915_pt_entry(pd, iter), true);		\
552 553 554 555 556 557
	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT);		\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen8_for_each_pdpe(pd, pdp, start, length, iter)		\
	for (iter = gen8_pdpe_index(start);				\
558
	     length > 0 && iter < i915_pdpes_per_pdp(vm) &&		\
559
		     (pd = i915_pd_entry(pdp, iter), true);		\
560 561 562 563 564 565 566
	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT);	\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen8_for_each_pml4e(pdp, pml4, start, length, iter)		\
	for (iter = gen8_pml4e_index(start);				\
	     length > 0 && iter < GEN8_PML4ES_PER_PML4 &&		\
567
		     (pdp = i915_pdp_entry(pml4, iter), true);		\
568 569 570
	     ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT);	\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)
571

572
static inline u32 gen8_pte_index(u64 address)
573 574 575 576
{
	return i915_pte_index(address, GEN8_PDE_SHIFT);
}

577
static inline u32 gen8_pde_index(u64 address)
578 579 580 581
{
	return i915_pde_index(address, GEN8_PDE_SHIFT);
}

582
static inline u32 gen8_pdpe_index(u64 address)
583 584 585 586
{
	return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
}

587
static inline u32 gen8_pml4e_index(u64 address)
588
{
589
	return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
590 591
}

592
static inline u64 gen8_pte_count(u64 address, u64 length)
593 594 595 596
{
	return i915_pte_count(address, length, GEN8_PDE_SHIFT);
}

597
static inline dma_addr_t
598
i915_page_dir_dma_addr(const struct i915_ppgtt *ppgtt, const unsigned int n)
599
{
600 601 602 603
	struct i915_page_directory *pd;

	pd = i915_pdp_entry(ppgtt->pd, n);
	return px_dma(pd);
604 605
}

J
Joonas Lahtinen 已提交
606 607 608
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
609
	BUILD_BUG_ON(offsetof(struct i915_ggtt, vm));
J
Joonas Lahtinen 已提交
610
	GEM_BUG_ON(!i915_is_ggtt(vm));
611
	return container_of(vm, struct i915_ggtt, vm);
J
Joonas Lahtinen 已提交
612 613
}

614
static inline struct i915_ppgtt *
615 616
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
617
	BUILD_BUG_ON(offsetof(struct i915_ppgtt, vm));
618
	GEM_BUG_ON(i915_is_ggtt(vm));
619
	return container_of(vm, struct i915_ppgtt, vm);
620 621
}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
#define INTEL_MAX_PPAT_ENTRIES 8
#define INTEL_PPAT_PERFECT_MATCH (~0U)

struct intel_ppat;

struct intel_ppat_entry {
	struct intel_ppat *ppat;
	struct kref ref;
	u8 value;
};

struct intel_ppat {
	struct intel_ppat_entry entries[INTEL_MAX_PPAT_ENTRIES];
	DECLARE_BITMAP(used, INTEL_MAX_PPAT_ENTRIES);
	DECLARE_BITMAP(dirty, INTEL_MAX_PPAT_ENTRIES);
	unsigned int max_entries;
	u8 clear_value;
	/*
	 * Return a score to show how two PPAT values match,
	 * a INTEL_PPAT_PERFECT_MATCH indicates a perfect match
	 */
	unsigned int (*match)(u8 src, u8 dst);
	void (*update_hw)(struct drm_i915_private *i915);

	struct drm_i915_private *i915;
};

const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value);
void intel_ppat_put(const struct intel_ppat_entry *entry);

653 654 655
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
656 657
void i915_ggtt_enable_guc(struct drm_i915_private *i915);
void i915_ggtt_disable_guc(struct drm_i915_private *i915);
658
int i915_init_ggtt(struct drm_i915_private *dev_priv);
659
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
660

661
int i915_ppgtt_init_hw(struct intel_gt *gt);
662

663
struct i915_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv);
664

665 666
static inline struct i915_address_space *
i915_vm_get(struct i915_address_space *vm)
667
{
668 669
	kref_get(&vm->ref);
	return vm;
670
}
671

672 673 674
void i915_vm_release(struct kref *kref);

static inline void i915_vm_put(struct i915_address_space *vm)
675
{
676
	kref_put(&vm->ref, i915_vm_release);
677
}
678

679 680 681
int gen6_ppgtt_pin(struct i915_ppgtt *base);
void gen6_ppgtt_unpin(struct i915_ppgtt *base);
void gen6_ppgtt_unpin_all(struct i915_ppgtt *base);
682

683 684
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
685

686 687 688 689
int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
					    struct sg_table *pages);
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages);
690

691 692 693 694 695
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags);

696 697 698 699 700
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags);

701
/* Flags used by pin/bind&friends. */
C
Chris Wilson 已提交
702
#define PIN_NONBLOCK		BIT_ULL(0)
C
Chris Wilson 已提交
703 704 705 706 707 708 709 710 711 712 713 714 715
#define PIN_NONFAULT		BIT_ULL(1)
#define PIN_NOEVICT		BIT_ULL(2)
#define PIN_MAPPABLE		BIT_ULL(3)
#define PIN_ZONE_4G		BIT_ULL(4)
#define PIN_HIGH		BIT_ULL(5)
#define PIN_OFFSET_BIAS		BIT_ULL(6)
#define PIN_OFFSET_FIXED	BIT_ULL(7)

#define PIN_MBZ			BIT_ULL(8) /* I915_VMA_PIN_OVERFLOW */
#define PIN_GLOBAL		BIT_ULL(9) /* I915_VMA_GLOBAL_BIND */
#define PIN_USER		BIT_ULL(10) /* I915_VMA_LOCAL_BIND */
#define PIN_UPDATE		BIT_ULL(11)

716
#define PIN_OFFSET_MASK		(-I915_GTT_PAGE_SIZE)
717

718
#endif