i915_gem_gtt.h 20.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Please try to maintain the following order within this file unless it makes
 * sense to do otherwise. From top to bottom:
 * 1. typedefs
 * 2. #defines, and macros
 * 3. structure definitions
 * 4. function prototypes
 *
 * Within each section, please try to order by generation in ascending order,
 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
 */

#ifndef __I915_GEM_GTT_H__
#define __I915_GEM_GTT_H__

37
#include <linux/io-mapping.h>
J
Joonas Lahtinen 已提交
38
#include <linux/mm.h>
39
#include <linux/pagevec.h>
40

41
#include "gt/intel_reset.h"
42
#include "i915_request.h"
43
#include "i915_scatterlist.h"
44
#include "i915_selftest.h"
45
#include "i915_timeline.h"
46

C
Chris Wilson 已提交
47 48 49
#define I915_GTT_PAGE_SIZE_4K	BIT_ULL(12)
#define I915_GTT_PAGE_SIZE_64K	BIT_ULL(16)
#define I915_GTT_PAGE_SIZE_2M	BIT_ULL(21)
50 51 52 53

#define I915_GTT_PAGE_SIZE I915_GTT_PAGE_SIZE_4K
#define I915_GTT_MAX_PAGE_SIZE I915_GTT_PAGE_SIZE_2M

54 55
#define I915_GTT_PAGE_MASK -I915_GTT_PAGE_SIZE

56 57
#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE

58 59 60 61 62
#define I915_FENCE_REG_NONE -1
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6

63
struct drm_i915_file_private;
64
struct drm_i915_fence_reg;
65
struct drm_i915_gem_object;
66
struct i915_vma;
67

68 69 70 71 72
typedef u32 gen6_pte_t;
typedef u64 gen8_pte_t;
typedef u64 gen8_pde_t;
typedef u64 gen8_ppgtt_pdpe_t;
typedef u64 gen8_ppgtt_pml4e_t;
73

74
#define ggtt_total_entries(ggtt) ((ggtt)->vm.total >> PAGE_SHIFT)
75 76 77 78 79 80 81 82 83

/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
#define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
#define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
#define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
#define GEN6_PTE_CACHE_LLC		(2 << 1)
#define GEN6_PTE_UNCACHED		(1 << 1)
#define GEN6_PTE_VALID			(1 << 0)

84
#define I915_PTES(pte_len)		((unsigned int)(PAGE_SIZE / (pte_len)))
85 86 87
#define I915_PTE_MASK(pte_len)		(I915_PTES(pte_len) - 1)
#define I915_PDES			512
#define I915_PDE_MASK			(I915_PDES - 1)
88
#define NUM_PTE(pde_shift)     (1 << (pde_shift - PAGE_SHIFT))
89 90 91

#define GEN6_PTES			I915_PTES(sizeof(gen6_pte_t))
#define GEN6_PD_SIZE		        (I915_PDES * PAGE_SIZE)
92
#define GEN6_PD_ALIGN			(PAGE_SIZE * 16)
93
#define GEN6_PDE_SHIFT			22
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
#define GEN6_PDE_VALID			(1 << 0)

#define GEN7_PTE_CACHE_L3_LLC		(3 << 1)

#define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)
#define BYT_PTE_WRITEABLE		(1 << 1)

/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
 */
#define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
					 (((bits) & 0x8) << (11 - 3)))
#define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
#define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
#define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
#define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
#define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
#define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
#define HSW_PTE_UNCACHED		(0)
#define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
#define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)

116
/* GEN8 32b style address is defined as a 3 level page table:
117 118 119 120
 * 31:30 | 29:21 | 20:12 |  11:0
 * PDPE  |  PDE  |  PTE  | offset
 * The difference as compared to normal x86 3 level page table is the PDPEs are
 * programmed via register.
121 122 123 124 125 126 127 128 129
 */
#define GEN8_3LVL_PDPES			4
#define GEN8_PDE_SHIFT			21
#define GEN8_PDE_MASK			0x1ff
#define GEN8_PTE_SHIFT			12
#define GEN8_PTE_MASK			0x1ff
#define GEN8_PTES			I915_PTES(sizeof(gen8_pte_t))

/* GEN8 48b style address is defined as a 4 level page table:
130 131
 * 47:39 | 38:30 | 29:21 | 20:12 |  11:0
 * PML4E | PDPE  |  PDE  |  PTE  | offset
132
 */
133 134
#define GEN8_PML4ES_PER_PML4		512
#define GEN8_PML4E_SHIFT		39
135
#define GEN8_PML4E_MASK			(GEN8_PML4ES_PER_PML4 - 1)
136
#define GEN8_PDPE_SHIFT			30
137 138 139
/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
 * tables */
#define GEN8_PDPE_MASK			0x1ff
140

141 142 143 144
#define PPAT_UNCACHED			(_PAGE_PWT | _PAGE_PCD)
#define PPAT_CACHED_PDE			0 /* WB LLC */
#define PPAT_CACHED			_PAGE_PAT /* WB LLCeLLC */
#define PPAT_DISPLAY_ELLC		_PAGE_PCD /* WT eLLC */
145

146
#define CHV_PPAT_SNOOP			(1<<6)
147
#define GEN8_PPAT_AGE(x)		((x)<<4)
148 149 150 151 152 153 154 155
#define GEN8_PPAT_LLCeLLC		(3<<2)
#define GEN8_PPAT_LLCELLC		(2<<2)
#define GEN8_PPAT_LLC			(1<<2)
#define GEN8_PPAT_WB			(3<<0)
#define GEN8_PPAT_WT			(2<<0)
#define GEN8_PPAT_WC			(1<<0)
#define GEN8_PPAT_UC			(0<<0)
#define GEN8_PPAT_ELLC_OVERRIDE		(0<<2)
156
#define GEN8_PPAT(i, x)			((u64)(x) << ((i) * 8))
157

158 159 160 161 162
#define GEN8_PPAT_GET_CA(x) ((x) & 3)
#define GEN8_PPAT_GET_TC(x) ((x) & (3 << 2))
#define GEN8_PPAT_GET_AGE(x) ((x) & (3 << 4))
#define CHV_PPAT_GET_SNOOP(x) ((x) & (1 << 6))

163
#define GEN8_PDE_IPS_64K BIT(11)
164 165
#define GEN8_PDE_PS_2M   BIT(7)

166 167
#define for_each_sgt_dma(__dmap, __iter, __sgt) \
	__for_each_sgt_dma(__dmap, __iter, __sgt, I915_GTT_PAGE_SIZE)
J
Joonas Lahtinen 已提交
168

169 170 171 172 173 174 175 176 177 178
struct intel_remapped_plane_info {
	/* in gtt pages */
	unsigned int width, height, stride, offset;
} __packed;

struct intel_remapped_info {
	struct intel_remapped_plane_info plane[2];
	unsigned int unused_mbz;
} __packed;

179
struct intel_rotation_info {
180
	struct intel_remapped_plane_info plane[2];
181 182
} __packed;

183 184 185
struct intel_partial_info {
	u64 offset;
	unsigned int size;
186 187
} __packed;

188 189 190 191
enum i915_ggtt_view_type {
	I915_GGTT_VIEW_NORMAL = 0,
	I915_GGTT_VIEW_ROTATED = sizeof(struct intel_rotation_info),
	I915_GGTT_VIEW_PARTIAL = sizeof(struct intel_partial_info),
192
	I915_GGTT_VIEW_REMAPPED = sizeof(struct intel_remapped_info),
193 194
};

V
Ville Syrjälä 已提交
195
static inline void assert_i915_gem_gtt_types(void)
196
{
V
Ville Syrjälä 已提交
197 198
	BUILD_BUG_ON(sizeof(struct intel_rotation_info) != 8*sizeof(unsigned int));
	BUILD_BUG_ON(sizeof(struct intel_partial_info) != sizeof(u64) + sizeof(unsigned int));
199 200 201 202 203 204 205
	BUILD_BUG_ON(sizeof(struct intel_remapped_info) != 9*sizeof(unsigned int));

	/* Check that rotation/remapped shares offsets for simplicity */
	BUILD_BUG_ON(offsetof(struct intel_remapped_info, plane[0]) !=
		     offsetof(struct intel_rotation_info, plane[0]));
	BUILD_BUG_ON(offsetofend(struct intel_remapped_info, plane[1]) !=
		     offsetofend(struct intel_rotation_info, plane[1]));
V
Ville Syrjälä 已提交
206

207 208 209 210 211 212 213
	/* As we encode the size of each branch inside the union into its type,
	 * we have to be careful that each branch has a unique size.
	 */
	switch ((enum i915_ggtt_view_type)0) {
	case I915_GGTT_VIEW_NORMAL:
	case I915_GGTT_VIEW_PARTIAL:
	case I915_GGTT_VIEW_ROTATED:
214
	case I915_GGTT_VIEW_REMAPPED:
215 216 217 218 219
		/* gcc complains if these are identical cases */
		break;
	}
}

220 221
struct i915_ggtt_view {
	enum i915_ggtt_view_type type;
222
	union {
223
		/* Members need to contain no holes/padding */
224
		struct intel_partial_info partial;
225
		struct intel_rotation_info rotated;
226
		struct intel_remapped_info remapped;
227
	};
228 229
};

230
enum i915_cache_level;
231

J
Joonas Lahtinen 已提交
232
struct i915_vma;
233

234
struct i915_page_dma {
B
Ben Widawsky 已提交
235
	struct page *page;
236 237 238 239 240 241
	union {
		dma_addr_t daddr;

		/* For gen6/gen7 only. This is the offset in the GGTT
		 * where the page directory entries for PPGTT begin
		 */
242
		u32 ggtt_offset;
243 244 245
	};
};

246 247 248
#define px_base(px) (&(px)->base)
#define px_dma(px) (px_base(px)->daddr)

249 250
struct i915_page_table {
	struct i915_page_dma base;
251
	atomic_t used_ptes;
B
Ben Widawsky 已提交
252 253
};

254
struct i915_page_directory {
255
	struct i915_page_dma base;
256

257
	struct i915_page_table *page_table[I915_PDES]; /* PDEs */
258 259
	atomic_t used_pdes;
	spinlock_t lock;
B
Ben Widawsky 已提交
260 261
};

262
struct i915_page_directory_pointer {
263 264
	struct i915_page_dma base;
	struct i915_page_directory **page_directory;
265 266
	atomic_t used_pdpes;
	spinlock_t lock;
B
Ben Widawsky 已提交
267 268
};

269 270 271
struct i915_pml4 {
	struct i915_page_dma base;
	struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
272
	spinlock_t lock;
273 274
};

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
struct i915_vma_ops {
	/* Map an object into an address space with the given cache flags. */
	int (*bind_vma)(struct i915_vma *vma,
			enum i915_cache_level cache_level,
			u32 flags);
	/*
	 * Unmap an object from an address space. This usually consists of
	 * setting the valid PTE entries to a reserved scratch page.
	 */
	void (*unbind_vma)(struct i915_vma *vma);

	int (*set_pages)(struct i915_vma *vma);
	void (*clear_pages)(struct i915_vma *vma);
};

290 291 292 293 294
struct pagestash {
	spinlock_t lock;
	struct pagevec pvec;
};

295
struct i915_address_space {
296 297
	struct kref ref;

298
	struct drm_mm mm;
299
	struct drm_i915_private *i915;
300
	struct device *dma;
301 302 303 304 305 306 307 308 309
	/* Every address space belongs to a struct file - except for the global
	 * GTT that is owned by the driver (and so @file is set to NULL). In
	 * principle, no information should leak from one context to another
	 * (or between files/processes etc) unless explicitly shared by the
	 * owner. Tracking the owner is important in order to free up per-file
	 * objects along with the file, to aide resource tracking, and to
	 * assign blame.
	 */
	struct drm_i915_file_private *file;
310
	u64 total;		/* size addr space maps (ex. 2GB for ggtt) */
311
	u64 reserved;		/* size addr space reserved */
312

313 314
	bool closed;

315
	struct mutex mutex; /* protects vma and our lists */
316 317
#define VM_CLASS_GGTT 0
#define VM_CLASS_PPGTT 1
318

319
	u64 scratch_pte;
320
	int scratch_order;
321
	struct i915_page_dma scratch_page;
322 323
	struct i915_page_table *scratch_pt;
	struct i915_page_directory *scratch_pd;
324
	struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
325 326

	/**
327
	 * List of vma currently bound.
328
	 */
329
	struct list_head bound_list;
330 331

	/**
332
	 * List of vma that are not unbound.
333 334 335
	 */
	struct list_head unbound_list;

336
	struct pagestash free_pages;
337

338 339 340
	/* Global GTT */
	bool is_ggtt:1;

341 342 343 344 345
	/* Some systems require uncached updates of the page directories */
	bool pt_kmap_wc:1;

	/* Some systems support read-only mappings for GGTT and/or PPGTT */
	bool has_read_only:1;
346

347 348 349
	u64 (*pte_encode)(dma_addr_t addr,
			  enum i915_cache_level level,
			  u32 flags); /* Create a valid PTE */
350
#define PTE_READ_ONLY	(1<<0)
351

352
	int (*allocate_va_range)(struct i915_address_space *vm,
353
				 u64 start, u64 length);
354
	void (*clear_range)(struct i915_address_space *vm,
355
			    u64 start, u64 length);
356 357
	void (*insert_page)(struct i915_address_space *vm,
			    dma_addr_t addr,
358
			    u64 offset,
359 360
			    enum i915_cache_level cache_level,
			    u32 flags);
361
	void (*insert_entries)(struct i915_address_space *vm,
362
			       struct i915_vma *vma,
363 364
			       enum i915_cache_level cache_level,
			       u32 flags);
365
	void (*cleanup)(struct i915_address_space *vm);
366 367

	struct i915_vma_ops vma_ops;
368 369

	I915_SELFTEST_DECLARE(struct fault_attr fault_attr);
M
Matthew Auld 已提交
370
	I915_SELFTEST_DECLARE(bool scrub_64K);
371 372
};

373
#define i915_is_ggtt(vm) ((vm)->is_ggtt)
374

375
static inline bool
376
i915_vm_is_4lvl(const struct i915_address_space *vm)
377 378 379 380
{
	return (vm->total - 1) >> 32;
}

381 382 383
static inline bool
i915_vm_has_scratch_64K(struct i915_address_space *vm)
{
384
	return vm->scratch_order == get_order(I915_GTT_PAGE_SIZE_64K);
385 386
}

387 388 389 390 391 392 393
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
394
struct i915_ggtt {
395
	struct i915_address_space vm;
396

397 398
	struct io_mapping iomap;	/* Mapping to our CPU mappable region */
	struct resource gmadr;          /* GMADR resource */
399
	resource_size_t mappable_end;	/* End offset that we can CPU map */
400

401 402
	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
403
	void (*invalidate)(struct drm_i915_private *dev_priv);
404 405 406 407

	bool do_idle_maps;

	int mtrr;
408

409 410
	u32 pin_bias;

411
	struct drm_mm_node error_capture;
412
	struct drm_mm_node uc_fw;
413 414 415
};

struct i915_hw_ppgtt {
416
	struct i915_address_space vm;
417

418
	intel_engine_mask_t pd_dirty_engines;
B
Ben Widawsky 已提交
419
	union {
420 421 422
		struct i915_pml4 pml4;		/* GEN8+ & 48b PPGTT */
		struct i915_page_directory_pointer pdp;	/* GEN8+ */
		struct i915_page_directory pd;		/* GEN6-7 */
B
Ben Widawsky 已提交
423
	};
424 425
};

426 427 428
struct gen6_hw_ppgtt {
	struct i915_hw_ppgtt base;

429
	struct i915_vma *vma;
430
	gen6_pte_t __iomem *pd_addr;
431 432

	unsigned int pin_count;
433
	bool scan_for_unused_pt;
434 435

	struct gen6_ppgtt_cleanup_work *work;
436 437 438 439 440 441 442 443 444 445
};

#define __to_gen6_ppgtt(base) container_of(base, struct gen6_hw_ppgtt, base)

static inline struct gen6_hw_ppgtt *to_gen6_ppgtt(struct i915_hw_ppgtt *base)
{
	BUILD_BUG_ON(offsetof(struct gen6_hw_ppgtt, base));
	return __to_gen6_ppgtt(base);
}

446 447 448 449 450 451 452
/*
 * gen6_for_each_pde() iterates over every pde from start until start+length.
 * If start and start+length are not perfectly divisible, the macro will round
 * down and up as needed. Start=0 and length=2G effectively iterates over
 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
 * so each of the other parameters should preferably be a simple variable, or
 * at most an lvalue with no side-effects!
453
 */
454 455 456 457 458 459 460 461 462 463 464 465 466
#define gen6_for_each_pde(pt, pd, start, length, iter)			\
	for (iter = gen6_pde_index(start);				\
	     length > 0 && iter < I915_PDES &&				\
		(pt = (pd)->page_table[iter], true);			\
	     ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT);		\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen6_for_all_pdes(pt, pd, iter)					\
	for (iter = 0;							\
	     iter < I915_PDES &&					\
		(pt = (pd)->page_table[iter], true);			\
	     ++iter)
467

468
static inline u32 i915_pte_index(u64 address, unsigned int pde_shift)
469
{
470
	const u32 mask = NUM_PTE(pde_shift) - 1;
471 472 473 474 475 476 477 478

	return (address >> PAGE_SHIFT) & mask;
}

/* Helper to counts the number of PTEs within the given length. This count
 * does not cross a page table boundary, so the max value would be
 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
*/
479
static inline u32 i915_pte_count(u64 addr, u64 length, unsigned int pde_shift)
480
{
481 482
	const u64 mask = ~((1ULL << pde_shift) - 1);
	u64 end;
483

484 485
	GEM_BUG_ON(length == 0);
	GEM_BUG_ON(offset_in_page(addr | length));
486 487 488 489 490 491 492 493 494

	end = addr + length;

	if ((addr & mask) != (end & mask))
		return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);

	return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
}

495
static inline u32 i915_pde_index(u64 addr, u32 shift)
496 497 498 499
{
	return (addr >> shift) & I915_PDE_MASK;
}

500
static inline u32 gen6_pte_index(u32 addr)
501 502 503 504
{
	return i915_pte_index(addr, GEN6_PDE_SHIFT);
}

505
static inline u32 gen6_pte_count(u32 addr, u32 length)
506 507 508 509
{
	return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
}

510
static inline u32 gen6_pde_index(u32 addr)
511 512 513 514
{
	return i915_pde_index(addr, GEN6_PDE_SHIFT);
}

515 516 517
static inline unsigned int
i915_pdpes_per_pdp(const struct i915_address_space *vm)
{
518
	if (i915_vm_is_4lvl(vm))
519 520
		return GEN8_PML4ES_PER_PML4;

521
	return GEN8_3LVL_PDPES;
522 523
}

524 525 526 527
/* Equivalent to the gen6 version, For each pde iterates over every pde
 * between from start until start + length. On gen8+ it simply iterates
 * over every page directory entry in a page directory.
 */
528 529 530 531 532 533 534 535 536 537
#define gen8_for_each_pde(pt, pd, start, length, iter)			\
	for (iter = gen8_pde_index(start);				\
	     length > 0 && iter < I915_PDES &&				\
		(pt = (pd)->page_table[iter], true);			\
	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT);		\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen8_for_each_pdpe(pd, pdp, start, length, iter)		\
	for (iter = gen8_pdpe_index(start);				\
538
	     length > 0 && iter < i915_pdpes_per_pdp(vm) &&		\
539 540 541 542 543 544 545 546 547 548 549 550
		(pd = (pdp)->page_directory[iter], true);		\
	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT);	\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen8_for_each_pml4e(pdp, pml4, start, length, iter)		\
	for (iter = gen8_pml4e_index(start);				\
	     length > 0 && iter < GEN8_PML4ES_PER_PML4 &&		\
		(pdp = (pml4)->pdps[iter], true);			\
	     ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT);	\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)
551

552
static inline u32 gen8_pte_index(u64 address)
553 554 555 556
{
	return i915_pte_index(address, GEN8_PDE_SHIFT);
}

557
static inline u32 gen8_pde_index(u64 address)
558 559 560 561
{
	return i915_pde_index(address, GEN8_PDE_SHIFT);
}

562
static inline u32 gen8_pdpe_index(u64 address)
563 564 565 566
{
	return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
}

567
static inline u32 gen8_pml4e_index(u64 address)
568
{
569
	return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
570 571
}

572
static inline u64 gen8_pte_count(u64 address, u64 length)
573 574 575 576
{
	return i915_pte_count(address, length, GEN8_PDE_SHIFT);
}

577 578 579
static inline dma_addr_t
i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
{
580
	return px_dma(ppgtt->pdp.page_directory[n]);
581 582
}

J
Joonas Lahtinen 已提交
583 584 585
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
586
	BUILD_BUG_ON(offsetof(struct i915_ggtt, vm));
J
Joonas Lahtinen 已提交
587
	GEM_BUG_ON(!i915_is_ggtt(vm));
588
	return container_of(vm, struct i915_ggtt, vm);
J
Joonas Lahtinen 已提交
589 590
}

591 592 593 594 595 596 597 598
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	BUILD_BUG_ON(offsetof(struct i915_hw_ppgtt, vm));
	GEM_BUG_ON(i915_is_ggtt(vm));
	return container_of(vm, struct i915_hw_ppgtt, vm);
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
#define INTEL_MAX_PPAT_ENTRIES 8
#define INTEL_PPAT_PERFECT_MATCH (~0U)

struct intel_ppat;

struct intel_ppat_entry {
	struct intel_ppat *ppat;
	struct kref ref;
	u8 value;
};

struct intel_ppat {
	struct intel_ppat_entry entries[INTEL_MAX_PPAT_ENTRIES];
	DECLARE_BITMAP(used, INTEL_MAX_PPAT_ENTRIES);
	DECLARE_BITMAP(dirty, INTEL_MAX_PPAT_ENTRIES);
	unsigned int max_entries;
	u8 clear_value;
	/*
	 * Return a score to show how two PPAT values match,
	 * a INTEL_PPAT_PERFECT_MATCH indicates a perfect match
	 */
	unsigned int (*match)(u8 src, u8 dst);
	void (*update_hw)(struct drm_i915_private *i915);

	struct drm_i915_private *i915;
};

const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value);
void intel_ppat_put(const struct intel_ppat_entry *entry);

630 631 632
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
633 634
void i915_ggtt_enable_guc(struct drm_i915_private *i915);
void i915_ggtt_disable_guc(struct drm_i915_private *i915);
635
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
636
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
637

638
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
639 640 641

struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv);

642 643
static inline struct i915_address_space *
i915_vm_get(struct i915_address_space *vm)
644
{
645 646
	kref_get(&vm->ref);
	return vm;
647
}
648

649 650 651
void i915_vm_release(struct kref *kref);

static inline void i915_vm_put(struct i915_address_space *vm)
652
{
653
	kref_put(&vm->ref, i915_vm_release);
654
}
655

656 657
int gen6_ppgtt_pin(struct i915_hw_ppgtt *base);
void gen6_ppgtt_unpin(struct i915_hw_ppgtt *base);
658
void gen6_ppgtt_unpin_all(struct i915_hw_ppgtt *base);
659

660 661
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
662

663 664 665 666
int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
					    struct sg_table *pages);
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages);
667

668 669 670 671 672
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags);

673 674 675 676 677
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags);

678
/* Flags used by pin/bind&friends. */
C
Chris Wilson 已提交
679
#define PIN_NONBLOCK		BIT_ULL(0)
C
Chris Wilson 已提交
680 681 682 683 684 685 686 687 688 689 690 691 692
#define PIN_NONFAULT		BIT_ULL(1)
#define PIN_NOEVICT		BIT_ULL(2)
#define PIN_MAPPABLE		BIT_ULL(3)
#define PIN_ZONE_4G		BIT_ULL(4)
#define PIN_HIGH		BIT_ULL(5)
#define PIN_OFFSET_BIAS		BIT_ULL(6)
#define PIN_OFFSET_FIXED	BIT_ULL(7)

#define PIN_MBZ			BIT_ULL(8) /* I915_VMA_PIN_OVERFLOW */
#define PIN_GLOBAL		BIT_ULL(9) /* I915_VMA_GLOBAL_BIND */
#define PIN_USER		BIT_ULL(10) /* I915_VMA_LOCAL_BIND */
#define PIN_UPDATE		BIT_ULL(11)

693
#define PIN_OFFSET_MASK		(-I915_GTT_PAGE_SIZE)
694

695
#endif