ocelot.c 63.7 KB
Newer Older
1 2 3 4 5 6
// SPDX-License-Identifier: (GPL-2.0 OR MIT)
/*
 * Microsemi Ocelot Switch driver
 *
 * Copyright (c) 2017 Microsemi Corporation
 */
7
#include <linux/dsa/ocelot.h>
8
#include <linux/if_bridge.h>
9
#include <linux/ptp_classify.h>
10
#include <soc/mscc/ocelot_vcap.h>
11
#include "ocelot.h"
12
#include "ocelot_vcap.h"
13

14 15 16
#define TABLE_UPDATE_SLEEP_US 10
#define TABLE_UPDATE_TIMEOUT_US 100000

17 18 19 20 21 22
struct ocelot_mact_entry {
	u8 mac[ETH_ALEN];
	u16 vid;
	enum macaccess_entry_type type;
};

23
static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
24
	__must_hold(&ocelot->mact_lock)
25
{
26 27
	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
}
28

29
static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
30
	__must_hold(&ocelot->mact_lock)
31 32
{
	u32 val;
33

34 35 36 37 38
	return readx_poll_timeout(ocelot_mact_read_macaccess,
		ocelot, val,
		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
		MACACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
39 40 41 42 43
}

static void ocelot_mact_select(struct ocelot *ocelot,
			       const unsigned char mac[ETH_ALEN],
			       unsigned int vid)
44
	__must_hold(&ocelot->mact_lock)
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
{
	u32 macl = 0, mach = 0;

	/* Set the MAC address to handle and the vlan associated in a format
	 * understood by the hardware.
	 */
	mach |= vid    << 16;
	mach |= mac[0] << 8;
	mach |= mac[1] << 0;
	macl |= mac[2] << 24;
	macl |= mac[3] << 16;
	macl |= mac[4] << 8;
	macl |= mac[5] << 0;

	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);

}

64 65 66
int ocelot_mact_learn(struct ocelot *ocelot, int port,
		      const unsigned char mac[ETH_ALEN],
		      unsigned int vid, enum macaccess_entry_type type)
67
{
68 69 70 71 72
	u32 cmd = ANA_TABLES_MACACCESS_VALID |
		ANA_TABLES_MACACCESS_DEST_IDX(port) |
		ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
		ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN);
	unsigned int mc_ports;
73
	int err;
74 75 76 77 78 79 80 81 82 83 84 85

	/* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */
	if (type == ENTRYTYPE_MACv4)
		mc_ports = (mac[1] << 8) | mac[2];
	else if (type == ENTRYTYPE_MACv6)
		mc_ports = (mac[0] << 8) | mac[1];
	else
		mc_ports = 0;

	if (mc_ports & BIT(ocelot->num_phys_ports))
		cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY;

86 87
	mutex_lock(&ocelot->mact_lock);

88 89 90
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a write command */
91
	ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS);
92

93 94 95 96 97
	err = ocelot_mact_wait_for_completion(ocelot);

	mutex_unlock(&ocelot->mact_lock);

	return err;
98
}
99
EXPORT_SYMBOL(ocelot_mact_learn);
100

101 102
int ocelot_mact_forget(struct ocelot *ocelot,
		       const unsigned char mac[ETH_ALEN], unsigned int vid)
103
{
104 105 106 107
	int err;

	mutex_lock(&ocelot->mact_lock);

108 109 110 111 112 113 114
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a forget command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
		     ANA_TABLES_MACACCESS);

115 116 117 118 119
	err = ocelot_mact_wait_for_completion(ocelot);

	mutex_unlock(&ocelot->mact_lock);

	return err;
120
}
121
EXPORT_SYMBOL(ocelot_mact_forget);
122 123 124 125 126 127 128 129 130 131 132 133 134

static void ocelot_mact_init(struct ocelot *ocelot)
{
	/* Configure the learning mode entries attributes:
	 * - Do not copy the frame to the CPU extraction queues.
	 * - Use the vlan and mac_cpoy for dmac lookup.
	 */
	ocelot_rmw(ocelot, 0,
		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
		   | ANA_AGENCTRL_LEARN_FWD_KILL
		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
		   ANA_AGENCTRL);

135 136 137
	/* Clear the MAC table. We are not concurrent with anyone, so
	 * holding &ocelot->mact_lock is pointless.
	 */
138 139 140
	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
}

141
static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
142 143 144
{
	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
145
			 ANA_PORT_VCAP_S2_CFG, port);
146 147 148

	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
			 ANA_PORT_VCAP_CFG, port);
149 150 151 152

	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG, port);
153 154
}

155
static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
156
{
157 158
	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
}
159

160 161 162 163 164 165 166 167 168 169
static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;

	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
		ocelot,
		val,
		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
		ANA_TABLES_VLANACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183 184
static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
{
	/* Select the VID to configure */
	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
		     ANA_TABLES_VLANTIDX);
	/* Set the vlan port members mask and issue a write command */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
			     ANA_TABLES_VLANACCESS_CMD_WRITE,
		     ANA_TABLES_VLANACCESS);

	return ocelot_vlant_wait_for_completion(ocelot);
}

185
static int ocelot_port_num_untagged_vlans(struct ocelot *ocelot, int port)
186
{
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
	struct ocelot_bridge_vlan *vlan;
	int num_untagged = 0;

	list_for_each_entry(vlan, &ocelot->vlans, list) {
		if (!(vlan->portmask & BIT(port)))
			continue;

		if (vlan->untagged & BIT(port))
			num_untagged++;
	}

	return num_untagged;
}

static int ocelot_port_num_tagged_vlans(struct ocelot *ocelot, int port)
{
	struct ocelot_bridge_vlan *vlan;
	int num_tagged = 0;

	list_for_each_entry(vlan, &ocelot->vlans, list) {
		if (!(vlan->portmask & BIT(port)))
			continue;

		if (!(vlan->untagged & BIT(port)))
			num_tagged++;
	}

	return num_tagged;
}
216

217 218 219 220 221 222 223 224
/* We use native VLAN when we have to mix egress-tagged VLANs with exactly
 * _one_ egress-untagged VLAN (_the_ native VLAN)
 */
static bool ocelot_port_uses_native_vlan(struct ocelot *ocelot, int port)
{
	return ocelot_port_num_tagged_vlans(ocelot, port) &&
	       ocelot_port_num_untagged_vlans(ocelot, port) == 1;
}
225

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
static struct ocelot_bridge_vlan *
ocelot_port_find_native_vlan(struct ocelot *ocelot, int port)
{
	struct ocelot_bridge_vlan *vlan;

	list_for_each_entry(vlan, &ocelot->vlans, list)
		if (vlan->portmask & BIT(port) && vlan->untagged & BIT(port))
			return vlan;

	return NULL;
}

/* Keep in sync REW_TAG_CFG_TAG_CFG and, if applicable,
 * REW_PORT_VLAN_CFG_PORT_VID, with the bridge VLAN table and VLAN awareness
 * state of the port.
 */
static void ocelot_port_manage_port_tag(struct ocelot *ocelot, int port)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	enum ocelot_port_tag_config tag_cfg;
	bool uses_native_vlan = false;
247

248
	if (ocelot_port->vlan_aware) {
249 250 251
		uses_native_vlan = ocelot_port_uses_native_vlan(ocelot, port);

		if (uses_native_vlan)
252
			tag_cfg = OCELOT_PORT_TAG_NATIVE;
253 254
		else if (ocelot_port_num_untagged_vlans(ocelot, port))
			tag_cfg = OCELOT_PORT_TAG_DISABLED;
255
		else
256
			tag_cfg = OCELOT_PORT_TAG_TRUNK;
257
	} else {
258
		tag_cfg = OCELOT_PORT_TAG_DISABLED;
259
	}
260

261
	ocelot_rmw_gix(ocelot, REW_TAG_CFG_TAG_CFG(tag_cfg),
262
		       REW_TAG_CFG_TAG_CFG_M,
263
		       REW_TAG_CFG, port);
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278

	if (uses_native_vlan) {
		struct ocelot_bridge_vlan *native_vlan;

		/* Not having a native VLAN is impossible, because
		 * ocelot_port_num_untagged_vlans has returned 1.
		 * So there is no use in checking for NULL here.
		 */
		native_vlan = ocelot_port_find_native_vlan(ocelot, port);

		ocelot_rmw_gix(ocelot,
			       REW_PORT_VLAN_CFG_PORT_VID(native_vlan->vid),
			       REW_PORT_VLAN_CFG_PORT_VID_M,
			       REW_PORT_VLAN_CFG, port);
	}
279 280
}

281
/* Default vlan to clasify for untagged frames (may be zero) */
282
static void ocelot_port_set_pvid(struct ocelot *ocelot, int port,
283
				 const struct ocelot_bridge_vlan *pvid_vlan)
284 285
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
286
	u16 pvid = OCELOT_VLAN_UNAWARE_PVID;
287
	u32 val = 0;
288

289
	ocelot_port->pvid_vlan = pvid_vlan;
290

291 292
	if (ocelot_port->vlan_aware && pvid_vlan)
		pvid = pvid_vlan->vid;
293 294

	ocelot_rmw_gix(ocelot,
295
		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
296 297
		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
		       ANA_PORT_VLAN_CFG, port);
298 299 300 301 302 303

	/* If there's no pvid, we should drop not only untagged traffic (which
	 * happens automatically), but also 802.1p traffic which gets
	 * classified to VLAN 0, but that is always in our RX filter, so it
	 * would get accepted were it not for this setting.
	 */
304
	if (!pvid_vlan && ocelot_port->vlan_aware)
305 306 307 308 309 310 311
		val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;

	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
		       ANA_PORT_DROP_CFG, port);
312 313
}

314 315
static struct ocelot_bridge_vlan *ocelot_bridge_vlan_find(struct ocelot *ocelot,
							  u16 vid)
316
{
317
	struct ocelot_bridge_vlan *vlan;
318

319 320 321
	list_for_each_entry(vlan, &ocelot->vlans, list)
		if (vlan->vid == vid)
			return vlan;
322

323
	return NULL;
324 325
}

326 327
static int ocelot_vlan_member_add(struct ocelot *ocelot, int port, u16 vid,
				  bool untagged)
328
{
329 330 331 332 333 334 335 336 337 338 339 340
	struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid);
	unsigned long portmask;
	int err;

	if (vlan) {
		portmask = vlan->portmask | BIT(port);

		err = ocelot_vlant_set_mask(ocelot, vid, portmask);
		if (err)
			return err;

		vlan->portmask = portmask;
341 342 343 344 345 346 347 348
		/* Bridge VLANs can be overwritten with a different
		 * egress-tagging setting, so make sure to override an untagged
		 * with a tagged VID if that's going on.
		 */
		if (untagged)
			vlan->untagged |= BIT(port);
		else
			vlan->untagged &= ~BIT(port);
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366

		return 0;
	}

	vlan = kzalloc(sizeof(*vlan), GFP_KERNEL);
	if (!vlan)
		return -ENOMEM;

	portmask = BIT(port);

	err = ocelot_vlant_set_mask(ocelot, vid, portmask);
	if (err) {
		kfree(vlan);
		return err;
	}

	vlan->vid = vid;
	vlan->portmask = portmask;
367 368
	if (untagged)
		vlan->untagged = BIT(port);
369 370 371 372
	INIT_LIST_HEAD(&vlan->list);
	list_add_tail(&vlan->list, &ocelot->vlans);

	return 0;
373 374 375 376
}

static int ocelot_vlan_member_del(struct ocelot *ocelot, int port, u16 vid)
{
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
	struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid);
	unsigned long portmask;
	int err;

	if (!vlan)
		return 0;

	portmask = vlan->portmask & ~BIT(port);

	err = ocelot_vlant_set_mask(ocelot, vid, portmask);
	if (err)
		return err;

	vlan->portmask = portmask;
	if (vlan->portmask)
		return 0;

	list_del(&vlan->list);
	kfree(vlan);

	return 0;
398 399
}

400
int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
401
			       bool vlan_aware, struct netlink_ext_ack *extack)
402
{
403
	struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
404
	struct ocelot_port *ocelot_port = ocelot->ports[port];
405
	struct ocelot_vcap_filter *filter;
406
	u32 val;
407

408 409 410
	list_for_each_entry(filter, &block->rules, list) {
		if (filter->ingress_port_mask & BIT(port) &&
		    filter->action.vid_replace_ena) {
411 412
			NL_SET_ERR_MSG_MOD(extack,
					   "Cannot change VLAN state with vlan modify rules active");
413
			return -EBUSY;
414 415
		}
	}
416

417
	ocelot_port->vlan_aware = vlan_aware;
418

419 420 421 422 423 424 425 426 427
	if (vlan_aware)
		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
	else
		val = 0;
	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
		       ANA_PORT_VLAN_CFG, port);
428

429
	ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan);
430
	ocelot_port_manage_port_tag(ocelot, port);
431 432

	return 0;
433
}
434
EXPORT_SYMBOL(ocelot_port_vlan_filtering);
435

436
int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid,
437
			bool untagged, struct netlink_ext_ack *extack)
438
{
439 440 441 442 443 444 445 446 447 448 449 450 451 452
	if (untagged) {
		/* We are adding an egress-tagged VLAN */
		if (ocelot_port_uses_native_vlan(ocelot, port)) {
			NL_SET_ERR_MSG_MOD(extack,
					   "Port with egress-tagged VLANs cannot have more than one egress-untagged (native) VLAN");
			return -EBUSY;
		}
	} else {
		/* We are adding an egress-tagged VLAN */
		if (ocelot_port_num_untagged_vlans(ocelot, port) > 1) {
			NL_SET_ERR_MSG_MOD(extack,
					   "Port with more than one egress-untagged VLAN cannot have egress-tagged VLANs");
			return -EBUSY;
		}
453 454 455 456 457 458
	}

	return 0;
}
EXPORT_SYMBOL(ocelot_vlan_prepare);

459 460
int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
		    bool untagged)
461
{
462
	int err;
463

464
	err = ocelot_vlan_member_add(ocelot, port, vid, untagged);
465 466
	if (err)
		return err;
467 468

	/* Default ingress vlan classification */
469 470 471
	if (pvid)
		ocelot_port_set_pvid(ocelot, port,
				     ocelot_bridge_vlan_find(ocelot, vid));
472 473

	/* Untagged egress vlan clasification */
474
	ocelot_port_manage_port_tag(ocelot, port);
475 476 477

	return 0;
}
478
EXPORT_SYMBOL(ocelot_vlan_add);
479

480
int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
481 482
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
483
	int err;
484

485 486 487
	err = ocelot_vlan_member_del(ocelot, port, vid);
	if (err)
		return err;
488

489
	/* Ingress */
490 491
	if (ocelot_port->pvid_vlan && ocelot_port->pvid_vlan->vid == vid)
		ocelot_port_set_pvid(ocelot, port, NULL);
492

493
	/* Egress */
494
	ocelot_port_manage_port_tag(ocelot, port);
495 496 497

	return 0;
}
498
EXPORT_SYMBOL(ocelot_vlan_del);
499

500 501
static void ocelot_vlan_init(struct ocelot *ocelot)
{
502
	unsigned long all_ports = GENMASK(ocelot->num_phys_ports - 1, 0);
503 504
	u16 port, vid;

505 506 507 508
	/* Clear VLAN table, by default all ports are members of all VLANs */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
		     ANA_TABLES_VLANACCESS);
	ocelot_vlant_wait_for_completion(ocelot);
509 510

	/* Configure the port VLAN memberships */
511
	for (vid = 1; vid < VLAN_N_VID; vid++)
512
		ocelot_vlant_set_mask(ocelot, vid, 0);
513 514 515 516 517

	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
	 * traffic.  It is added automatically if 8021q module is loaded, but
	 * we can't rely on it since module may be not loaded.
	 */
518
	ocelot_vlant_set_mask(ocelot, OCELOT_VLAN_UNAWARE_PVID, all_ports);
519 520 521 522

	/* Set vlan ingress filter mask to all ports but the CPU port by
	 * default.
	 */
523
	ocelot_write(ocelot, all_ports, ANA_VLANMASK);
524 525 526 527 528

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
	}
529 530
}

531 532 533 534 535
static u32 ocelot_read_eq_avail(struct ocelot *ocelot, int port)
{
	return ocelot_read_rix(ocelot, QSYS_SW_STATUS, port);
}

536
static int ocelot_port_flush(struct ocelot *ocelot, int port)
537
{
538
	unsigned int pause_ena;
539 540 541 542 543 544 545 546
	int err, val;

	/* Disable dequeuing from the egress queues */
	ocelot_rmw_rix(ocelot, QSYS_PORT_MODE_DEQUEUE_DIS,
		       QSYS_PORT_MODE_DEQUEUE_DIS,
		       QSYS_PORT_MODE, port);

	/* Disable flow control */
547
	ocelot_fields_read(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, &pause_ena);
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0);

	/* Disable priority flow control */
	ocelot_fields_write(ocelot, port,
			    QSYS_SWITCH_PORT_MODE_TX_PFC_ENA, 0);

	/* Wait at least the time it takes to receive a frame of maximum length
	 * at the port.
	 * Worst-case delays for 10 kilobyte jumbo frames are:
	 * 8 ms on a 10M port
	 * 800 μs on a 100M port
	 * 80 μs on a 1G port
	 * 32 μs on a 2.5G port
	 */
	usleep_range(8000, 10000);

	/* Disable half duplex backpressure. */
	ocelot_rmw_rix(ocelot, 0, SYS_FRONT_PORT_MODE_HDX_MODE,
		       SYS_FRONT_PORT_MODE, port);

	/* Flush the queues associated with the port. */
	ocelot_rmw_gix(ocelot, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG_FLUSH_ENA,
		       REW_PORT_CFG, port);

	/* Enable dequeuing from the egress queues. */
	ocelot_rmw_rix(ocelot, 0, QSYS_PORT_MODE_DEQUEUE_DIS, QSYS_PORT_MODE,
		       port);

	/* Wait until flushing is complete. */
	err = read_poll_timeout(ocelot_read_eq_avail, val, !val,
				100, 2000000, false, ocelot, port);

	/* Clear flushing again. */
	ocelot_rmw_gix(ocelot, 0, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG, port);

583 584 585
	/* Re-enable flow control */
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, pause_ena);

586 587 588
	return err;
}

589 590 591 592
void ocelot_phylink_mac_link_down(struct ocelot *ocelot, int port,
				  unsigned int link_an_mode,
				  phy_interface_t interface,
				  unsigned long quirks)
593
{
594
	struct ocelot_port *ocelot_port = ocelot->ports[port];
595
	int err;
596

597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
	ocelot_port_rmwl(ocelot_port, 0, DEV_MAC_ENA_CFG_RX_ENA,
			 DEV_MAC_ENA_CFG);

	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);

	err = ocelot_port_flush(ocelot, port);
	if (err)
		dev_err(ocelot->dev, "failed to flush port %d: %d\n",
			port, err);

	/* Put the port in reset. */
	if (interface != PHY_INTERFACE_MODE_QSGMII ||
	    !(quirks & OCELOT_QUIRK_QSGMII_PORTS_MUST_BE_UP))
		ocelot_port_rmwl(ocelot_port,
				 DEV_CLOCK_CFG_MAC_TX_RST |
612
				 DEV_CLOCK_CFG_MAC_RX_RST,
613
				 DEV_CLOCK_CFG_MAC_TX_RST |
614
				 DEV_CLOCK_CFG_MAC_RX_RST,
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
				 DEV_CLOCK_CFG);
}
EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_down);

void ocelot_phylink_mac_link_up(struct ocelot *ocelot, int port,
				struct phy_device *phydev,
				unsigned int link_an_mode,
				phy_interface_t interface,
				int speed, int duplex,
				bool tx_pause, bool rx_pause,
				unsigned long quirks)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	int mac_speed, mode = 0;
	u32 mac_fc_cfg;

	/* The MAC might be integrated in systems where the MAC speed is fixed
	 * and it's the PCS who is performing the rate adaptation, so we have
	 * to write "1000Mbps" into the LINK_SPEED field of DEV_CLOCK_CFG
	 * (which is also its default value).
	 */
	if ((quirks & OCELOT_QUIRK_PCS_PERFORMS_RATE_ADAPTATION) ||
	    speed == SPEED_1000) {
		mac_speed = OCELOT_SPEED_1000;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
	} else if (speed == SPEED_2500) {
		mac_speed = OCELOT_SPEED_2500;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
	} else if (speed == SPEED_100) {
		mac_speed = OCELOT_SPEED_100;
	} else {
		mac_speed = OCELOT_SPEED_10;
	}

	if (duplex == DUPLEX_FULL)
		mode |= DEV_MAC_MODE_CFG_FDX_ENA;

	ocelot_port_writel(ocelot_port, mode, DEV_MAC_MODE_CFG);

	/* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and
	 * PORT_RST bits in DEV_CLOCK_CFG.
	 */
	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(mac_speed),
			   DEV_CLOCK_CFG);

	switch (speed) {
661
	case SPEED_10:
662
		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_10);
663 664
		break;
	case SPEED_100:
665
		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_100);
666 667 668
		break;
	case SPEED_1000:
	case SPEED_2500:
669
		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_1000);
670 671
		break;
	default:
672 673
		dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n",
			port, speed);
674 675 676
		return;
	}

677 678 679 680
	/* Handle RX pause in all cases, with 2500base-X this is used for rate
	 * adaptation.
	 */
	mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA;
681

682 683 684 685 686
	if (tx_pause)
		mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA |
			      SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
			      SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
			      SYS_MAC_FC_CFG_ZERO_PAUSE_ENA;
687

688 689 690 691
	/* Flow control. Link speed is only used here to evaluate the time
	 * specification in incoming pause frames.
	 */
	ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port);
692

693
	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
694

695
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, tx_pause);
696

697 698 699
	/* Undo the effects of ocelot_phylink_mac_link_down:
	 * enable MAC module
	 */
700
	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
701 702 703
			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);

	/* Core: Enable port for frame transfer */
704 705
	ocelot_fields_write(ocelot, port,
			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
706
}
707
EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_up);
708

709 710
static int ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
					struct sk_buff *clone)
711
{
712
	struct ocelot_port *ocelot_port = ocelot->ports[port];
713 714 715
	unsigned long flags;

	spin_lock_irqsave(&ocelot->ts_id_lock, flags);
716

717 718 719 720 721
	if (ocelot_port->ptp_skbs_in_flight == OCELOT_MAX_PTP_ID ||
	    ocelot->ptp_skbs_in_flight == OCELOT_PTP_FIFO_SIZE) {
		spin_unlock_irqrestore(&ocelot->ts_id_lock, flags);
		return -EBUSY;
	}
722

723
	skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
724 725
	/* Store timestamp ID in OCELOT_SKB_CB(clone)->ts_id */
	OCELOT_SKB_CB(clone)->ts_id = ocelot_port->ts_id;
726

727 728 729
	ocelot_port->ts_id++;
	if (ocelot_port->ts_id == OCELOT_MAX_PTP_ID)
		ocelot_port->ts_id = 0;
730

731 732
	ocelot_port->ptp_skbs_in_flight++;
	ocelot->ptp_skbs_in_flight++;
733

734
	skb_queue_tail(&ocelot_port->tx_skbs, clone);
735

736 737 738
	spin_unlock_irqrestore(&ocelot->ts_id_lock, flags);

	return 0;
739 740
}

741 742
static bool ocelot_ptp_is_onestep_sync(struct sk_buff *skb,
				       unsigned int ptp_class)
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
{
	struct ptp_header *hdr;
	u8 msgtype, twostep;

	hdr = ptp_parse_header(skb, ptp_class);
	if (!hdr)
		return false;

	msgtype = ptp_get_msgtype(hdr, ptp_class);
	twostep = hdr->flag_field[0] & 0x2;

	if (msgtype == PTP_MSGTYPE_SYNC && twostep == 0)
		return true;

	return false;
}

760 761 762 763 764 765
int ocelot_port_txtstamp_request(struct ocelot *ocelot, int port,
				 struct sk_buff *skb,
				 struct sk_buff **clone)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	u8 ptp_cmd = ocelot_port->ptp_cmd;
766
	unsigned int ptp_class;
767
	int err;
768

769 770 771 772 773 774 775
	/* Don't do anything if PTP timestamping not enabled */
	if (!ptp_cmd)
		return 0;

	ptp_class = ptp_classify_raw(skb);
	if (ptp_class == PTP_CLASS_NONE)
		return -EINVAL;
776

777 778
	/* Store ptp_cmd in OCELOT_SKB_CB(skb)->ptp_cmd */
	if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) {
779
		if (ocelot_ptp_is_onestep_sync(skb, ptp_class)) {
780 781 782 783 784 785 786 787
			OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
			return 0;
		}

		/* Fall back to two-step timestamping */
		ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
	}

788 789 790 791 792
	if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
		*clone = skb_clone_sk(skb);
		if (!(*clone))
			return -ENOMEM;

793 794 795 796
		err = ocelot_port_add_txtstamp_skb(ocelot, port, *clone);
		if (err)
			return err;

797
		OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
798
		OCELOT_SKB_CB(*clone)->ptp_class = ptp_class;
799 800 801 802 803
	}

	return 0;
}
EXPORT_SYMBOL(ocelot_port_txtstamp_request);
804

805 806
static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
				   struct timespec64 *ts)
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
{
	unsigned long flags;
	u32 val;

	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);

	/* Read current PTP time to get seconds */
	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);

	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);

	/* Read packet HW timestamp from FIFO */
	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);

	/* Sec has incremented since the ts was registered */
	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
		ts->tv_sec--;

	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
}
831

832 833 834 835 836 837 838 839 840 841 842
static bool ocelot_validate_ptp_skb(struct sk_buff *clone, u16 seqid)
{
	struct ptp_header *hdr;

	hdr = ptp_parse_header(clone, OCELOT_SKB_CB(clone)->ptp_class);
	if (WARN_ON(!hdr))
		return false;

	return seqid == ntohs(hdr->sequence_id);
}

843 844 845 846 847
void ocelot_get_txtstamp(struct ocelot *ocelot)
{
	int budget = OCELOT_PTP_QUEUE_SZ;

	while (budget--) {
848
		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
849
		struct skb_shared_hwtstamps shhwtstamps;
850
		u32 val, id, seqid, txport;
851 852
		struct ocelot_port *port;
		struct timespec64 ts;
853
		unsigned long flags;
854 855 856 857 858 859 860 861 862 863 864 865

		val = ocelot_read(ocelot, SYS_PTP_STATUS);

		/* Check if a timestamp can be retrieved */
		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
			break;

		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);

		/* Retrieve the ts ID and Tx port */
		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);
866
		seqid = SYS_PTP_STATUS_PTP_MESS_SEQ_ID(val);
867 868 869

		port = ocelot->ports[txport];

870 871 872 873 874 875
		spin_lock(&ocelot->ts_id_lock);
		port->ptp_skbs_in_flight--;
		ocelot->ptp_skbs_in_flight--;
		spin_unlock(&ocelot->ts_id_lock);

		/* Retrieve its associated skb */
876
try_again:
877
		spin_lock_irqsave(&port->tx_skbs.lock, flags);
878

879
		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
880
			if (OCELOT_SKB_CB(skb)->ts_id != id)
881 882 883
				continue;
			__skb_unlink(skb, &port->tx_skbs);
			skb_match = skb;
884
			break;
885 886
		}

887 888
		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);

889 890 891
		if (WARN_ON(!skb_match))
			continue;

892 893 894 895 896 897 898 899
		if (!ocelot_validate_ptp_skb(skb_match, seqid)) {
			dev_err_ratelimited(ocelot->dev,
					    "port %d received stale TX timestamp for seqid %d, discarding\n",
					    txport, seqid);
			dev_kfree_skb_any(skb);
			goto try_again;
		}

900 901
		/* Get the h/w timestamp */
		ocelot_get_hwtimestamp(ocelot, &ts);
902 903 904 905

		/* Set the timestamp into the skb */
		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
906
		skb_complete_tx_timestamp(skb_match, &shhwtstamps);
907 908 909

		/* Next ts */
		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
910 911 912
	}
}
EXPORT_SYMBOL(ocelot_get_txtstamp);
913

914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh,
				u32 *rval)
{
	u32 bytes_valid, val;

	val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
	if (val == XTR_NOT_READY) {
		if (ifh)
			return -EIO;

		do {
			val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
		} while (val == XTR_NOT_READY);
	}

	switch (val) {
	case XTR_ABORT:
		return -EIO;
	case XTR_EOF_0:
	case XTR_EOF_1:
	case XTR_EOF_2:
	case XTR_EOF_3:
	case XTR_PRUNED:
		bytes_valid = XTR_VALID_BYTES(val);
		val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
		if (val == XTR_ESCAPE)
			*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
		else
			*rval = val;

		return bytes_valid;
	case XTR_ESCAPE:
		*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);

		return 4;
	default:
		*rval = val;

		return 4;
	}
}

static int ocelot_xtr_poll_xfh(struct ocelot *ocelot, int grp, u32 *xfh)
{
	int i, err = 0;

	for (i = 0; i < OCELOT_TAG_LEN / 4; i++) {
		err = ocelot_rx_frame_word(ocelot, grp, true, &xfh[i]);
		if (err != 4)
			return (err < 0) ? err : -EIO;
	}

	return 0;
}

int ocelot_xtr_poll_frame(struct ocelot *ocelot, int grp, struct sk_buff **nskb)
{
	struct skb_shared_hwtstamps *shhwtstamps;
972
	u64 tod_in_ns, full_ts_in_ns;
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	u64 timestamp, src_port, len;
	u32 xfh[OCELOT_TAG_LEN / 4];
	struct net_device *dev;
	struct timespec64 ts;
	struct sk_buff *skb;
	int sz, buf_len;
	u32 val, *buf;
	int err;

	err = ocelot_xtr_poll_xfh(ocelot, grp, xfh);
	if (err)
		return err;

	ocelot_xfh_get_src_port(xfh, &src_port);
	ocelot_xfh_get_len(xfh, &len);
	ocelot_xfh_get_rew_val(xfh, &timestamp);

	if (WARN_ON(src_port >= ocelot->num_phys_ports))
		return -EINVAL;

	dev = ocelot->ops->port_to_netdev(ocelot, src_port);
	if (!dev)
		return -EINVAL;

	skb = netdev_alloc_skb(dev, len);
	if (unlikely(!skb)) {
		netdev_err(dev, "Unable to allocate sk_buff\n");
		return -ENOMEM;
	}

	buf_len = len - ETH_FCS_LEN;
	buf = (u32 *)skb_put(skb, buf_len);

	len = 0;
	do {
		sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
		if (sz < 0) {
			err = sz;
			goto out_free_skb;
		}
		*buf++ = val;
		len += sz;
	} while (len < buf_len);

	/* Read the FCS */
	sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
	if (sz < 0) {
		err = sz;
		goto out_free_skb;
	}

	/* Update the statistics if part of the FCS was read before */
	len -= ETH_FCS_LEN - sz;

	if (unlikely(dev->features & NETIF_F_RXFCS)) {
		buf = (u32 *)skb_put(skb, ETH_FCS_LEN);
		*buf = val;
	}

	if (ocelot->ptp) {
		ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);

		tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec);
		if ((tod_in_ns & 0xffffffff) < timestamp)
			full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) |
					timestamp;
		else
			full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) |
					timestamp;

		shhwtstamps = skb_hwtstamps(skb);
		memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamps->hwtstamp = full_ts_in_ns;
	}

	/* Everything we see on an interface that is in the HW bridge
	 * has already been forwarded.
	 */
1051
	if (ocelot->ports[src_port]->bridge)
1052 1053 1054
		skb->offload_fwd_mark = 1;

	skb->protocol = eth_type_trans(skb, dev);
1055

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
	*nskb = skb;

	return 0;

out_free_skb:
	kfree_skb(skb);
	return err;
}
EXPORT_SYMBOL(ocelot_xtr_poll_frame);

1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
bool ocelot_can_inject(struct ocelot *ocelot, int grp)
{
	u32 val = ocelot_read(ocelot, QS_INJ_STATUS);

	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))))
		return false;
	if (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp)))
		return false;

	return true;
}
EXPORT_SYMBOL(ocelot_can_inject);

void ocelot_port_inject_frame(struct ocelot *ocelot, int port, int grp,
			      u32 rew_op, struct sk_buff *skb)
{
1082
	u32 ifh[OCELOT_TAG_LEN / 4] = {0};
1083 1084 1085 1086 1087
	unsigned int i, count, last;

	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);

1088
	ocelot_ifh_set_bypass(ifh, 1);
1089
	ocelot_ifh_set_dest(ifh, BIT_ULL(port));
1090
	ocelot_ifh_set_tag_type(ifh, IFH_TAG_TYPE_C);
1091
	ocelot_ifh_set_vlan_tci(ifh, skb_vlan_tag_get(skb));
1092
	ocelot_ifh_set_rew_op(ifh, rew_op);
1093 1094

	for (i = 0; i < OCELOT_TAG_LEN / 4; i++)
1095
		ocelot_write_rix(ocelot, ifh[i], QS_INJ_WR, grp);
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122

	count = DIV_ROUND_UP(skb->len, 4);
	last = skb->len % 4;
	for (i = 0; i < count; i++)
		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);

	/* Add padding */
	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
		i++;
	}

	/* Indicate EOF and valid bytes in last word */
	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
			 QS_INJ_CTRL_EOF,
			 QS_INJ_CTRL, grp);

	/* Add dummy CRC */
	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
	skb_tx_timestamp(skb);

	skb->dev->stats.tx_packets++;
	skb->dev->stats.tx_bytes += skb->len;
}
EXPORT_SYMBOL(ocelot_port_inject_frame);

1123 1124 1125 1126 1127 1128 1129
void ocelot_drain_cpu_queue(struct ocelot *ocelot, int grp)
{
	while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp))
		ocelot_read_rix(ocelot, QS_XTR_RD, grp);
}
EXPORT_SYMBOL(ocelot_drain_cpu_queue);

1130
int ocelot_fdb_add(struct ocelot *ocelot, int port,
1131
		   const unsigned char *addr, u16 vid)
1132
{
1133 1134 1135 1136
	int pgid = port;

	if (port == ocelot->npi)
		pgid = PGID_CPU;
1137

1138
	return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
1139
}
1140
EXPORT_SYMBOL(ocelot_fdb_add);
1141

1142 1143
int ocelot_fdb_del(struct ocelot *ocelot, int port,
		   const unsigned char *addr, u16 vid)
1144
{
1145 1146
	return ocelot_mact_forget(ocelot, addr, vid);
}
1147
EXPORT_SYMBOL(ocelot_fdb_del);
1148

1149 1150
int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
			    bool is_static, void *data)
1151
{
1152
	struct ocelot_dump_ctx *dump = data;
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	u32 portid = NETLINK_CB(dump->cb->skb).portid;
	u32 seq = dump->cb->nlh->nlmsg_seq;
	struct nlmsghdr *nlh;
	struct ndmsg *ndm;

	if (dump->idx < dump->cb->args[2])
		goto skip;

	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
			sizeof(*ndm), NLM_F_MULTI);
	if (!nlh)
		return -EMSGSIZE;

	ndm = nlmsg_data(nlh);
	ndm->ndm_family  = AF_BRIDGE;
	ndm->ndm_pad1    = 0;
	ndm->ndm_pad2    = 0;
	ndm->ndm_flags   = NTF_SELF;
	ndm->ndm_type    = 0;
	ndm->ndm_ifindex = dump->dev->ifindex;
1173
	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
1174

1175
	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
1176 1177
		goto nla_put_failure;

1178
	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
		goto nla_put_failure;

	nlmsg_end(dump->skb, nlh);

skip:
	dump->idx++;
	return 0;

nla_put_failure:
	nlmsg_cancel(dump->skb, nlh);
	return -EMSGSIZE;
}
1191
EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
1192

1193 1194
static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
			    struct ocelot_mact_entry *entry)
1195
	__must_hold(&ocelot->mact_lock)
1196 1197
{
	u32 val, dst, macl, mach;
1198
	char mac[ETH_ALEN];
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220

	/* Set row and column to read from */
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);

	/* Issue a read command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
		     ANA_TABLES_MACACCESS);

	if (ocelot_mact_wait_for_completion(ocelot))
		return -ETIMEDOUT;

	/* Read the entry flags */
	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
	if (!(val & ANA_TABLES_MACACCESS_VALID))
		return -EINVAL;

	/* If the entry read has another port configured as its destination,
	 * do not report it.
	 */
	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
1221
	if (dst != port)
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
		return -EINVAL;

	/* Get the entry's MAC address and VLAN id */
	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);

	mac[0] = (mach >> 8)  & 0xff;
	mac[1] = (mach >> 0)  & 0xff;
	mac[2] = (macl >> 24) & 0xff;
	mac[3] = (macl >> 16) & 0xff;
	mac[4] = (macl >> 8)  & 0xff;
	mac[5] = (macl >> 0)  & 0xff;

	entry->vid = (mach >> 16) & 0xfff;
	ether_addr_copy(entry->mac, mac);

	return 0;
}

1241 1242
int ocelot_fdb_dump(struct ocelot *ocelot, int port,
		    dsa_fdb_dump_cb_t *cb, void *data)
1243
{
1244
	int err = 0;
1245
	int i, j;
1246

1247 1248 1249 1250 1251
	/* We could take the lock just around ocelot_mact_read, but doing so
	 * thousands of times in a row seems rather pointless and inefficient.
	 */
	mutex_lock(&ocelot->mact_lock);

1252 1253
	/* Loop through all the mac tables entries. */
	for (i = 0; i < ocelot->num_mact_rows; i++) {
1254
		for (j = 0; j < 4; j++) {
1255 1256 1257
			struct ocelot_mact_entry entry;
			bool is_static;

1258
			err = ocelot_mact_read(ocelot, port, i, j, &entry);
1259 1260 1261
			/* If the entry is invalid (wrong port, invalid...),
			 * skip it.
			 */
1262
			if (err == -EINVAL)
1263
				continue;
1264 1265
			else if (err)
				break;
1266 1267

			is_static = (entry.type == ENTRYTYPE_LOCKED);
1268

1269 1270 1271
			err = cb(entry.mac, entry.vid, is_static, data);
			if (err)
				break;
1272 1273 1274
		}
	}

1275 1276 1277
	mutex_unlock(&ocelot->mact_lock);

	return err;
1278
}
1279
EXPORT_SYMBOL(ocelot_fdb_dump);
1280

1281
int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
1282 1283 1284 1285
{
	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
}
1286
EXPORT_SYMBOL(ocelot_hwstamp_get);
1287

1288
int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
1289
{
1290
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
	struct hwtstamp_config cfg;

	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
		return -EFAULT;

	/* reserved for future extensions */
	if (cfg.flags)
		return -EINVAL;

	/* Tx type sanity check */
	switch (cfg.tx_type) {
	case HWTSTAMP_TX_ON:
1303
		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
1304 1305 1306 1307 1308
		break;
	case HWTSTAMP_TX_ONESTEP_SYNC:
		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
		 * need to update the origin time.
		 */
1309
		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
1310 1311
		break;
	case HWTSTAMP_TX_OFF:
1312
		ocelot_port->ptp_cmd = 0;
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&ocelot->ptp_lock);

	switch (cfg.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
		break;
	default:
		mutex_unlock(&ocelot->ptp_lock);
		return -ERANGE;
	}

	/* Commit back the result & save it */
	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
	mutex_unlock(&ocelot->ptp_lock);

	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
}
1351
EXPORT_SYMBOL(ocelot_hwstamp_set);
1352

1353
void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
{
	int i;

	if (sset != ETH_SS_STATS)
		return;

	for (i = 0; i < ocelot->num_stats; i++)
		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
		       ETH_GSTRING_LEN);
}
1364
EXPORT_SYMBOL(ocelot_get_strings);
1365

1366
static void ocelot_update_stats(struct ocelot *ocelot)
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
{
	int i, j;

	mutex_lock(&ocelot->stats_lock);

	for (i = 0; i < ocelot->num_phys_ports; i++) {
		/* Configure the port to read the stats from */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);

		for (j = 0; j < ocelot->num_stats; j++) {
			u32 val;
			unsigned int idx = i * ocelot->num_stats + j;

			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
					      ocelot->stats_layout[j].offset);

			if (val < (ocelot->stats[idx] & U32_MAX))
				ocelot->stats[idx] += (u64)1 << 32;

			ocelot->stats[idx] = (ocelot->stats[idx] &
					      ~(u64)U32_MAX) + val;
		}
	}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	mutex_unlock(&ocelot->stats_lock);
}

static void ocelot_check_stats_work(struct work_struct *work)
{
	struct delayed_work *del_work = to_delayed_work(work);
	struct ocelot *ocelot = container_of(del_work, struct ocelot,
					     stats_work);

	ocelot_update_stats(ocelot);

1402 1403 1404 1405
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
}

1406
void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1407 1408 1409 1410
{
	int i;

	/* check and update now */
1411
	ocelot_update_stats(ocelot);
1412 1413 1414

	/* Copy all counters */
	for (i = 0; i < ocelot->num_stats; i++)
1415
		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1416
}
1417
EXPORT_SYMBOL(ocelot_get_ethtool_stats);
1418

1419
int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1420
{
1421 1422
	if (sset != ETH_SS_STATS)
		return -EOPNOTSUPP;
1423

1424 1425
	return ocelot->num_stats;
}
1426
EXPORT_SYMBOL(ocelot_get_sset_count);
1427

1428 1429
int ocelot_get_ts_info(struct ocelot *ocelot, int port,
		       struct ethtool_ts_info *info)
1430
{
1431 1432
	info->phc_index = ocelot->ptp_clock ?
			  ptp_clock_index(ocelot->ptp_clock) : -1;
1433 1434 1435 1436 1437 1438
	if (info->phc_index == -1) {
		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
					 SOF_TIMESTAMPING_RX_SOFTWARE |
					 SOF_TIMESTAMPING_SOFTWARE;
		return 0;
	}
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
				 SOF_TIMESTAMPING_RX_SOFTWARE |
				 SOF_TIMESTAMPING_SOFTWARE |
				 SOF_TIMESTAMPING_TX_HARDWARE |
				 SOF_TIMESTAMPING_RX_HARDWARE |
				 SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);

	return 0;
}
1451
EXPORT_SYMBOL(ocelot_get_ts_info);
1452

1453 1454
static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond,
				bool only_active_ports)
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
{
	u32 mask = 0;
	int port;

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port)
			continue;

1465 1466 1467 1468
		if (ocelot_port->bond == bond) {
			if (only_active_ports && !ocelot_port->lag_tx_active)
				continue;

1469
			mask |= BIT(port);
1470
		}
1471 1472 1473 1474 1475
	}

	return mask;
}

1476
static u32 ocelot_get_bridge_fwd_mask(struct ocelot *ocelot, int src_port,
1477 1478
				      struct net_device *bridge)
{
1479
	struct ocelot_port *ocelot_port = ocelot->ports[src_port];
1480 1481 1482
	u32 mask = 0;
	int port;

1483 1484 1485 1486
	if (!ocelot_port || ocelot_port->bridge != bridge ||
	    ocelot_port->stp_state != BR_STATE_FORWARDING)
		return 0;

1487
	for (port = 0; port < ocelot->num_phys_ports; port++) {
1488
		ocelot_port = ocelot->ports[port];
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

		if (!ocelot_port)
			continue;

		if (ocelot_port->stp_state == BR_STATE_FORWARDING &&
		    ocelot_port->bridge == bridge)
			mask |= BIT(port);
	}

	return mask;
}

1501
static u32 ocelot_get_dsa_8021q_cpu_mask(struct ocelot *ocelot)
1502
{
1503
	u32 mask = 0;
1504 1505
	int port;

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port)
			continue;

		if (ocelot_port->is_dsa_8021q_cpu)
			mask |= BIT(port);
	}

	return mask;
}

void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot)
{
	unsigned long cpu_fwd_mask;
	int port;

	/* If a DSA tag_8021q CPU exists, it needs to be included in the
	 * regular forwarding path of the front ports regardless of whether
	 * those are bridged or standalone.
	 * If DSA tag_8021q is not used, this returns 0, which is fine because
	 * the hardware-based CPU port module can be a destination for packets
	 * even if it isn't part of PGID_SRC.
	 */
	cpu_fwd_mask = ocelot_get_dsa_8021q_cpu_mask(ocelot);

1533 1534 1535 1536
	/* Apply FWD mask. The loop is needed to add/remove the current port as
	 * a source for the other ports.
	 */
	for (port = 0; port < ocelot->num_phys_ports; port++) {
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
		struct ocelot_port *ocelot_port = ocelot->ports[port];
		unsigned long mask;

		if (!ocelot_port) {
			/* Unused ports can't send anywhere */
			mask = 0;
		} else if (ocelot_port->is_dsa_8021q_cpu) {
			/* The DSA tag_8021q CPU ports need to be able to
			 * forward packets to all other ports except for
			 * themselves
			 */
			mask = GENMASK(ocelot->num_phys_ports - 1, 0);
			mask &= ~cpu_fwd_mask;
1550 1551
		} else if (ocelot_port->bridge) {
			struct net_device *bridge = ocelot_port->bridge;
1552
			struct net_device *bond = ocelot_port->bond;
1553

1554
			mask = ocelot_get_bridge_fwd_mask(ocelot, port, bridge);
1555
			mask |= cpu_fwd_mask;
1556
			mask &= ~BIT(port);
1557 1558 1559 1560
			if (bond) {
				mask &= ~ocelot_get_bond_mask(ocelot, bond,
							      false);
			}
1561
		} else {
1562 1563 1564 1565 1566
			/* Standalone ports forward only to DSA tag_8021q CPU
			 * ports (if those exist), or to the hardware CPU port
			 * module otherwise.
			 */
			mask = cpu_fwd_mask;
1567
		}
1568 1569

		ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port);
1570 1571
	}
}
1572
EXPORT_SYMBOL(ocelot_apply_bridge_fwd_mask);
1573

1574
void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
1575
{
1576
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1577
	u32 learn_ena = 0;
1578

1579
	ocelot_port->stp_state = state;
1580

1581 1582 1583
	if ((state == BR_STATE_LEARNING || state == BR_STATE_FORWARDING) &&
	    ocelot_port->learn_ena)
		learn_ena = ANA_PORT_PORT_CFG_LEARN_ENA;
1584

1585 1586
	ocelot_rmw_gix(ocelot, learn_ena, ANA_PORT_PORT_CFG_LEARN_ENA,
		       ANA_PORT_PORT_CFG, port);
1587

1588
	ocelot_apply_bridge_fwd_mask(ocelot);
1589
}
1590
EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1591

1592
void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
1593
{
1594 1595 1596 1597 1598 1599 1600 1601 1602
	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);

	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
	 * which is clearly not what our intention is. So avoid that.
	 */
	if (!age_period)
		age_period = 1;

	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
1603
}
1604
EXPORT_SYMBOL(ocelot_set_ageing_time);
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619

static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
						     const unsigned char *addr,
						     u16 vid)
{
	struct ocelot_multicast *mc;

	list_for_each_entry(mc, &ocelot->multicast, list) {
		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
			return mc;
	}

	return NULL;
}

1620 1621 1622 1623 1624 1625
static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
{
	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
		return ENTRYTYPE_MACv4;
	if (addr[0] == 0x33 && addr[1] == 0x33)
		return ENTRYTYPE_MACv6;
1626
	return ENTRYTYPE_LOCKED;
1627 1628
}

1629 1630
static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index,
					     unsigned long ports)
1631
{
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	struct ocelot_pgid *pgid;

	pgid = kzalloc(sizeof(*pgid), GFP_KERNEL);
	if (!pgid)
		return ERR_PTR(-ENOMEM);

	pgid->ports = ports;
	pgid->index = index;
	refcount_set(&pgid->refcount, 1);
	list_add_tail(&pgid->list, &ocelot->pgids);

	return pgid;
}

static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid)
{
	if (!refcount_dec_and_test(&pgid->refcount))
		return;

	list_del(&pgid->list);
	kfree(pgid);
}

static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot,
					       const struct ocelot_multicast *mc)
{
	struct ocelot_pgid *pgid;
	int index;
1660 1661 1662 1663 1664 1665

	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
	 * destination mask table (PGID), the destination set is programmed as
	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
	 */
1666 1667
	if (mc->entry_type == ENTRYTYPE_MACv4 ||
	    mc->entry_type == ENTRYTYPE_MACv6)
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
		return ocelot_pgid_alloc(ocelot, 0, mc->ports);

	list_for_each_entry(pgid, &ocelot->pgids, list) {
		/* When searching for a nonreserved multicast PGID, ignore the
		 * dummy PGID of zero that we have for MACv4/MACv6 entries
		 */
		if (pgid->index && pgid->ports == mc->ports) {
			refcount_inc(&pgid->refcount);
			return pgid;
		}
	}
1679

1680 1681
	/* Search for a free index in the nonreserved multicast PGID area */
	for_each_nonreserved_multicast_dest_pgid(ocelot, index) {
1682 1683
		bool used = false;

1684 1685
		list_for_each_entry(pgid, &ocelot->pgids, list) {
			if (pgid->index == index) {
1686 1687 1688 1689 1690 1691
				used = true;
				break;
			}
		}

		if (!used)
1692
			return ocelot_pgid_alloc(ocelot, index, mc->ports);
1693 1694
	}

1695
	return ERR_PTR(-ENOSPC);
1696 1697 1698
}

static void ocelot_encode_ports_to_mdb(unsigned char *addr,
1699
				       struct ocelot_multicast *mc)
1700
{
1701
	ether_addr_copy(addr, mc->addr);
1702

1703
	if (mc->entry_type == ENTRYTYPE_MACv4) {
1704 1705 1706
		addr[0] = 0;
		addr[1] = mc->ports >> 8;
		addr[2] = mc->ports & 0xff;
1707
	} else if (mc->entry_type == ENTRYTYPE_MACv6) {
1708 1709 1710 1711 1712
		addr[0] = mc->ports >> 8;
		addr[1] = mc->ports & 0xff;
	}
}

1713 1714
int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1715 1716
{
	unsigned char addr[ETH_ALEN];
1717
	struct ocelot_multicast *mc;
1718
	struct ocelot_pgid *pgid;
1719 1720
	u16 vid = mdb->vid;

1721 1722 1723
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1724 1725
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc) {
1726
		/* New entry */
1727 1728 1729 1730 1731 1732 1733 1734
		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
		if (!mc)
			return -ENOMEM;

		mc->entry_type = ocelot_classify_mdb(mdb->addr);
		ether_addr_copy(mc->addr, mdb->addr);
		mc->vid = vid;

1735
		list_add_tail(&mc->list, &ocelot->multicast);
1736
	} else {
1737 1738 1739 1740
		/* Existing entry. Clean up the current port mask from
		 * hardware now, because we'll be modifying it.
		 */
		ocelot_pgid_free(ocelot, mc->pgid);
1741
		ocelot_encode_ports_to_mdb(addr, mc);
1742 1743 1744
		ocelot_mact_forget(ocelot, addr, vid);
	}

1745
	mc->ports |= BIT(port);
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756

	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid)) {
		dev_err(ocelot->dev,
			"Cannot allocate PGID for mdb %pM vid %d\n",
			mc->addr, mc->vid);
		devm_kfree(ocelot->dev, mc);
		return PTR_ERR(pgid);
	}
	mc->pgid = pgid;

1757
	ocelot_encode_ports_to_mdb(addr, mc);
1758

1759 1760 1761 1762 1763 1764
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1765
				 mc->entry_type);
1766
}
1767
EXPORT_SYMBOL(ocelot_port_mdb_add);
1768

1769 1770
int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1771 1772
{
	unsigned char addr[ETH_ALEN];
1773
	struct ocelot_multicast *mc;
1774
	struct ocelot_pgid *pgid;
1775 1776
	u16 vid = mdb->vid;

1777 1778 1779
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1780 1781 1782 1783
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc)
		return -ENOENT;

1784
	ocelot_encode_ports_to_mdb(addr, mc);
1785 1786
	ocelot_mact_forget(ocelot, addr, vid);

1787
	ocelot_pgid_free(ocelot, mc->pgid);
1788
	mc->ports &= ~BIT(port);
1789 1790 1791 1792 1793 1794
	if (!mc->ports) {
		list_del(&mc->list);
		devm_kfree(ocelot->dev, mc);
		return 0;
	}

1795 1796 1797 1798 1799 1800
	/* We have a PGID with fewer ports now */
	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid))
		return PTR_ERR(pgid);
	mc->pgid = pgid;

1801
	ocelot_encode_ports_to_mdb(addr, mc);
1802

1803 1804 1805 1806 1807 1808
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1809
				 mc->entry_type);
1810
}
1811
EXPORT_SYMBOL(ocelot_port_mdb_del);
1812

1813 1814
void ocelot_port_bridge_join(struct ocelot *ocelot, int port,
			     struct net_device *bridge)
1815
{
1816
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1817

1818
	ocelot_port->bridge = bridge;
1819

1820
	ocelot_apply_bridge_fwd_mask(ocelot);
1821
}
1822
EXPORT_SYMBOL(ocelot_port_bridge_join);
1823

1824 1825
void ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
			      struct net_device *bridge)
1826
{
1827
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1828

1829
	ocelot_port->bridge = NULL;
1830

1831
	ocelot_port_set_pvid(ocelot, port, NULL);
1832
	ocelot_port_manage_port_tag(ocelot, port);
1833
	ocelot_apply_bridge_fwd_mask(ocelot);
1834
}
1835
EXPORT_SYMBOL(ocelot_port_bridge_leave);
1836

1837 1838
static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
{
1839
	unsigned long visited = GENMASK(ocelot->num_phys_ports - 1, 0);
1840 1841 1842
	int i, port, lag;

	/* Reset destination and aggregation PGIDS */
1843
	for_each_unicast_dest_pgid(ocelot, port)
1844 1845
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);

1846
	for_each_aggr_pgid(ocelot, i)
1847 1848 1849
		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
				 ANA_PGID_PGID, i);

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
	/* The visited ports bitmask holds the list of ports offloading any
	 * bonding interface. Initially we mark all these ports as unvisited,
	 * then every time we visit a port in this bitmask, we know that it is
	 * the lowest numbered port, i.e. the one whose logical ID == physical
	 * port ID == LAG ID. So we mark as visited all further ports in the
	 * bitmask that are offloading the same bonding interface. This way,
	 * we set up the aggregation PGIDs only once per bonding interface.
	 */
	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port || !ocelot_port->bond)
			continue;

		visited &= ~BIT(port);
	}

	/* Now, set PGIDs for each active LAG */
1868
	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1869
		struct net_device *bond = ocelot->ports[lag]->bond;
1870
		int num_active_ports = 0;
1871 1872 1873
		unsigned long bond_mask;
		u8 aggr_idx[16];

1874
		if (!bond || (visited & BIT(lag)))
1875 1876
			continue;

1877
		bond_mask = ocelot_get_bond_mask(ocelot, bond, true);
1878

1879 1880 1881 1882
		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
			// Destination mask
			ocelot_write_rix(ocelot, bond_mask,
					 ANA_PGID_PGID, port);
1883
			aggr_idx[num_active_ports++] = port;
1884 1885
		}

1886
		for_each_aggr_pgid(ocelot, i) {
1887 1888 1889 1890
			u32 ac;

			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
			ac &= ~bond_mask;
1891 1892 1893 1894 1895
			/* Don't do division by zero if there was no active
			 * port. Just make all aggregation codes zero.
			 */
			if (num_active_ports)
				ac |= BIT(aggr_idx[i % num_active_ports]);
1896 1897
			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
		}
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910

		/* Mark all ports in the same LAG as visited to avoid applying
		 * the same config again.
		 */
		for (port = lag; port < ocelot->num_phys_ports; port++) {
			struct ocelot_port *ocelot_port = ocelot->ports[port];

			if (!ocelot_port)
				continue;

			if (ocelot_port->bond == bond)
				visited |= BIT(port);
		}
1911 1912 1913
	}
}

1914 1915 1916 1917 1918 1919
/* When offloading a bonding interface, the switch ports configured under the
 * same bond must have the same logical port ID, equal to the physical port ID
 * of the lowest numbered physical port in that bond. Otherwise, in standalone/
 * bridged mode, each port has a logical port ID equal to its physical port ID.
 */
static void ocelot_setup_logical_port_ids(struct ocelot *ocelot)
1920
{
1921
	int port;
1922

1923 1924 1925 1926 1927 1928
	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];
		struct net_device *bond;

		if (!ocelot_port)
			continue;
1929

1930 1931
		bond = ocelot_port->bond;
		if (bond) {
1932 1933
			int lag = __ffs(ocelot_get_bond_mask(ocelot, bond,
							     false));
1934

1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
			ocelot_rmw_gix(ocelot,
				       ANA_PORT_PORT_CFG_PORTID_VAL(lag),
				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
				       ANA_PORT_PORT_CFG, port);
		} else {
			ocelot_rmw_gix(ocelot,
				       ANA_PORT_PORT_CFG_PORTID_VAL(port),
				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
				       ANA_PORT_PORT_CFG, port);
		}
1945 1946 1947
	}
}

1948
int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1949 1950
			 struct net_device *bond,
			 struct netdev_lag_upper_info *info)
1951
{
1952 1953 1954
	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
		return -EOPNOTSUPP;

1955
	ocelot->ports[port]->bond = bond;
1956

1957
	ocelot_setup_logical_port_ids(ocelot);
1958
	ocelot_apply_bridge_fwd_mask(ocelot);
1959 1960 1961 1962
	ocelot_set_aggr_pgids(ocelot);

	return 0;
}
1963
EXPORT_SYMBOL(ocelot_port_lag_join);
1964

1965 1966
void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
			   struct net_device *bond)
1967
{
1968 1969
	ocelot->ports[port]->bond = NULL;

1970
	ocelot_setup_logical_port_ids(ocelot);
1971
	ocelot_apply_bridge_fwd_mask(ocelot);
1972 1973
	ocelot_set_aggr_pgids(ocelot);
}
1974
EXPORT_SYMBOL(ocelot_port_lag_leave);
1975

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
void ocelot_port_lag_change(struct ocelot *ocelot, int port, bool lag_tx_active)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	ocelot_port->lag_tx_active = lag_tx_active;

	/* Rebalance the LAGs */
	ocelot_set_aggr_pgids(ocelot);
}
EXPORT_SYMBOL(ocelot_port_lag_change);

1987 1988
/* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
 * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
1989 1990 1991
 * In the special case that it's the NPI port that we're configuring, the
 * length of the tag and optional prefix needs to be accounted for privately,
 * in order to be able to sustain communication at the requested @sdu.
1992
 */
1993
void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
1994 1995
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1996
	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
1997
	int pause_start, pause_stop;
1998
	int atop, atop_tot;
1999

2000 2001 2002
	if (port == ocelot->npi) {
		maxlen += OCELOT_TAG_LEN;

2003
		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
2004
			maxlen += OCELOT_SHORT_PREFIX_LEN;
2005
		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
2006 2007 2008
			maxlen += OCELOT_LONG_PREFIX_LEN;
	}

2009
	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
2010

2011 2012 2013
	/* Set Pause watermark hysteresis */
	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
2014 2015 2016 2017
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
			    pause_start);
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
			    pause_stop);
2018

2019
	/* Tail dropping watermarks */
2020
	atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) /
2021
		   OCELOT_BUFFER_CELL_SZ;
2022 2023 2024
	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
2025
}
2026 2027 2028 2029 2030 2031 2032 2033 2034
EXPORT_SYMBOL(ocelot_port_set_maxlen);

int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
{
	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;

	if (port == ocelot->npi) {
		max_mtu -= OCELOT_TAG_LEN;

2035
		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
2036
			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
2037
		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
2038 2039 2040 2041 2042 2043
			max_mtu -= OCELOT_LONG_PREFIX_LEN;
	}

	return max_mtu;
}
EXPORT_SYMBOL(ocelot_get_max_mtu);
2044

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
static void ocelot_port_set_learning(struct ocelot *ocelot, int port,
				     bool enabled)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	u32 val = 0;

	if (enabled)
		val = ANA_PORT_PORT_CFG_LEARN_ENA;

	ocelot_rmw_gix(ocelot, val, ANA_PORT_PORT_CFG_LEARN_ENA,
		       ANA_PORT_PORT_CFG, port);

	ocelot_port->learn_ena = enabled;
}

static void ocelot_port_set_ucast_flood(struct ocelot *ocelot, int port,
					bool enabled)
{
	u32 val = 0;

	if (enabled)
		val = BIT(port);

	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_UC);
}

static void ocelot_port_set_mcast_flood(struct ocelot *ocelot, int port,
					bool enabled)
{
	u32 val = 0;

	if (enabled)
		val = BIT(port);

	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MC);
}

static void ocelot_port_set_bcast_flood(struct ocelot *ocelot, int port,
					bool enabled)
{
	u32 val = 0;

	if (enabled)
		val = BIT(port);

	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_BC);
}

int ocelot_port_pre_bridge_flags(struct ocelot *ocelot, int port,
				 struct switchdev_brport_flags flags)
{
	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
			   BR_BCAST_FLOOD))
		return -EINVAL;

	return 0;
}
EXPORT_SYMBOL(ocelot_port_pre_bridge_flags);

void ocelot_port_bridge_flags(struct ocelot *ocelot, int port,
			      struct switchdev_brport_flags flags)
{
	if (flags.mask & BR_LEARNING)
		ocelot_port_set_learning(ocelot, port,
					 !!(flags.val & BR_LEARNING));

	if (flags.mask & BR_FLOOD)
		ocelot_port_set_ucast_flood(ocelot, port,
					    !!(flags.val & BR_FLOOD));

	if (flags.mask & BR_MCAST_FLOOD)
		ocelot_port_set_mcast_flood(ocelot, port,
					    !!(flags.val & BR_MCAST_FLOOD));

	if (flags.mask & BR_BCAST_FLOOD)
		ocelot_port_set_bcast_flood(ocelot, port,
					    !!(flags.val & BR_BCAST_FLOOD));
}
EXPORT_SYMBOL(ocelot_port_bridge_flags);

2125
void ocelot_init_port(struct ocelot *ocelot, int port)
2126 2127 2128
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

2129
	skb_queue_head_init(&ocelot_port->tx_skbs);
2130 2131 2132

	/* Basic L2 initialization */

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
	/* Set MAC IFG Gaps
	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
	 */
	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
			   DEV_MAC_IFG_CFG);

	/* Load seed (0) and set MAC HDX late collision  */
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
			   DEV_MAC_HDX_CFG_SEED_LOAD,
			   DEV_MAC_HDX_CFG);
	mdelay(1);
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
			   DEV_MAC_HDX_CFG);

	/* Set Max Length and maximum tags allowed */
2149
	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
2150 2151
	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
2152
			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
2153 2154 2155 2156 2157 2158 2159
			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
			   DEV_MAC_TAGS_CFG);

	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);

2160
	/* Enable transmission of pause frames */
2161
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
2162

2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
	/* Drop frames with multicast source address */
	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG, port);

	/* Set default VLAN and tag type to 8021Q. */
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
		       REW_PORT_VLAN_CFG_PORT_TPID_M,
		       REW_PORT_VLAN_CFG, port);

2173 2174 2175
	/* Disable source address learning for standalone mode */
	ocelot_port_set_learning(ocelot, port, false);

2176 2177 2178 2179 2180 2181 2182 2183 2184
	/* Set the port's initial logical port ID value, enable receiving
	 * frames on it, and configure the MAC address learning type to
	 * automatic.
	 */
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
			 ANA_PORT_PORT_CFG_RECV_ENA |
			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);

2185 2186 2187
	/* Enable vcap lookups */
	ocelot_vcap_enable(ocelot, port);
}
2188
EXPORT_SYMBOL(ocelot_init_port);
2189

2190 2191 2192
/* Configure and enable the CPU port module, which is a set of queues
 * accessible through register MMIO, frame DMA or Ethernet (in case
 * NPI mode is used).
2193
 */
2194
static void ocelot_cpu_port_init(struct ocelot *ocelot)
2195
{
2196 2197 2198
	int cpu = ocelot->num_phys_ports;

	/* The unicast destination PGID for the CPU port module is unused */
2199
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
2200 2201 2202 2203
	/* Instead set up a multicast destination PGID for traffic copied to
	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
	 * addresses will be copied to the CPU via this PGID.
	 */
2204 2205 2206 2207 2208
	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
			 ANA_PORT_PORT_CFG, cpu);

2209
	/* Enable CPU port module */
2210
	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
2211
	/* CPU port Injection/Extraction configuration */
2212
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
2213
			    OCELOT_TAG_PREFIX_NONE);
2214
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
2215
			    OCELOT_TAG_PREFIX_NONE);
2216 2217

	/* Configure the CPU port to be VLAN aware */
2218 2219 2220 2221
	ocelot_write_gix(ocelot,
			 ANA_PORT_VLAN_CFG_VLAN_VID(OCELOT_VLAN_UNAWARE_PVID) |
			 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
			 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
2222 2223 2224
			 ANA_PORT_VLAN_CFG, cpu);
}

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
static void ocelot_detect_features(struct ocelot *ocelot)
{
	int mmgt, eq_ctrl;

	/* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds
	 * the number of 240-byte free memory words (aka 4-cell chunks) and not
	 * 192 bytes as the documentation incorrectly says.
	 */
	mmgt = ocelot_read(ocelot, SYS_MMGT);
	ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt);

	eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL);
	ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl);
}

2240 2241 2242
int ocelot_init(struct ocelot *ocelot)
{
	char queue_name[32];
2243 2244
	int i, ret;
	u32 port;
2245

2246 2247 2248 2249 2250 2251 2252 2253
	if (ocelot->ops->reset) {
		ret = ocelot->ops->reset(ocelot);
		if (ret) {
			dev_err(ocelot->dev, "Switch reset failed\n");
			return ret;
		}
	}

2254 2255 2256 2257 2258 2259 2260
	ocelot->stats = devm_kcalloc(ocelot->dev,
				     ocelot->num_phys_ports * ocelot->num_stats,
				     sizeof(u64), GFP_KERNEL);
	if (!ocelot->stats)
		return -ENOMEM;

	mutex_init(&ocelot->stats_lock);
2261
	mutex_init(&ocelot->ptp_lock);
2262
	mutex_init(&ocelot->mact_lock);
2263
	spin_lock_init(&ocelot->ptp_clock_lock);
2264
	spin_lock_init(&ocelot->ts_id_lock);
2265 2266 2267 2268 2269 2270
	snprintf(queue_name, sizeof(queue_name), "%s-stats",
		 dev_name(ocelot->dev));
	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
	if (!ocelot->stats_queue)
		return -ENOMEM;

2271 2272 2273 2274 2275 2276
	ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0);
	if (!ocelot->owq) {
		destroy_workqueue(ocelot->stats_queue);
		return -ENOMEM;
	}

2277
	INIT_LIST_HEAD(&ocelot->multicast);
2278
	INIT_LIST_HEAD(&ocelot->pgids);
2279
	INIT_LIST_HEAD(&ocelot->vlans);
2280
	ocelot_detect_features(ocelot);
2281 2282
	ocelot_mact_init(ocelot);
	ocelot_vlan_init(ocelot);
2283
	ocelot_vcap_init(ocelot);
2284
	ocelot_cpu_port_init(ocelot);
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Clear all counters (5 groups) */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
			     SYS_STAT_CFG);
	}

	/* Only use S-Tag */
	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);

	/* Aggregation mode */
	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
			     ANA_AGGR_CFG_AC_DMAC_ENA |
			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2300 2301 2302 2303
			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA |
			     ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA |
			     ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA,
			     ANA_AGGR_CFG);
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319

	/* Set MAC age time to default value. The entry is aged after
	 * 2*AGE_PERIOD
	 */
	ocelot_write(ocelot,
		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
		     ANA_AUTOAGE);

	/* Disable learning for frames discarded by VLAN ingress filtering */
	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);

	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);

	/* Setup flooding PGIDs */
2320 2321
	for (i = 0; i < ocelot->num_flooding_pgids; i++)
		ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2322
				 ANA_FLOODING_FLD_BROADCAST(PGID_BC) |
2323 2324
				 ANA_FLOODING_FLD_UNICAST(PGID_UC),
				 ANA_FLOODING, i);
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
		     ANA_FLOODING_IPMC);

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Transmit the frame to the local port. */
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
		/* Do not forward BPDU frames to the front ports. */
		ocelot_write_gix(ocelot,
				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
				 ANA_PORT_CPU_FWD_BPDU_CFG,
				 port);
		/* Ensure bridging is disabled */
		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
	}

2343
	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
2344 2345 2346 2347
		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));

		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
	}
H
Horatiu Vultur 已提交
2348 2349 2350

	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_BLACKHOLE);

2351 2352 2353 2354 2355 2356 2357
	/* Allow broadcast and unknown L2 multicast to the CPU. */
	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID, PGID_MC);
	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID, PGID_BC);
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);

	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
	 * registers endianness.
	 */
	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
	for (i = 0; i < 16; i++)
		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
				 ANA_CPUQ_8021_CFG, i);

2382
	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2383 2384
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
2385

2386 2387 2388 2389 2390 2391
	return 0;
}
EXPORT_SYMBOL(ocelot_init);

void ocelot_deinit(struct ocelot *ocelot)
{
2392
	cancel_delayed_work(&ocelot->stats_work);
2393
	destroy_workqueue(ocelot->stats_queue);
2394
	destroy_workqueue(ocelot->owq);
2395 2396 2397 2398
	mutex_destroy(&ocelot->stats_lock);
}
EXPORT_SYMBOL(ocelot_deinit);

2399 2400 2401 2402 2403 2404 2405 2406
void ocelot_deinit_port(struct ocelot *ocelot, int port)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	skb_queue_purge(&ocelot_port->tx_skbs);
}
EXPORT_SYMBOL(ocelot_deinit_port);

2407
MODULE_LICENSE("Dual MIT/GPL");