ocelot.c 41.7 KB
Newer Older
1 2 3 4 5 6 7
// SPDX-License-Identifier: (GPL-2.0 OR MIT)
/*
 * Microsemi Ocelot Switch driver
 *
 * Copyright (c) 2017 Microsemi Corporation
 */
#include <linux/if_bridge.h>
8
#include <soc/mscc/ocelot_vcap.h>
9
#include "ocelot.h"
10
#include "ocelot_vcap.h"
11

12 13 14
#define TABLE_UPDATE_SLEEP_US 10
#define TABLE_UPDATE_TIMEOUT_US 100000

15 16 17 18 19 20
struct ocelot_mact_entry {
	u8 mac[ETH_ALEN];
	u16 vid;
	enum macaccess_entry_type type;
};

21
static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
22
{
23 24
	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
}
25

26 27 28
static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;
29

30 31 32 33 34
	return readx_poll_timeout(ocelot_mact_read_macaccess,
		ocelot, val,
		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
		MACACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
}

static void ocelot_mact_select(struct ocelot *ocelot,
			       const unsigned char mac[ETH_ALEN],
			       unsigned int vid)
{
	u32 macl = 0, mach = 0;

	/* Set the MAC address to handle and the vlan associated in a format
	 * understood by the hardware.
	 */
	mach |= vid    << 16;
	mach |= mac[0] << 8;
	mach |= mac[1] << 0;
	macl |= mac[2] << 24;
	macl |= mac[3] << 16;
	macl |= mac[4] << 8;
	macl |= mac[5] << 0;

	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);

}

59 60 61
int ocelot_mact_learn(struct ocelot *ocelot, int port,
		      const unsigned char mac[ETH_ALEN],
		      unsigned int vid, enum macaccess_entry_type type)
62 63 64 65 66 67 68 69 70 71 72 73
{
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a write command */
	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
			     ANA_TABLES_MACACCESS_DEST_IDX(port) |
			     ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
			     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
			     ANA_TABLES_MACACCESS);

	return ocelot_mact_wait_for_completion(ocelot);
}
74
EXPORT_SYMBOL(ocelot_mact_learn);
75

76 77
int ocelot_mact_forget(struct ocelot *ocelot,
		       const unsigned char mac[ETH_ALEN], unsigned int vid)
78 79 80 81 82 83 84 85 86 87
{
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a forget command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
		     ANA_TABLES_MACACCESS);

	return ocelot_mact_wait_for_completion(ocelot);
}
88
EXPORT_SYMBOL(ocelot_mact_forget);
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105

static void ocelot_mact_init(struct ocelot *ocelot)
{
	/* Configure the learning mode entries attributes:
	 * - Do not copy the frame to the CPU extraction queues.
	 * - Use the vlan and mac_cpoy for dmac lookup.
	 */
	ocelot_rmw(ocelot, 0,
		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
		   | ANA_AGENCTRL_LEARN_FWD_KILL
		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
		   ANA_AGENCTRL);

	/* Clear the MAC table */
	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
}

106
static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
107 108 109
{
	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
110
			 ANA_PORT_VCAP_S2_CFG, port);
111 112 113

	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
			 ANA_PORT_VCAP_CFG, port);
114 115 116 117

	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG, port);
118 119
}

120
static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
121
{
122 123
	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
}
124

125 126 127 128 129 130 131 132 133 134
static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;

	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
		ocelot,
		val,
		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
		ANA_TABLES_VLANACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
135 136
}

137 138 139 140 141 142 143 144 145 146 147 148 149
static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
{
	/* Select the VID to configure */
	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
		     ANA_TABLES_VLANTIDX);
	/* Set the vlan port members mask and issue a write command */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
			     ANA_TABLES_VLANACCESS_CMD_WRITE,
		     ANA_TABLES_VLANACCESS);

	return ocelot_vlant_wait_for_completion(ocelot);
}

150 151
static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
				       u16 vid)
152
{
153
	struct ocelot_port *ocelot_port = ocelot->ports[port];
154
	u32 val = 0;
155

156 157 158 159 160 161 162 163 164 165 166 167 168 169
	if (ocelot_port->vid != vid) {
		/* Always permit deleting the native VLAN (vid = 0) */
		if (ocelot_port->vid && vid) {
			dev_err(ocelot->dev,
				"Port already has a native VLAN: %d\n",
				ocelot_port->vid);
			return -EBUSY;
		}
		ocelot_port->vid = vid;
	}

	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid),
		       REW_PORT_VLAN_CFG_PORT_VID_M,
		       REW_PORT_VLAN_CFG, port);
170

171
	if (ocelot_port->vlan_aware && !ocelot_port->vid)
172 173 174
		/* If port is vlan-aware and tagged, drop untagged and priority
		 * tagged frames.
		 */
175 176 177 178 179
		val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
		      ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
180
		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
181 182
		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
		       ANA_PORT_DROP_CFG, port);
183

184
	if (ocelot_port->vlan_aware) {
185
		if (ocelot_port->vid)
186
			/* Tag all frames except when VID == DEFAULT_VLAN */
187
			val = REW_TAG_CFG_TAG_CFG(1);
188 189
		else
			/* Tag all frames */
190
			val = REW_TAG_CFG_TAG_CFG(3);
191 192 193
	} else {
		/* Port tagging disabled. */
		val = REW_TAG_CFG_TAG_CFG(0);
194 195 196
	}
	ocelot_rmw_gix(ocelot, val,
		       REW_TAG_CFG_TAG_CFG_M,
197
		       REW_TAG_CFG, port);
198 199

	return 0;
200 201
}

202 203
int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
			       bool vlan_aware, struct switchdev_trans *trans)
204 205
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
206
	u32 val;
207

208 209 210 211 212 213 214 215 216 217 218 219 220
	if (switchdev_trans_ph_prepare(trans)) {
		struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
		struct ocelot_vcap_filter *filter;

		list_for_each_entry(filter, &block->rules, list) {
			if (filter->ingress_port_mask & BIT(port) &&
			    filter->action.vid_replace_ena) {
				dev_err(ocelot->dev,
					"Cannot change VLAN state with vlan modify rules active\n");
				return -EBUSY;
			}
		}

221
		return 0;
222
	}
223

224
	ocelot_port->vlan_aware = vlan_aware;
225

226 227 228 229 230 231 232 233 234
	if (vlan_aware)
		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
	else
		val = 0;
	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
		       ANA_PORT_VLAN_CFG, port);
235

236
	ocelot_port_set_native_vlan(ocelot, port, ocelot_port->vid);
237 238

	return 0;
239
}
240
EXPORT_SYMBOL(ocelot_port_vlan_filtering);
241 242 243 244 245 246 247 248 249 250 251 252

/* Default vlan to clasify for untagged frames (may be zero) */
static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	ocelot_rmw_gix(ocelot,
		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
		       ANA_PORT_VLAN_CFG, port);

	ocelot_port->pvid = pvid;
253 254
}

255 256
int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
		    bool untagged)
257 258 259 260
{
	int ret;

	/* Make the port a member of the VLAN */
261
	ocelot->vlan_mask[vid] |= BIT(port);
262 263 264 265 266 267
	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	if (ret)
		return ret;

	/* Default ingress vlan classification */
	if (pvid)
268
		ocelot_port_set_pvid(ocelot, port, vid);
269 270

	/* Untagged egress vlan clasification */
271 272 273 274
	if (untagged) {
		ret = ocelot_port_set_native_vlan(ocelot, port, vid);
		if (ret)
			return ret;
275
	}
276 277 278

	return 0;
}
279
EXPORT_SYMBOL(ocelot_vlan_add);
280

281
int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
282 283 284
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	int ret;
285 286

	/* Stop the port from being a member of the vlan */
287
	ocelot->vlan_mask[vid] &= ~BIT(port);
288 289 290 291 292
	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	if (ret)
		return ret;

	/* Ingress */
293 294
	if (ocelot_port->pvid == vid)
		ocelot_port_set_pvid(ocelot, port, 0);
295 296

	/* Egress */
297 298
	if (ocelot_port->vid == vid)
		ocelot_port_set_native_vlan(ocelot, port, 0);
299 300 301

	return 0;
}
302
EXPORT_SYMBOL(ocelot_vlan_del);
303

304 305
static void ocelot_vlan_init(struct ocelot *ocelot)
{
306 307
	u16 port, vid;

308 309 310 311
	/* Clear VLAN table, by default all ports are members of all VLANs */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
		     ANA_TABLES_VLANACCESS);
	ocelot_vlant_wait_for_completion(ocelot);
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328

	/* Configure the port VLAN memberships */
	for (vid = 1; vid < VLAN_N_VID; vid++) {
		ocelot->vlan_mask[vid] = 0;
		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	}

	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
	 * traffic.  It is added automatically if 8021q module is loaded, but
	 * we can't rely on it since module may be not loaded.
	 */
	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);

	/* Set vlan ingress filter mask to all ports but the CPU port by
	 * default.
	 */
329 330
	ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
		     ANA_VLANMASK);
331 332 333 334 335

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
	}
336 337
}

338 339
void ocelot_adjust_link(struct ocelot *ocelot, int port,
			struct phy_device *phydev)
340
{
341
	struct ocelot_port *ocelot_port = ocelot->ports[port];
342
	int speed, mode = 0;
343

344
	switch (phydev->speed) {
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
	case SPEED_10:
		speed = OCELOT_SPEED_10;
		break;
	case SPEED_100:
		speed = OCELOT_SPEED_100;
		break;
	case SPEED_1000:
		speed = OCELOT_SPEED_1000;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
		break;
	case SPEED_2500:
		speed = OCELOT_SPEED_2500;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
		break;
	default:
360 361
		dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n",
			port, phydev->speed);
362 363 364
		return;
	}

365
	phy_print_status(phydev);
366

367
	if (!phydev->link)
368 369 370
		return;

	/* Only full duplex supported for now */
371
	ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
372 373
			   mode, DEV_MAC_MODE_CFG);

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
	/* Disable HDX fast control */
	ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
			   DEV_PORT_MISC);

	/* SGMII only for now */
	ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
			   PCS1G_MODE_CFG);
	ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);

	/* Enable PCS */
	ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);

	/* No aneg on SGMII */
	ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);

	/* No loopback */
	ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
391 392

	/* Enable MAC module */
393
	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
394 395 396 397
			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);

	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
	 * reset */
398
	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
399 400 401 402
			   DEV_CLOCK_CFG);

	/* No PFC */
	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
403
			 ANA_PFC_PFC_CFG, port);
404 405

	/* Core: Enable port for frame transfer */
406 407
	ocelot_fields_write(ocelot, port,
			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
408 409 410 411 412 413 414

	/* Flow control */
	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
415 416
			 SYS_MAC_FC_CFG, port);
	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
417
}
418
EXPORT_SYMBOL(ocelot_adjust_link);
419

420 421
void ocelot_port_enable(struct ocelot *ocelot, int port,
			struct phy_device *phy)
422 423 424 425 426 427
{
	/* Enable receiving frames on the port, and activate auto-learning of
	 * MAC addresses.
	 */
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
			 ANA_PORT_PORT_CFG_RECV_ENA |
428 429
			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);
430
}
431
EXPORT_SYMBOL(ocelot_port_enable);
432

433
void ocelot_port_disable(struct ocelot *ocelot, int port)
434 435 436 437
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG);
438
	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);
439
}
440
EXPORT_SYMBOL(ocelot_port_disable);
441

442 443
void ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
				  struct sk_buff *clone)
444
{
445
	struct ocelot_port *ocelot_port = ocelot->ports[port];
446

447
	spin_lock(&ocelot_port->ts_id_lock);
448

449 450 451 452 453
	skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
	/* Store timestamp ID in cb[0] of sk_buff */
	clone->cb[0] = ocelot_port->ts_id;
	ocelot_port->ts_id = (ocelot_port->ts_id + 1) % 4;
	skb_queue_tail(&ocelot_port->tx_skbs, clone);
454

455
	spin_unlock(&ocelot_port->ts_id_lock);
456 457 458
}
EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb);

459 460
static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
				   struct timespec64 *ts)
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
{
	unsigned long flags;
	u32 val;

	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);

	/* Read current PTP time to get seconds */
	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);

	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);

	/* Read packet HW timestamp from FIFO */
	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);

	/* Sec has incremented since the ts was registered */
	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
		ts->tv_sec--;

	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
}
485 486 487 488 489 490

void ocelot_get_txtstamp(struct ocelot *ocelot)
{
	int budget = OCELOT_PTP_QUEUE_SZ;

	while (budget--) {
491
		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
492 493 494
		struct skb_shared_hwtstamps shhwtstamps;
		struct ocelot_port *port;
		struct timespec64 ts;
495
		unsigned long flags;
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
		u32 val, id, txport;

		val = ocelot_read(ocelot, SYS_PTP_STATUS);

		/* Check if a timestamp can be retrieved */
		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
			break;

		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);

		/* Retrieve the ts ID and Tx port */
		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);

		/* Retrieve its associated skb */
		port = ocelot->ports[txport];

513
		spin_lock_irqsave(&port->tx_skbs.lock, flags);
514

515 516 517 518 519
		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
			if (skb->cb[0] != id)
				continue;
			__skb_unlink(skb, &port->tx_skbs);
			skb_match = skb;
520
			break;
521 522
		}

523 524
		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);

525 526
		/* Get the h/w timestamp */
		ocelot_get_hwtimestamp(ocelot, &ts);
527

528
		if (unlikely(!skb_match))
529 530 531 532 533
			continue;

		/* Set the timestamp into the skb */
		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
534
		skb_complete_tx_timestamp(skb_match, &shhwtstamps);
535 536 537

		/* Next ts */
		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
538 539 540
	}
}
EXPORT_SYMBOL(ocelot_get_txtstamp);
541

542
int ocelot_fdb_add(struct ocelot *ocelot, int port,
543
		   const unsigned char *addr, u16 vid)
544
{
545
	struct ocelot_port *ocelot_port = ocelot->ports[port];
546 547 548 549
	int pgid = port;

	if (port == ocelot->npi)
		pgid = PGID_CPU;
550

551
	if (!vid) {
552
		if (!ocelot_port->vlan_aware)
553 554 555 556
			/* If the bridge is not VLAN aware and no VID was
			 * provided, set it to pvid to ensure the MAC entry
			 * matches incoming untagged packets
			 */
557
			vid = ocelot_port->pvid;
558 559 560 561 562 563 564
		else
			/* If the bridge is VLAN aware a VID must be provided as
			 * otherwise the learnt entry wouldn't match any frame.
			 */
			return -EINVAL;
	}

565
	return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
566
}
567
EXPORT_SYMBOL(ocelot_fdb_add);
568

569 570
int ocelot_fdb_del(struct ocelot *ocelot, int port,
		   const unsigned char *addr, u16 vid)
571
{
572 573
	return ocelot_mact_forget(ocelot, addr, vid);
}
574
EXPORT_SYMBOL(ocelot_fdb_del);
575

576 577
int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
			    bool is_static, void *data)
578
{
579
	struct ocelot_dump_ctx *dump = data;
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
	u32 portid = NETLINK_CB(dump->cb->skb).portid;
	u32 seq = dump->cb->nlh->nlmsg_seq;
	struct nlmsghdr *nlh;
	struct ndmsg *ndm;

	if (dump->idx < dump->cb->args[2])
		goto skip;

	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
			sizeof(*ndm), NLM_F_MULTI);
	if (!nlh)
		return -EMSGSIZE;

	ndm = nlmsg_data(nlh);
	ndm->ndm_family  = AF_BRIDGE;
	ndm->ndm_pad1    = 0;
	ndm->ndm_pad2    = 0;
	ndm->ndm_flags   = NTF_SELF;
	ndm->ndm_type    = 0;
	ndm->ndm_ifindex = dump->dev->ifindex;
600
	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
601

602
	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
603 604
		goto nla_put_failure;

605
	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
606 607 608 609 610 611 612 613 614 615 616 617
		goto nla_put_failure;

	nlmsg_end(dump->skb, nlh);

skip:
	dump->idx++;
	return 0;

nla_put_failure:
	nlmsg_cancel(dump->skb, nlh);
	return -EMSGSIZE;
}
618
EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
619

620 621
static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
			    struct ocelot_mact_entry *entry)
622 623
{
	u32 val, dst, macl, mach;
624
	char mac[ETH_ALEN];
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646

	/* Set row and column to read from */
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);

	/* Issue a read command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
		     ANA_TABLES_MACACCESS);

	if (ocelot_mact_wait_for_completion(ocelot))
		return -ETIMEDOUT;

	/* Read the entry flags */
	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
	if (!(val & ANA_TABLES_MACACCESS_VALID))
		return -EINVAL;

	/* If the entry read has another port configured as its destination,
	 * do not report it.
	 */
	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
647
	if (dst != port)
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
		return -EINVAL;

	/* Get the entry's MAC address and VLAN id */
	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);

	mac[0] = (mach >> 8)  & 0xff;
	mac[1] = (mach >> 0)  & 0xff;
	mac[2] = (macl >> 24) & 0xff;
	mac[3] = (macl >> 16) & 0xff;
	mac[4] = (macl >> 8)  & 0xff;
	mac[5] = (macl >> 0)  & 0xff;

	entry->vid = (mach >> 16) & 0xfff;
	ether_addr_copy(entry->mac, mac);

	return 0;
}

667 668
int ocelot_fdb_dump(struct ocelot *ocelot, int port,
		    dsa_fdb_dump_cb_t *cb, void *data)
669
{
670
	int i, j;
671

672 673
	/* Loop through all the mac tables entries. */
	for (i = 0; i < ocelot->num_mact_rows; i++) {
674
		for (j = 0; j < 4; j++) {
675 676 677 678 679
			struct ocelot_mact_entry entry;
			bool is_static;
			int ret;

			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
680 681 682 683 684 685
			/* If the entry is invalid (wrong port, invalid...),
			 * skip it.
			 */
			if (ret == -EINVAL)
				continue;
			else if (ret)
686 687 688
				return ret;

			is_static = (entry.type == ENTRYTYPE_LOCKED);
689

690
			ret = cb(entry.mac, entry.vid, is_static, data);
691
			if (ret)
692
				return ret;
693 694 695
		}
	}

696 697
	return 0;
}
698
EXPORT_SYMBOL(ocelot_fdb_dump);
699

700
int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
701 702 703 704
{
	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
}
705
EXPORT_SYMBOL(ocelot_hwstamp_get);
706

707
int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
708
{
709
	struct ocelot_port *ocelot_port = ocelot->ports[port];
710 711 712 713 714 715 716 717 718 719 720 721
	struct hwtstamp_config cfg;

	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
		return -EFAULT;

	/* reserved for future extensions */
	if (cfg.flags)
		return -EINVAL;

	/* Tx type sanity check */
	switch (cfg.tx_type) {
	case HWTSTAMP_TX_ON:
722
		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
723 724 725 726 727
		break;
	case HWTSTAMP_TX_ONESTEP_SYNC:
		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
		 * need to update the origin time.
		 */
728
		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
729 730
		break;
	case HWTSTAMP_TX_OFF:
731
		ocelot_port->ptp_cmd = 0;
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&ocelot->ptp_lock);

	switch (cfg.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
		break;
	default:
		mutex_unlock(&ocelot->ptp_lock);
		return -ERANGE;
	}

	/* Commit back the result & save it */
	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
	mutex_unlock(&ocelot->ptp_lock);

	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
}
770
EXPORT_SYMBOL(ocelot_hwstamp_set);
771

772
void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
773 774 775 776 777 778 779 780 781 782
{
	int i;

	if (sset != ETH_SS_STATS)
		return;

	for (i = 0; i < ocelot->num_stats; i++)
		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
		       ETH_GSTRING_LEN);
}
783
EXPORT_SYMBOL(ocelot_get_strings);
784

785
static void ocelot_update_stats(struct ocelot *ocelot)
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
{
	int i, j;

	mutex_lock(&ocelot->stats_lock);

	for (i = 0; i < ocelot->num_phys_ports; i++) {
		/* Configure the port to read the stats from */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);

		for (j = 0; j < ocelot->num_stats; j++) {
			u32 val;
			unsigned int idx = i * ocelot->num_stats + j;

			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
					      ocelot->stats_layout[j].offset);

			if (val < (ocelot->stats[idx] & U32_MAX))
				ocelot->stats[idx] += (u64)1 << 32;

			ocelot->stats[idx] = (ocelot->stats[idx] &
					      ~(u64)U32_MAX) + val;
		}
	}

810 811 812 813 814 815 816 817 818 819 820
	mutex_unlock(&ocelot->stats_lock);
}

static void ocelot_check_stats_work(struct work_struct *work)
{
	struct delayed_work *del_work = to_delayed_work(work);
	struct ocelot *ocelot = container_of(del_work, struct ocelot,
					     stats_work);

	ocelot_update_stats(ocelot);

821 822 823 824
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
}

825
void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
826 827 828 829
{
	int i;

	/* check and update now */
830
	ocelot_update_stats(ocelot);
831 832 833

	/* Copy all counters */
	for (i = 0; i < ocelot->num_stats; i++)
834
		*data++ = ocelot->stats[port * ocelot->num_stats + i];
835
}
836
EXPORT_SYMBOL(ocelot_get_ethtool_stats);
837

838
int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
839
{
840 841
	if (sset != ETH_SS_STATS)
		return -EOPNOTSUPP;
842

843 844
	return ocelot->num_stats;
}
845
EXPORT_SYMBOL(ocelot_get_sset_count);
846

847 848
int ocelot_get_ts_info(struct ocelot *ocelot, int port,
		       struct ethtool_ts_info *info)
849
{
850 851
	info->phc_index = ocelot->ptp_clock ?
			  ptp_clock_index(ocelot->ptp_clock) : -1;
852 853 854 855 856 857
	if (info->phc_index == -1) {
		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
					 SOF_TIMESTAMPING_RX_SOFTWARE |
					 SOF_TIMESTAMPING_SOFTWARE;
		return 0;
	}
858 859 860 861 862 863 864 865 866 867 868 869
	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
				 SOF_TIMESTAMPING_RX_SOFTWARE |
				 SOF_TIMESTAMPING_SOFTWARE |
				 SOF_TIMESTAMPING_TX_HARDWARE |
				 SOF_TIMESTAMPING_RX_HARDWARE |
				 SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);

	return 0;
}
870
EXPORT_SYMBOL(ocelot_get_ts_info);
871

872
void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
873 874
{
	u32 port_cfg;
875
	int p, i;
876

877 878
	if (!(BIT(port) & ocelot->bridge_mask))
		return;
879

880
	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
881 882 883

	switch (state) {
	case BR_STATE_FORWARDING:
884
		ocelot->bridge_fwd_mask |= BIT(port);
885
		fallthrough;
886 887 888 889 890 891
	case BR_STATE_LEARNING:
		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
		break;

	default:
		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
892
		ocelot->bridge_fwd_mask &= ~BIT(port);
893 894 895
		break;
	}

896
	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
897 898 899 900

	/* Apply FWD mask. The loop is needed to add/remove the current port as
	 * a source for the other ports.
	 */
901
	for (p = 0; p < ocelot->num_phys_ports; p++) {
902
		if (ocelot->bridge_fwd_mask & BIT(p)) {
903
			unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
904 905 906 907 908 909 910

			for (i = 0; i < ocelot->num_phys_ports; i++) {
				unsigned long bond_mask = ocelot->lags[i];

				if (!bond_mask)
					continue;

911
				if (bond_mask & BIT(p)) {
912 913 914 915 916
					mask &= ~bond_mask;
					break;
				}
			}

917
			ocelot_write_rix(ocelot, mask,
918
					 ANA_PGID_PGID, PGID_SRC + p);
919
		} else {
920
			ocelot_write_rix(ocelot, 0,
921
					 ANA_PGID_PGID, PGID_SRC + p);
922 923
		}
	}
924
}
925
EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
926

927
void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
928
{
929 930 931 932 933 934 935 936 937
	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);

	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
	 * which is clearly not what our intention is. So avoid that.
	 */
	if (!age_period)
		age_period = 1;

	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
938
}
939
EXPORT_SYMBOL(ocelot_set_ageing_time);
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954

static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
						     const unsigned char *addr,
						     u16 vid)
{
	struct ocelot_multicast *mc;

	list_for_each_entry(mc, &ocelot->multicast, list) {
		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
			return mc;
	}

	return NULL;
}

955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
{
	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
		return ENTRYTYPE_MACv4;
	if (addr[0] == 0x33 && addr[1] == 0x33)
		return ENTRYTYPE_MACv6;
	return ENTRYTYPE_NORMAL;
}

static int ocelot_mdb_get_pgid(struct ocelot *ocelot,
			       enum macaccess_entry_type entry_type)
{
	int pgid;

	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
	 * destination mask table (PGID), the destination set is programmed as
	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
	 */
	if (entry_type == ENTRYTYPE_MACv4 ||
	    entry_type == ENTRYTYPE_MACv6)
		return 0;

	for_each_nonreserved_multicast_dest_pgid(ocelot, pgid) {
		struct ocelot_multicast *mc;
		bool used = false;

		list_for_each_entry(mc, &ocelot->multicast, list) {
			if (mc->pgid == pgid) {
				used = true;
				break;
			}
		}

		if (!used)
			return pgid;
	}

	return -1;
}

static void ocelot_encode_ports_to_mdb(unsigned char *addr,
				       struct ocelot_multicast *mc,
				       enum macaccess_entry_type entry_type)
{
	memcpy(addr, mc->addr, ETH_ALEN);

	if (entry_type == ENTRYTYPE_MACv4) {
		addr[0] = 0;
		addr[1] = mc->ports >> 8;
		addr[2] = mc->ports & 0xff;
	} else if (entry_type == ENTRYTYPE_MACv6) {
		addr[0] = mc->ports >> 8;
		addr[1] = mc->ports & 0xff;
	}
}

1012 1013
int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1014
{
1015
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1016
	enum macaccess_entry_type entry_type;
1017
	unsigned char addr[ETH_ALEN];
1018
	struct ocelot_multicast *mc;
1019 1020 1021
	u16 vid = mdb->vid;
	bool new = false;

1022 1023 1024
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1025
	if (!vid)
1026
		vid = ocelot_port->pvid;
1027

1028 1029
	entry_type = ocelot_classify_mdb(mdb->addr);

1030 1031
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc) {
1032 1033 1034 1035 1036 1037 1038 1039 1040
		int pgid = ocelot_mdb_get_pgid(ocelot, entry_type);

		if (pgid < 0) {
			dev_err(ocelot->dev,
				"No more PGIDs available for mdb %pM vid %d\n",
				mdb->addr, vid);
			return -ENOSPC;
		}

1041 1042 1043 1044 1045 1046
		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
		if (!mc)
			return -ENOMEM;

		memcpy(mc->addr, mdb->addr, ETH_ALEN);
		mc->vid = vid;
1047
		mc->pgid = pgid;
1048 1049 1050 1051 1052 1053

		list_add_tail(&mc->list, &ocelot->multicast);
		new = true;
	}

	if (!new) {
1054
		ocelot_encode_ports_to_mdb(addr, mc, entry_type);
1055 1056 1057
		ocelot_mact_forget(ocelot, addr, vid);
	}

1058
	mc->ports |= BIT(port);
1059
	ocelot_encode_ports_to_mdb(addr, mc, entry_type);
1060

1061
	return ocelot_mact_learn(ocelot, mc->pgid, addr, vid, entry_type);
1062
}
1063
EXPORT_SYMBOL(ocelot_port_mdb_add);
1064

1065 1066
int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1067
{
1068
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1069
	enum macaccess_entry_type entry_type;
1070
	unsigned char addr[ETH_ALEN];
1071
	struct ocelot_multicast *mc;
1072 1073
	u16 vid = mdb->vid;

1074 1075 1076
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1077
	if (!vid)
1078
		vid = ocelot_port->pvid;
1079 1080 1081 1082 1083

	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc)
		return -ENOENT;

1084 1085 1086
	entry_type = ocelot_classify_mdb(mdb->addr);

	ocelot_encode_ports_to_mdb(addr, mc, entry_type);
1087 1088
	ocelot_mact_forget(ocelot, addr, vid);

1089
	mc->ports &= ~BIT(port);
1090 1091 1092 1093 1094 1095
	if (!mc->ports) {
		list_del(&mc->list);
		devm_kfree(ocelot->dev, mc);
		return 0;
	}

1096
	ocelot_encode_ports_to_mdb(addr, mc, entry_type);
1097

1098
	return ocelot_mact_learn(ocelot, mc->pgid, addr, vid, entry_type);
1099
}
1100
EXPORT_SYMBOL(ocelot_port_mdb_del);
1101

1102 1103
int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
			    struct net_device *bridge)
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
{
	if (!ocelot->bridge_mask) {
		ocelot->hw_bridge_dev = bridge;
	} else {
		if (ocelot->hw_bridge_dev != bridge)
			/* This is adding the port to a second bridge, this is
			 * unsupported */
			return -ENODEV;
	}

1114
	ocelot->bridge_mask |= BIT(port);
1115 1116 1117

	return 0;
}
1118
EXPORT_SYMBOL(ocelot_port_bridge_join);
1119

1120 1121
int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
			     struct net_device *bridge)
1122
{
1123 1124 1125
	struct switchdev_trans trans;
	int ret;

1126
	ocelot->bridge_mask &= ~BIT(port);
1127 1128 1129

	if (!ocelot->bridge_mask)
		ocelot->hw_bridge_dev = NULL;
1130

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	trans.ph_prepare = true;
	ret = ocelot_port_vlan_filtering(ocelot, port, false, &trans);
	if (ret)
		return ret;

	trans.ph_prepare = false;
	ret = ocelot_port_vlan_filtering(ocelot, port, false, &trans);
	if (ret)
		return ret;

1141 1142
	ocelot_port_set_pvid(ocelot, port, 0);
	return ocelot_port_set_native_vlan(ocelot, port, 0);
1143
}
1144
EXPORT_SYMBOL(ocelot_port_bridge_leave);
1145

1146 1147 1148 1149 1150
static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
{
	int i, port, lag;

	/* Reset destination and aggregation PGIDS */
1151
	for_each_unicast_dest_pgid(ocelot, port)
1152 1153
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);

1154
	for_each_aggr_pgid(ocelot, i)
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
				 ANA_PGID_PGID, i);

	/* Now, set PGIDs for each LAG */
	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
		unsigned long bond_mask;
		int aggr_count = 0;
		u8 aggr_idx[16];

		bond_mask = ocelot->lags[lag];
		if (!bond_mask)
			continue;

		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
			// Destination mask
			ocelot_write_rix(ocelot, bond_mask,
					 ANA_PGID_PGID, port);
			aggr_idx[aggr_count] = port;
			aggr_count++;
		}

1176
		for_each_aggr_pgid(ocelot, i) {
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
			u32 ac;

			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
			ac &= ~bond_mask;
			ac |= BIT(aggr_idx[i % aggr_count]);
			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
		}
	}
}

static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
{
	unsigned long bond_mask = ocelot->lags[lag];
	unsigned int p;

	for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
		u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);

		port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;

		/* Use lag port as logical port for port i */
		ocelot_write_gix(ocelot, port_cfg |
				 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
				 ANA_PORT_PORT_CFG, p);
	}
}

1204 1205
int ocelot_port_lag_join(struct ocelot *ocelot, int port,
			 struct net_device *bond)
1206 1207 1208
{
	struct net_device *ndev;
	u32 bond_mask = 0;
1209
	int lag, lp;
1210 1211 1212

	rcu_read_lock();
	for_each_netdev_in_bond_rcu(bond, ndev) {
1213
		struct ocelot_port_private *priv = netdev_priv(ndev);
1214

1215
		bond_mask |= BIT(priv->chip_port);
1216 1217 1218 1219 1220 1221 1222 1223
	}
	rcu_read_unlock();

	lp = __ffs(bond_mask);

	/* If the new port is the lowest one, use it as the logical port from
	 * now on
	 */
1224 1225 1226 1227
	if (port == lp) {
		lag = port;
		ocelot->lags[port] = bond_mask;
		bond_mask &= ~BIT(port);
1228 1229 1230 1231 1232 1233
		if (bond_mask) {
			lp = __ffs(bond_mask);
			ocelot->lags[lp] = 0;
		}
	} else {
		lag = lp;
1234
		ocelot->lags[lp] |= BIT(port);
1235 1236 1237 1238 1239 1240 1241
	}

	ocelot_setup_lag(ocelot, lag);
	ocelot_set_aggr_pgids(ocelot);

	return 0;
}
1242
EXPORT_SYMBOL(ocelot_port_lag_join);
1243

1244 1245
void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
			   struct net_device *bond)
1246 1247 1248 1249 1250 1251
{
	u32 port_cfg;
	int i;

	/* Remove port from any lag */
	for (i = 0; i < ocelot->num_phys_ports; i++)
1252
		ocelot->lags[i] &= ~BIT(port);
1253 1254 1255 1256

	/* if it was the logical port of the lag, move the lag config to the
	 * next port
	 */
1257 1258
	if (ocelot->lags[port]) {
		int n = __ffs(ocelot->lags[port]);
1259

1260 1261
		ocelot->lags[n] = ocelot->lags[port];
		ocelot->lags[port] = 0;
1262 1263 1264 1265

		ocelot_setup_lag(ocelot, n);
	}

1266
	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1267
	port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1268 1269
	ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);
1270 1271 1272

	ocelot_set_aggr_pgids(ocelot);
}
1273
EXPORT_SYMBOL(ocelot_port_lag_leave);
1274

1275 1276
/* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
 * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
1277 1278 1279
 * In the special case that it's the NPI port that we're configuring, the
 * length of the tag and optional prefix needs to be accounted for privately,
 * in order to be able to sustain communication at the requested @sdu.
1280
 */
1281
void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
1282 1283
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1284
	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
1285
	int pause_start, pause_stop;
1286
	int atop, atop_tot;
1287

1288 1289 1290 1291 1292 1293 1294 1295 1296
	if (port == ocelot->npi) {
		maxlen += OCELOT_TAG_LEN;

		if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
			maxlen += OCELOT_SHORT_PREFIX_LEN;
		else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
			maxlen += OCELOT_LONG_PREFIX_LEN;
	}

1297
	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
1298

1299 1300 1301
	/* Set Pause watermark hysteresis */
	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
1302 1303 1304 1305
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
			    pause_start);
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
			    pause_stop);
1306

1307 1308
	/* Tail dropping watermarks */
	atop_tot = (ocelot->shared_queue_sz - 9 * maxlen) /
1309
		   OCELOT_BUFFER_CELL_SZ;
1310 1311 1312
	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
1313
}
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
EXPORT_SYMBOL(ocelot_port_set_maxlen);

int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
{
	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;

	if (port == ocelot->npi) {
		max_mtu -= OCELOT_TAG_LEN;

		if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
		else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
			max_mtu -= OCELOT_LONG_PREFIX_LEN;
	}

	return max_mtu;
}
EXPORT_SYMBOL(ocelot_get_max_mtu);
1332

1333
void ocelot_init_port(struct ocelot *ocelot, int port)
1334 1335 1336
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

1337
	skb_queue_head_init(&ocelot_port->tx_skbs);
1338
	spin_lock_init(&ocelot_port->ts_id_lock);
1339 1340 1341

	/* Basic L2 initialization */

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	/* Set MAC IFG Gaps
	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
	 */
	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
			   DEV_MAC_IFG_CFG);

	/* Load seed (0) and set MAC HDX late collision  */
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
			   DEV_MAC_HDX_CFG_SEED_LOAD,
			   DEV_MAC_HDX_CFG);
	mdelay(1);
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
			   DEV_MAC_HDX_CFG);

	/* Set Max Length and maximum tags allowed */
1358
	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
1359 1360
	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
1361
			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
1362 1363 1364 1365 1366 1367 1368
			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
			   DEV_MAC_TAGS_CFG);

	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);

1369
	/* Enable transmission of pause frames */
1370
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
1371

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
	/* Drop frames with multicast source address */
	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG, port);

	/* Set default VLAN and tag type to 8021Q. */
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
		       REW_PORT_VLAN_CFG_PORT_TPID_M,
		       REW_PORT_VLAN_CFG, port);

	/* Enable vcap lookups */
	ocelot_vcap_enable(ocelot, port);
}
1385
EXPORT_SYMBOL(ocelot_init_port);
1386

1387 1388 1389
/* Configure and enable the CPU port module, which is a set of queues
 * accessible through register MMIO, frame DMA or Ethernet (in case
 * NPI mode is used).
1390
 */
1391
static void ocelot_cpu_port_init(struct ocelot *ocelot)
1392
{
1393 1394 1395
	int cpu = ocelot->num_phys_ports;

	/* The unicast destination PGID for the CPU port module is unused */
1396
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
1397 1398 1399 1400
	/* Instead set up a multicast destination PGID for traffic copied to
	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
	 * addresses will be copied to the CPU via this PGID.
	 */
1401 1402 1403 1404 1405
	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
			 ANA_PORT_PORT_CFG, cpu);

1406
	/* Enable CPU port module */
1407
	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
1408
	/* CPU port Injection/Extraction configuration */
1409
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
1410
			    ocelot->xtr_prefix);
1411
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
1412
			    ocelot->inj_prefix);
1413 1414 1415 1416 1417 1418 1419 1420

	/* Configure the CPU port to be VLAN aware */
	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
			 ANA_PORT_VLAN_CFG, cpu);
}

1421 1422 1423
int ocelot_init(struct ocelot *ocelot)
{
	char queue_name[32];
1424 1425
	int i, ret;
	u32 port;
1426

1427 1428 1429 1430 1431 1432 1433 1434
	if (ocelot->ops->reset) {
		ret = ocelot->ops->reset(ocelot);
		if (ret) {
			dev_err(ocelot->dev, "Switch reset failed\n");
			return ret;
		}
	}

1435 1436 1437 1438 1439
	ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
				    sizeof(u32), GFP_KERNEL);
	if (!ocelot->lags)
		return -ENOMEM;

1440 1441 1442 1443 1444 1445 1446
	ocelot->stats = devm_kcalloc(ocelot->dev,
				     ocelot->num_phys_ports * ocelot->num_stats,
				     sizeof(u64), GFP_KERNEL);
	if (!ocelot->stats)
		return -ENOMEM;

	mutex_init(&ocelot->stats_lock);
1447 1448
	mutex_init(&ocelot->ptp_lock);
	spin_lock_init(&ocelot->ptp_clock_lock);
1449 1450 1451 1452 1453 1454
	snprintf(queue_name, sizeof(queue_name), "%s-stats",
		 dev_name(ocelot->dev));
	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
	if (!ocelot->stats_queue)
		return -ENOMEM;

1455
	INIT_LIST_HEAD(&ocelot->multicast);
1456 1457
	ocelot_mact_init(ocelot);
	ocelot_vlan_init(ocelot);
1458
	ocelot_vcap_init(ocelot);
1459
	ocelot_cpu_port_init(ocelot);
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Clear all counters (5 groups) */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
			     SYS_STAT_CFG);
	}

	/* Only use S-Tag */
	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);

	/* Aggregation mode */
	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
			     ANA_AGGR_CFG_AC_DMAC_ENA |
			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);

	/* Set MAC age time to default value. The entry is aged after
	 * 2*AGE_PERIOD
	 */
	ocelot_write(ocelot,
		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
		     ANA_AUTOAGE);

	/* Disable learning for frames discarded by VLAN ingress filtering */
	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);

	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);

	/* Setup flooding PGIDs */
	ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
			 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
			 ANA_FLOODING_FLD_UNICAST(PGID_UC),
			 ANA_FLOODING, 0);
	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
		     ANA_FLOODING_IPMC);

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Transmit the frame to the local port. */
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
		/* Do not forward BPDU frames to the front ports. */
		ocelot_write_gix(ocelot,
				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
				 ANA_PORT_CPU_FWD_BPDU_CFG,
				 port);
		/* Ensure bridging is disabled */
		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
	}

	/* Allow broadcast MAC frames. */
1515
	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));

		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
	}
	ocelot_write_rix(ocelot,
			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
			 ANA_PGID_PGID, PGID_MC);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);

	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
	 * registers endianness.
	 */
	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
	for (i = 0; i < 16; i++)
		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
				 ANA_CPUQ_8021_CFG, i);

1547
	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
1548 1549
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
1550

1551 1552 1553 1554 1555 1556
	return 0;
}
EXPORT_SYMBOL(ocelot_init);

void ocelot_deinit(struct ocelot *ocelot)
{
1557
	cancel_delayed_work(&ocelot->stats_work);
1558 1559 1560 1561 1562
	destroy_workqueue(ocelot->stats_queue);
	mutex_destroy(&ocelot->stats_lock);
}
EXPORT_SYMBOL(ocelot_deinit);

1563 1564 1565 1566 1567 1568 1569 1570
void ocelot_deinit_port(struct ocelot *ocelot, int port)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	skb_queue_purge(&ocelot_port->tx_skbs);
}
EXPORT_SYMBOL(ocelot_deinit_port);

1571
MODULE_LICENSE("Dual MIT/GPL");