ocelot.c 61.0 KB
Newer Older
1 2 3 4 5 6
// SPDX-License-Identifier: (GPL-2.0 OR MIT)
/*
 * Microsemi Ocelot Switch driver
 *
 * Copyright (c) 2017 Microsemi Corporation
 */
7
#include <linux/dsa/ocelot.h>
8
#include <linux/if_bridge.h>
9
#include <linux/ptp_classify.h>
10
#include <soc/mscc/ocelot_vcap.h>
11
#include "ocelot.h"
12
#include "ocelot_vcap.h"
13

14 15 16
#define TABLE_UPDATE_SLEEP_US 10
#define TABLE_UPDATE_TIMEOUT_US 100000

17 18 19 20 21 22
struct ocelot_mact_entry {
	u8 mac[ETH_ALEN];
	u16 vid;
	enum macaccess_entry_type type;
};

23
static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
24
{
25 26
	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
}
27

28 29 30
static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;
31

32 33 34 35 36
	return readx_poll_timeout(ocelot_mact_read_macaccess,
		ocelot, val,
		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
		MACACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
}

static void ocelot_mact_select(struct ocelot *ocelot,
			       const unsigned char mac[ETH_ALEN],
			       unsigned int vid)
{
	u32 macl = 0, mach = 0;

	/* Set the MAC address to handle and the vlan associated in a format
	 * understood by the hardware.
	 */
	mach |= vid    << 16;
	mach |= mac[0] << 8;
	mach |= mac[1] << 0;
	macl |= mac[2] << 24;
	macl |= mac[3] << 16;
	macl |= mac[4] << 8;
	macl |= mac[5] << 0;

	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);

}

61 62 63
int ocelot_mact_learn(struct ocelot *ocelot, int port,
		      const unsigned char mac[ETH_ALEN],
		      unsigned int vid, enum macaccess_entry_type type)
64
{
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
	u32 cmd = ANA_TABLES_MACACCESS_VALID |
		ANA_TABLES_MACACCESS_DEST_IDX(port) |
		ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
		ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN);
	unsigned int mc_ports;

	/* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */
	if (type == ENTRYTYPE_MACv4)
		mc_ports = (mac[1] << 8) | mac[2];
	else if (type == ENTRYTYPE_MACv6)
		mc_ports = (mac[0] << 8) | mac[1];
	else
		mc_ports = 0;

	if (mc_ports & BIT(ocelot->num_phys_ports))
		cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY;

82 83 84
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a write command */
85
	ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS);
86 87 88

	return ocelot_mact_wait_for_completion(ocelot);
}
89
EXPORT_SYMBOL(ocelot_mact_learn);
90

91 92
int ocelot_mact_forget(struct ocelot *ocelot,
		       const unsigned char mac[ETH_ALEN], unsigned int vid)
93 94 95 96 97 98 99 100 101 102
{
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a forget command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
		     ANA_TABLES_MACACCESS);

	return ocelot_mact_wait_for_completion(ocelot);
}
103
EXPORT_SYMBOL(ocelot_mact_forget);
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120

static void ocelot_mact_init(struct ocelot *ocelot)
{
	/* Configure the learning mode entries attributes:
	 * - Do not copy the frame to the CPU extraction queues.
	 * - Use the vlan and mac_cpoy for dmac lookup.
	 */
	ocelot_rmw(ocelot, 0,
		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
		   | ANA_AGENCTRL_LEARN_FWD_KILL
		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
		   ANA_AGENCTRL);

	/* Clear the MAC table */
	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
}

121
static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
122 123 124
{
	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
125
			 ANA_PORT_VCAP_S2_CFG, port);
126 127 128

	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
			 ANA_PORT_VCAP_CFG, port);
129 130 131 132

	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG, port);
133 134
}

135
static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
136
{
137 138
	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
}
139

140 141 142 143 144 145 146 147 148 149
static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;

	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
		ocelot,
		val,
		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
		ANA_TABLES_VLANACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
150 151
}

152 153 154 155 156 157 158 159 160 161 162 163 164
static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
{
	/* Select the VID to configure */
	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
		     ANA_TABLES_VLANTIDX);
	/* Set the vlan port members mask and issue a write command */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
			     ANA_TABLES_VLANACCESS_CMD_WRITE,
		     ANA_TABLES_VLANACCESS);

	return ocelot_vlant_wait_for_completion(ocelot);
}

165 166
static void ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
					struct ocelot_vlan native_vlan)
167
{
168
	struct ocelot_port *ocelot_port = ocelot->ports[port];
169
	enum ocelot_port_tag_config tag_cfg;
170

171 172
	ocelot_port->native_vlan = native_vlan;

173
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(native_vlan.vid),
174 175
		       REW_PORT_VLAN_CFG_PORT_VID_M,
		       REW_PORT_VLAN_CFG, port);
176

177
	if (ocelot_port->vlan_aware) {
178
		if (native_vlan.valid)
179
			tag_cfg = OCELOT_PORT_TAG_NATIVE;
180
		else
181
			tag_cfg = OCELOT_PORT_TAG_TRUNK;
182
	} else {
183
		tag_cfg = OCELOT_PORT_TAG_DISABLED;
184
	}
185
	ocelot_rmw_gix(ocelot, REW_TAG_CFG_TAG_CFG(tag_cfg),
186
		       REW_TAG_CFG_TAG_CFG_M,
187 188 189
		       REW_TAG_CFG, port);
}

190
/* Default vlan to clasify for untagged frames (may be zero) */
191 192
static void ocelot_port_set_pvid(struct ocelot *ocelot, int port,
				 struct ocelot_vlan pvid_vlan)
193 194
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
195
	u32 val = 0;
196

197
	ocelot_port->pvid_vlan = pvid_vlan;
198 199

	if (!ocelot_port->vlan_aware)
200
		pvid_vlan.vid = 0;
201 202

	ocelot_rmw_gix(ocelot,
203
		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid_vlan.vid),
204 205
		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
		       ANA_PORT_VLAN_CFG, port);
206 207 208 209 210 211 212 213 214 215 216 217 218 219

	/* If there's no pvid, we should drop not only untagged traffic (which
	 * happens automatically), but also 802.1p traffic which gets
	 * classified to VLAN 0, but that is always in our RX filter, so it
	 * would get accepted were it not for this setting.
	 */
	if (!pvid_vlan.valid && ocelot_port->vlan_aware)
		val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;

	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
		       ANA_PORT_DROP_CFG, port);
220 221
}

222 223
static struct ocelot_bridge_vlan *ocelot_bridge_vlan_find(struct ocelot *ocelot,
							  u16 vid)
224
{
225
	struct ocelot_bridge_vlan *vlan;
226

227 228 229
	list_for_each_entry(vlan, &ocelot->vlans, list)
		if (vlan->vid == vid)
			return vlan;
230

231
	return NULL;
232 233 234 235
}

static int ocelot_vlan_member_add(struct ocelot *ocelot, int port, u16 vid)
{
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
	struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid);
	unsigned long portmask;
	int err;

	if (vlan) {
		portmask = vlan->portmask | BIT(port);

		err = ocelot_vlant_set_mask(ocelot, vid, portmask);
		if (err)
			return err;

		vlan->portmask = portmask;

		return 0;
	}

	vlan = kzalloc(sizeof(*vlan), GFP_KERNEL);
	if (!vlan)
		return -ENOMEM;

	portmask = BIT(port);

	err = ocelot_vlant_set_mask(ocelot, vid, portmask);
	if (err) {
		kfree(vlan);
		return err;
	}

	vlan->vid = vid;
	vlan->portmask = portmask;
	INIT_LIST_HEAD(&vlan->list);
	list_add_tail(&vlan->list, &ocelot->vlans);

	return 0;
270 271 272 273
}

static int ocelot_vlan_member_del(struct ocelot *ocelot, int port, u16 vid)
{
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid);
	unsigned long portmask;
	int err;

	if (!vlan)
		return 0;

	portmask = vlan->portmask & ~BIT(port);

	err = ocelot_vlant_set_mask(ocelot, vid, portmask);
	if (err)
		return err;

	vlan->portmask = portmask;
	if (vlan->portmask)
		return 0;

	list_del(&vlan->list);
	kfree(vlan);

	return 0;
295 296
}

297
int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
298
			       bool vlan_aware, struct netlink_ext_ack *extack)
299
{
300
	struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
301
	struct ocelot_port *ocelot_port = ocelot->ports[port];
302
	struct ocelot_vcap_filter *filter;
303
	u32 val;
304

305 306 307
	list_for_each_entry(filter, &block->rules, list) {
		if (filter->ingress_port_mask & BIT(port) &&
		    filter->action.vid_replace_ena) {
308 309
			NL_SET_ERR_MSG_MOD(extack,
					   "Cannot change VLAN state with vlan modify rules active");
310
			return -EBUSY;
311 312
		}
	}
313

314
	ocelot_port->vlan_aware = vlan_aware;
315

316 317 318 319 320 321 322 323 324
	if (vlan_aware)
		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
	else
		val = 0;
	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
		       ANA_PORT_VLAN_CFG, port);
325

326 327
	ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan);
	ocelot_port_set_native_vlan(ocelot, port, ocelot_port->native_vlan);
328 329

	return 0;
330
}
331
EXPORT_SYMBOL(ocelot_port_vlan_filtering);
332

333
int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid,
334
			bool untagged, struct netlink_ext_ack *extack)
335 336 337 338 339 340
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	/* Deny changing the native VLAN, but always permit deleting it */
	if (untagged && ocelot_port->native_vlan.vid != vid &&
	    ocelot_port->native_vlan.valid) {
341 342
		NL_SET_ERR_MSG_MOD(extack,
				   "Port already has a native VLAN");
343 344 345 346 347 348 349
		return -EBUSY;
	}

	return 0;
}
EXPORT_SYMBOL(ocelot_vlan_prepare);

350 351
int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
		    bool untagged)
352
{
353
	int err;
354

355 356 357
	err = ocelot_vlan_member_add(ocelot, port, vid);
	if (err)
		return err;
358 359

	/* Default ingress vlan classification */
360 361 362 363
	if (pvid) {
		struct ocelot_vlan pvid_vlan;

		pvid_vlan.vid = vid;
364
		pvid_vlan.valid = true;
365 366
		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
	}
367 368

	/* Untagged egress vlan clasification */
369
	if (untagged) {
370 371 372
		struct ocelot_vlan native_vlan;

		native_vlan.vid = vid;
373
		native_vlan.valid = true;
374
		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
375
	}
376 377 378

	return 0;
}
379
EXPORT_SYMBOL(ocelot_vlan_add);
380

381
int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
382 383
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
384
	int err;
385

386 387 388
	err = ocelot_vlan_member_del(ocelot, port, vid);
	if (err)
		return err;
389

390 391 392 393 394 395 396
	/* Ingress */
	if (ocelot_port->pvid_vlan.vid == vid) {
		struct ocelot_vlan pvid_vlan = {0};

		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
	}

397
	/* Egress */
398
	if (ocelot_port->native_vlan.vid == vid) {
399
		struct ocelot_vlan native_vlan = {0};
400 401 402

		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
	}
403 404 405

	return 0;
}
406
EXPORT_SYMBOL(ocelot_vlan_del);
407

408 409
static void ocelot_vlan_init(struct ocelot *ocelot)
{
410
	unsigned long all_ports = GENMASK(ocelot->num_phys_ports - 1, 0);
411 412
	u16 port, vid;

413 414 415 416
	/* Clear VLAN table, by default all ports are members of all VLANs */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
		     ANA_TABLES_VLANACCESS);
	ocelot_vlant_wait_for_completion(ocelot);
417 418

	/* Configure the port VLAN memberships */
419
	for (vid = 1; vid < VLAN_N_VID; vid++)
420
		ocelot_vlant_set_mask(ocelot, vid, 0);
421 422 423 424 425

	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
	 * traffic.  It is added automatically if 8021q module is loaded, but
	 * we can't rely on it since module may be not loaded.
	 */
426
	ocelot_vlant_set_mask(ocelot, 0, all_ports);
427 428 429 430

	/* Set vlan ingress filter mask to all ports but the CPU port by
	 * default.
	 */
431
	ocelot_write(ocelot, all_ports, ANA_VLANMASK);
432 433 434 435 436

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
	}
437 438
}

439 440 441 442 443
static u32 ocelot_read_eq_avail(struct ocelot *ocelot, int port)
{
	return ocelot_read_rix(ocelot, QSYS_SW_STATUS, port);
}

444
static int ocelot_port_flush(struct ocelot *ocelot, int port)
445
{
446
	unsigned int pause_ena;
447 448 449 450 451 452 453 454
	int err, val;

	/* Disable dequeuing from the egress queues */
	ocelot_rmw_rix(ocelot, QSYS_PORT_MODE_DEQUEUE_DIS,
		       QSYS_PORT_MODE_DEQUEUE_DIS,
		       QSYS_PORT_MODE, port);

	/* Disable flow control */
455
	ocelot_fields_read(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, &pause_ena);
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0);

	/* Disable priority flow control */
	ocelot_fields_write(ocelot, port,
			    QSYS_SWITCH_PORT_MODE_TX_PFC_ENA, 0);

	/* Wait at least the time it takes to receive a frame of maximum length
	 * at the port.
	 * Worst-case delays for 10 kilobyte jumbo frames are:
	 * 8 ms on a 10M port
	 * 800 μs on a 100M port
	 * 80 μs on a 1G port
	 * 32 μs on a 2.5G port
	 */
	usleep_range(8000, 10000);

	/* Disable half duplex backpressure. */
	ocelot_rmw_rix(ocelot, 0, SYS_FRONT_PORT_MODE_HDX_MODE,
		       SYS_FRONT_PORT_MODE, port);

	/* Flush the queues associated with the port. */
	ocelot_rmw_gix(ocelot, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG_FLUSH_ENA,
		       REW_PORT_CFG, port);

	/* Enable dequeuing from the egress queues. */
	ocelot_rmw_rix(ocelot, 0, QSYS_PORT_MODE_DEQUEUE_DIS, QSYS_PORT_MODE,
		       port);

	/* Wait until flushing is complete. */
	err = read_poll_timeout(ocelot_read_eq_avail, val, !val,
				100, 2000000, false, ocelot, port);

	/* Clear flushing again. */
	ocelot_rmw_gix(ocelot, 0, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG, port);

491 492 493
	/* Re-enable flow control */
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, pause_ena);

494 495 496
	return err;
}

497 498 499 500
void ocelot_phylink_mac_link_down(struct ocelot *ocelot, int port,
				  unsigned int link_an_mode,
				  phy_interface_t interface,
				  unsigned long quirks)
501
{
502
	struct ocelot_port *ocelot_port = ocelot->ports[port];
503
	int err;
504

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
	ocelot_port_rmwl(ocelot_port, 0, DEV_MAC_ENA_CFG_RX_ENA,
			 DEV_MAC_ENA_CFG);

	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);

	err = ocelot_port_flush(ocelot, port);
	if (err)
		dev_err(ocelot->dev, "failed to flush port %d: %d\n",
			port, err);

	/* Put the port in reset. */
	if (interface != PHY_INTERFACE_MODE_QSGMII ||
	    !(quirks & OCELOT_QUIRK_QSGMII_PORTS_MUST_BE_UP))
		ocelot_port_rmwl(ocelot_port,
				 DEV_CLOCK_CFG_MAC_TX_RST |
520
				 DEV_CLOCK_CFG_MAC_RX_RST,
521
				 DEV_CLOCK_CFG_MAC_TX_RST |
522
				 DEV_CLOCK_CFG_MAC_RX_RST,
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
				 DEV_CLOCK_CFG);
}
EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_down);

void ocelot_phylink_mac_link_up(struct ocelot *ocelot, int port,
				struct phy_device *phydev,
				unsigned int link_an_mode,
				phy_interface_t interface,
				int speed, int duplex,
				bool tx_pause, bool rx_pause,
				unsigned long quirks)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	int mac_speed, mode = 0;
	u32 mac_fc_cfg;

	/* The MAC might be integrated in systems where the MAC speed is fixed
	 * and it's the PCS who is performing the rate adaptation, so we have
	 * to write "1000Mbps" into the LINK_SPEED field of DEV_CLOCK_CFG
	 * (which is also its default value).
	 */
	if ((quirks & OCELOT_QUIRK_PCS_PERFORMS_RATE_ADAPTATION) ||
	    speed == SPEED_1000) {
		mac_speed = OCELOT_SPEED_1000;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
	} else if (speed == SPEED_2500) {
		mac_speed = OCELOT_SPEED_2500;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
	} else if (speed == SPEED_100) {
		mac_speed = OCELOT_SPEED_100;
	} else {
		mac_speed = OCELOT_SPEED_10;
	}

	if (duplex == DUPLEX_FULL)
		mode |= DEV_MAC_MODE_CFG_FDX_ENA;

	ocelot_port_writel(ocelot_port, mode, DEV_MAC_MODE_CFG);

	/* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and
	 * PORT_RST bits in DEV_CLOCK_CFG.
	 */
	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(mac_speed),
			   DEV_CLOCK_CFG);

	switch (speed) {
569
	case SPEED_10:
570
		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_10);
571 572
		break;
	case SPEED_100:
573
		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_100);
574 575 576
		break;
	case SPEED_1000:
	case SPEED_2500:
577
		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_1000);
578 579
		break;
	default:
580 581
		dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n",
			port, speed);
582 583 584
		return;
	}

585 586 587 588
	/* Handle RX pause in all cases, with 2500base-X this is used for rate
	 * adaptation.
	 */
	mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA;
589

590 591 592 593 594
	if (tx_pause)
		mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA |
			      SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
			      SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
			      SYS_MAC_FC_CFG_ZERO_PAUSE_ENA;
595

596 597 598 599
	/* Flow control. Link speed is only used here to evaluate the time
	 * specification in incoming pause frames.
	 */
	ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port);
600

601
	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
602

603
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, tx_pause);
604

605 606 607
	/* Undo the effects of ocelot_phylink_mac_link_down:
	 * enable MAC module
	 */
608
	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
609 610 611
			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);

	/* Core: Enable port for frame transfer */
612 613
	ocelot_fields_write(ocelot, port,
			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
614
}
615
EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_up);
616

617 618
static int ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
					struct sk_buff *clone)
619
{
620
	struct ocelot_port *ocelot_port = ocelot->ports[port];
621 622 623
	unsigned long flags;

	spin_lock_irqsave(&ocelot->ts_id_lock, flags);
624

625 626 627 628 629
	if (ocelot_port->ptp_skbs_in_flight == OCELOT_MAX_PTP_ID ||
	    ocelot->ptp_skbs_in_flight == OCELOT_PTP_FIFO_SIZE) {
		spin_unlock_irqrestore(&ocelot->ts_id_lock, flags);
		return -EBUSY;
	}
630

631
	skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
632 633
	/* Store timestamp ID in OCELOT_SKB_CB(clone)->ts_id */
	OCELOT_SKB_CB(clone)->ts_id = ocelot_port->ts_id;
634

635 636 637
	ocelot_port->ts_id++;
	if (ocelot_port->ts_id == OCELOT_MAX_PTP_ID)
		ocelot_port->ts_id = 0;
638

639 640
	ocelot_port->ptp_skbs_in_flight++;
	ocelot->ptp_skbs_in_flight++;
641

642
	skb_queue_tail(&ocelot_port->tx_skbs, clone);
643

644 645 646
	spin_unlock_irqrestore(&ocelot->ts_id_lock, flags);

	return 0;
647 648
}

649 650
static bool ocelot_ptp_is_onestep_sync(struct sk_buff *skb,
				       unsigned int ptp_class)
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
{
	struct ptp_header *hdr;
	u8 msgtype, twostep;

	hdr = ptp_parse_header(skb, ptp_class);
	if (!hdr)
		return false;

	msgtype = ptp_get_msgtype(hdr, ptp_class);
	twostep = hdr->flag_field[0] & 0x2;

	if (msgtype == PTP_MSGTYPE_SYNC && twostep == 0)
		return true;

	return false;
}

668 669 670 671 672 673
int ocelot_port_txtstamp_request(struct ocelot *ocelot, int port,
				 struct sk_buff *skb,
				 struct sk_buff **clone)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	u8 ptp_cmd = ocelot_port->ptp_cmd;
674
	unsigned int ptp_class;
675
	int err;
676

677 678 679 680 681 682 683
	/* Don't do anything if PTP timestamping not enabled */
	if (!ptp_cmd)
		return 0;

	ptp_class = ptp_classify_raw(skb);
	if (ptp_class == PTP_CLASS_NONE)
		return -EINVAL;
684

685 686
	/* Store ptp_cmd in OCELOT_SKB_CB(skb)->ptp_cmd */
	if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) {
687
		if (ocelot_ptp_is_onestep_sync(skb, ptp_class)) {
688 689 690 691 692 693 694 695
			OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
			return 0;
		}

		/* Fall back to two-step timestamping */
		ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
	}

696 697 698 699 700
	if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
		*clone = skb_clone_sk(skb);
		if (!(*clone))
			return -ENOMEM;

701 702 703 704
		err = ocelot_port_add_txtstamp_skb(ocelot, port, *clone);
		if (err)
			return err;

705
		OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
706
		OCELOT_SKB_CB(*clone)->ptp_class = ptp_class;
707 708 709 710 711
	}

	return 0;
}
EXPORT_SYMBOL(ocelot_port_txtstamp_request);
712

713 714
static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
				   struct timespec64 *ts)
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
{
	unsigned long flags;
	u32 val;

	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);

	/* Read current PTP time to get seconds */
	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);

	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);

	/* Read packet HW timestamp from FIFO */
	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);

	/* Sec has incremented since the ts was registered */
	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
		ts->tv_sec--;

	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
}
739

740 741 742 743 744 745 746 747 748 749 750
static bool ocelot_validate_ptp_skb(struct sk_buff *clone, u16 seqid)
{
	struct ptp_header *hdr;

	hdr = ptp_parse_header(clone, OCELOT_SKB_CB(clone)->ptp_class);
	if (WARN_ON(!hdr))
		return false;

	return seqid == ntohs(hdr->sequence_id);
}

751 752 753 754 755
void ocelot_get_txtstamp(struct ocelot *ocelot)
{
	int budget = OCELOT_PTP_QUEUE_SZ;

	while (budget--) {
756
		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
757
		struct skb_shared_hwtstamps shhwtstamps;
758
		u32 val, id, seqid, txport;
759 760
		struct ocelot_port *port;
		struct timespec64 ts;
761
		unsigned long flags;
762 763 764 765 766 767 768 769 770 771 772 773

		val = ocelot_read(ocelot, SYS_PTP_STATUS);

		/* Check if a timestamp can be retrieved */
		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
			break;

		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);

		/* Retrieve the ts ID and Tx port */
		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);
774
		seqid = SYS_PTP_STATUS_PTP_MESS_SEQ_ID(val);
775 776 777

		port = ocelot->ports[txport];

778 779 780 781 782 783
		spin_lock(&ocelot->ts_id_lock);
		port->ptp_skbs_in_flight--;
		ocelot->ptp_skbs_in_flight--;
		spin_unlock(&ocelot->ts_id_lock);

		/* Retrieve its associated skb */
784
try_again:
785
		spin_lock_irqsave(&port->tx_skbs.lock, flags);
786

787
		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
788
			if (OCELOT_SKB_CB(skb)->ts_id != id)
789 790 791
				continue;
			__skb_unlink(skb, &port->tx_skbs);
			skb_match = skb;
792
			break;
793 794
		}

795 796
		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);

797 798 799
		if (WARN_ON(!skb_match))
			continue;

800 801 802 803 804 805 806 807
		if (!ocelot_validate_ptp_skb(skb_match, seqid)) {
			dev_err_ratelimited(ocelot->dev,
					    "port %d received stale TX timestamp for seqid %d, discarding\n",
					    txport, seqid);
			dev_kfree_skb_any(skb);
			goto try_again;
		}

808 809
		/* Get the h/w timestamp */
		ocelot_get_hwtimestamp(ocelot, &ts);
810 811 812 813

		/* Set the timestamp into the skb */
		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
814
		skb_complete_tx_timestamp(skb_match, &shhwtstamps);
815 816 817

		/* Next ts */
		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
818 819 820
	}
}
EXPORT_SYMBOL(ocelot_get_txtstamp);
821

822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh,
				u32 *rval)
{
	u32 bytes_valid, val;

	val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
	if (val == XTR_NOT_READY) {
		if (ifh)
			return -EIO;

		do {
			val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
		} while (val == XTR_NOT_READY);
	}

	switch (val) {
	case XTR_ABORT:
		return -EIO;
	case XTR_EOF_0:
	case XTR_EOF_1:
	case XTR_EOF_2:
	case XTR_EOF_3:
	case XTR_PRUNED:
		bytes_valid = XTR_VALID_BYTES(val);
		val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
		if (val == XTR_ESCAPE)
			*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
		else
			*rval = val;

		return bytes_valid;
	case XTR_ESCAPE:
		*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);

		return 4;
	default:
		*rval = val;

		return 4;
	}
}

static int ocelot_xtr_poll_xfh(struct ocelot *ocelot, int grp, u32 *xfh)
{
	int i, err = 0;

	for (i = 0; i < OCELOT_TAG_LEN / 4; i++) {
		err = ocelot_rx_frame_word(ocelot, grp, true, &xfh[i]);
		if (err != 4)
			return (err < 0) ? err : -EIO;
	}

	return 0;
}

int ocelot_xtr_poll_frame(struct ocelot *ocelot, int grp, struct sk_buff **nskb)
{
	struct skb_shared_hwtstamps *shhwtstamps;
880
	u64 tod_in_ns, full_ts_in_ns;
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
	u64 timestamp, src_port, len;
	u32 xfh[OCELOT_TAG_LEN / 4];
	struct net_device *dev;
	struct timespec64 ts;
	struct sk_buff *skb;
	int sz, buf_len;
	u32 val, *buf;
	int err;

	err = ocelot_xtr_poll_xfh(ocelot, grp, xfh);
	if (err)
		return err;

	ocelot_xfh_get_src_port(xfh, &src_port);
	ocelot_xfh_get_len(xfh, &len);
	ocelot_xfh_get_rew_val(xfh, &timestamp);

	if (WARN_ON(src_port >= ocelot->num_phys_ports))
		return -EINVAL;

	dev = ocelot->ops->port_to_netdev(ocelot, src_port);
	if (!dev)
		return -EINVAL;

	skb = netdev_alloc_skb(dev, len);
	if (unlikely(!skb)) {
		netdev_err(dev, "Unable to allocate sk_buff\n");
		return -ENOMEM;
	}

	buf_len = len - ETH_FCS_LEN;
	buf = (u32 *)skb_put(skb, buf_len);

	len = 0;
	do {
		sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
		if (sz < 0) {
			err = sz;
			goto out_free_skb;
		}
		*buf++ = val;
		len += sz;
	} while (len < buf_len);

	/* Read the FCS */
	sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
	if (sz < 0) {
		err = sz;
		goto out_free_skb;
	}

	/* Update the statistics if part of the FCS was read before */
	len -= ETH_FCS_LEN - sz;

	if (unlikely(dev->features & NETIF_F_RXFCS)) {
		buf = (u32 *)skb_put(skb, ETH_FCS_LEN);
		*buf = val;
	}

	if (ocelot->ptp) {
		ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);

		tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec);
		if ((tod_in_ns & 0xffffffff) < timestamp)
			full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) |
					timestamp;
		else
			full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) |
					timestamp;

		shhwtstamps = skb_hwtstamps(skb);
		memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamps->hwtstamp = full_ts_in_ns;
	}

	/* Everything we see on an interface that is in the HW bridge
	 * has already been forwarded.
	 */
959
	if (ocelot->ports[src_port]->bridge)
960 961 962
		skb->offload_fwd_mark = 1;

	skb->protocol = eth_type_trans(skb, dev);
963

964 965 966 967 968 969 970 971 972 973
	*nskb = skb;

	return 0;

out_free_skb:
	kfree_skb(skb);
	return err;
}
EXPORT_SYMBOL(ocelot_xtr_poll_frame);

974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
bool ocelot_can_inject(struct ocelot *ocelot, int grp)
{
	u32 val = ocelot_read(ocelot, QS_INJ_STATUS);

	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))))
		return false;
	if (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp)))
		return false;

	return true;
}
EXPORT_SYMBOL(ocelot_can_inject);

void ocelot_port_inject_frame(struct ocelot *ocelot, int port, int grp,
			      u32 rew_op, struct sk_buff *skb)
{
990
	u32 ifh[OCELOT_TAG_LEN / 4] = {0};
991 992 993 994 995
	unsigned int i, count, last;

	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);

996
	ocelot_ifh_set_bypass(ifh, 1);
997
	ocelot_ifh_set_dest(ifh, BIT_ULL(port));
998
	ocelot_ifh_set_tag_type(ifh, IFH_TAG_TYPE_C);
999
	ocelot_ifh_set_vlan_tci(ifh, skb_vlan_tag_get(skb));
1000
	ocelot_ifh_set_rew_op(ifh, rew_op);
1001 1002

	for (i = 0; i < OCELOT_TAG_LEN / 4; i++)
1003
		ocelot_write_rix(ocelot, ifh[i], QS_INJ_WR, grp);
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030

	count = DIV_ROUND_UP(skb->len, 4);
	last = skb->len % 4;
	for (i = 0; i < count; i++)
		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);

	/* Add padding */
	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
		i++;
	}

	/* Indicate EOF and valid bytes in last word */
	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
			 QS_INJ_CTRL_EOF,
			 QS_INJ_CTRL, grp);

	/* Add dummy CRC */
	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
	skb_tx_timestamp(skb);

	skb->dev->stats.tx_packets++;
	skb->dev->stats.tx_bytes += skb->len;
}
EXPORT_SYMBOL(ocelot_port_inject_frame);

1031 1032 1033 1034 1035 1036 1037
void ocelot_drain_cpu_queue(struct ocelot *ocelot, int grp)
{
	while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp))
		ocelot_read_rix(ocelot, QS_XTR_RD, grp);
}
EXPORT_SYMBOL(ocelot_drain_cpu_queue);

1038
int ocelot_fdb_add(struct ocelot *ocelot, int port,
1039
		   const unsigned char *addr, u16 vid)
1040
{
1041 1042 1043 1044
	int pgid = port;

	if (port == ocelot->npi)
		pgid = PGID_CPU;
1045

1046
	return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
1047
}
1048
EXPORT_SYMBOL(ocelot_fdb_add);
1049

1050 1051
int ocelot_fdb_del(struct ocelot *ocelot, int port,
		   const unsigned char *addr, u16 vid)
1052
{
1053 1054
	return ocelot_mact_forget(ocelot, addr, vid);
}
1055
EXPORT_SYMBOL(ocelot_fdb_del);
1056

1057 1058
int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
			    bool is_static, void *data)
1059
{
1060
	struct ocelot_dump_ctx *dump = data;
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	u32 portid = NETLINK_CB(dump->cb->skb).portid;
	u32 seq = dump->cb->nlh->nlmsg_seq;
	struct nlmsghdr *nlh;
	struct ndmsg *ndm;

	if (dump->idx < dump->cb->args[2])
		goto skip;

	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
			sizeof(*ndm), NLM_F_MULTI);
	if (!nlh)
		return -EMSGSIZE;

	ndm = nlmsg_data(nlh);
	ndm->ndm_family  = AF_BRIDGE;
	ndm->ndm_pad1    = 0;
	ndm->ndm_pad2    = 0;
	ndm->ndm_flags   = NTF_SELF;
	ndm->ndm_type    = 0;
	ndm->ndm_ifindex = dump->dev->ifindex;
1081
	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
1082

1083
	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
1084 1085
		goto nla_put_failure;

1086
	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
		goto nla_put_failure;

	nlmsg_end(dump->skb, nlh);

skip:
	dump->idx++;
	return 0;

nla_put_failure:
	nlmsg_cancel(dump->skb, nlh);
	return -EMSGSIZE;
}
1099
EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
1100

1101 1102
static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
			    struct ocelot_mact_entry *entry)
1103 1104
{
	u32 val, dst, macl, mach;
1105
	char mac[ETH_ALEN];
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127

	/* Set row and column to read from */
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);

	/* Issue a read command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
		     ANA_TABLES_MACACCESS);

	if (ocelot_mact_wait_for_completion(ocelot))
		return -ETIMEDOUT;

	/* Read the entry flags */
	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
	if (!(val & ANA_TABLES_MACACCESS_VALID))
		return -EINVAL;

	/* If the entry read has another port configured as its destination,
	 * do not report it.
	 */
	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
1128
	if (dst != port)
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
		return -EINVAL;

	/* Get the entry's MAC address and VLAN id */
	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);

	mac[0] = (mach >> 8)  & 0xff;
	mac[1] = (mach >> 0)  & 0xff;
	mac[2] = (macl >> 24) & 0xff;
	mac[3] = (macl >> 16) & 0xff;
	mac[4] = (macl >> 8)  & 0xff;
	mac[5] = (macl >> 0)  & 0xff;

	entry->vid = (mach >> 16) & 0xfff;
	ether_addr_copy(entry->mac, mac);

	return 0;
}

1148 1149
int ocelot_fdb_dump(struct ocelot *ocelot, int port,
		    dsa_fdb_dump_cb_t *cb, void *data)
1150
{
1151
	int i, j;
1152

1153 1154
	/* Loop through all the mac tables entries. */
	for (i = 0; i < ocelot->num_mact_rows; i++) {
1155
		for (j = 0; j < 4; j++) {
1156 1157 1158 1159 1160
			struct ocelot_mact_entry entry;
			bool is_static;
			int ret;

			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
1161 1162 1163 1164 1165 1166
			/* If the entry is invalid (wrong port, invalid...),
			 * skip it.
			 */
			if (ret == -EINVAL)
				continue;
			else if (ret)
1167 1168 1169
				return ret;

			is_static = (entry.type == ENTRYTYPE_LOCKED);
1170

1171
			ret = cb(entry.mac, entry.vid, is_static, data);
1172
			if (ret)
1173
				return ret;
1174 1175 1176
		}
	}

1177 1178
	return 0;
}
1179
EXPORT_SYMBOL(ocelot_fdb_dump);
1180

1181
int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
1182 1183 1184 1185
{
	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
}
1186
EXPORT_SYMBOL(ocelot_hwstamp_get);
1187

1188
int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
1189
{
1190
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	struct hwtstamp_config cfg;

	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
		return -EFAULT;

	/* reserved for future extensions */
	if (cfg.flags)
		return -EINVAL;

	/* Tx type sanity check */
	switch (cfg.tx_type) {
	case HWTSTAMP_TX_ON:
1203
		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
1204 1205 1206 1207 1208
		break;
	case HWTSTAMP_TX_ONESTEP_SYNC:
		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
		 * need to update the origin time.
		 */
1209
		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
1210 1211
		break;
	case HWTSTAMP_TX_OFF:
1212
		ocelot_port->ptp_cmd = 0;
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&ocelot->ptp_lock);

	switch (cfg.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
		break;
	default:
		mutex_unlock(&ocelot->ptp_lock);
		return -ERANGE;
	}

	/* Commit back the result & save it */
	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
	mutex_unlock(&ocelot->ptp_lock);

	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
}
1251
EXPORT_SYMBOL(ocelot_hwstamp_set);
1252

1253
void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
{
	int i;

	if (sset != ETH_SS_STATS)
		return;

	for (i = 0; i < ocelot->num_stats; i++)
		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
		       ETH_GSTRING_LEN);
}
1264
EXPORT_SYMBOL(ocelot_get_strings);
1265

1266
static void ocelot_update_stats(struct ocelot *ocelot)
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
{
	int i, j;

	mutex_lock(&ocelot->stats_lock);

	for (i = 0; i < ocelot->num_phys_ports; i++) {
		/* Configure the port to read the stats from */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);

		for (j = 0; j < ocelot->num_stats; j++) {
			u32 val;
			unsigned int idx = i * ocelot->num_stats + j;

			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
					      ocelot->stats_layout[j].offset);

			if (val < (ocelot->stats[idx] & U32_MAX))
				ocelot->stats[idx] += (u64)1 << 32;

			ocelot->stats[idx] = (ocelot->stats[idx] &
					      ~(u64)U32_MAX) + val;
		}
	}

1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	mutex_unlock(&ocelot->stats_lock);
}

static void ocelot_check_stats_work(struct work_struct *work)
{
	struct delayed_work *del_work = to_delayed_work(work);
	struct ocelot *ocelot = container_of(del_work, struct ocelot,
					     stats_work);

	ocelot_update_stats(ocelot);

1302 1303 1304 1305
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
}

1306
void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1307 1308 1309 1310
{
	int i;

	/* check and update now */
1311
	ocelot_update_stats(ocelot);
1312 1313 1314

	/* Copy all counters */
	for (i = 0; i < ocelot->num_stats; i++)
1315
		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1316
}
1317
EXPORT_SYMBOL(ocelot_get_ethtool_stats);
1318

1319
int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1320
{
1321 1322
	if (sset != ETH_SS_STATS)
		return -EOPNOTSUPP;
1323

1324 1325
	return ocelot->num_stats;
}
1326
EXPORT_SYMBOL(ocelot_get_sset_count);
1327

1328 1329
int ocelot_get_ts_info(struct ocelot *ocelot, int port,
		       struct ethtool_ts_info *info)
1330
{
1331 1332
	info->phc_index = ocelot->ptp_clock ?
			  ptp_clock_index(ocelot->ptp_clock) : -1;
1333 1334 1335 1336 1337 1338
	if (info->phc_index == -1) {
		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
					 SOF_TIMESTAMPING_RX_SOFTWARE |
					 SOF_TIMESTAMPING_SOFTWARE;
		return 0;
	}
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
				 SOF_TIMESTAMPING_RX_SOFTWARE |
				 SOF_TIMESTAMPING_SOFTWARE |
				 SOF_TIMESTAMPING_TX_HARDWARE |
				 SOF_TIMESTAMPING_RX_HARDWARE |
				 SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);

	return 0;
}
1351
EXPORT_SYMBOL(ocelot_get_ts_info);
1352

1353 1354
static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond,
				bool only_active_ports)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
{
	u32 mask = 0;
	int port;

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port)
			continue;

1365 1366 1367 1368
		if (ocelot_port->bond == bond) {
			if (only_active_ports && !ocelot_port->lag_tx_active)
				continue;

1369
			mask |= BIT(port);
1370
		}
1371 1372 1373 1374 1375
	}

	return mask;
}

1376
static u32 ocelot_get_bridge_fwd_mask(struct ocelot *ocelot, int src_port,
1377 1378
				      struct net_device *bridge)
{
1379
	struct ocelot_port *ocelot_port = ocelot->ports[src_port];
1380 1381 1382
	u32 mask = 0;
	int port;

1383 1384 1385 1386
	if (!ocelot_port || ocelot_port->bridge != bridge ||
	    ocelot_port->stp_state != BR_STATE_FORWARDING)
		return 0;

1387
	for (port = 0; port < ocelot->num_phys_ports; port++) {
1388
		ocelot_port = ocelot->ports[port];
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

		if (!ocelot_port)
			continue;

		if (ocelot_port->stp_state == BR_STATE_FORWARDING &&
		    ocelot_port->bridge == bridge)
			mask |= BIT(port);
	}

	return mask;
}

1401
static u32 ocelot_get_dsa_8021q_cpu_mask(struct ocelot *ocelot)
1402
{
1403
	u32 mask = 0;
1404 1405
	int port;

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port)
			continue;

		if (ocelot_port->is_dsa_8021q_cpu)
			mask |= BIT(port);
	}

	return mask;
}

void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot)
{
	unsigned long cpu_fwd_mask;
	int port;

	/* If a DSA tag_8021q CPU exists, it needs to be included in the
	 * regular forwarding path of the front ports regardless of whether
	 * those are bridged or standalone.
	 * If DSA tag_8021q is not used, this returns 0, which is fine because
	 * the hardware-based CPU port module can be a destination for packets
	 * even if it isn't part of PGID_SRC.
	 */
	cpu_fwd_mask = ocelot_get_dsa_8021q_cpu_mask(ocelot);

1433 1434 1435 1436
	/* Apply FWD mask. The loop is needed to add/remove the current port as
	 * a source for the other ports.
	 */
	for (port = 0; port < ocelot->num_phys_ports; port++) {
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
		struct ocelot_port *ocelot_port = ocelot->ports[port];
		unsigned long mask;

		if (!ocelot_port) {
			/* Unused ports can't send anywhere */
			mask = 0;
		} else if (ocelot_port->is_dsa_8021q_cpu) {
			/* The DSA tag_8021q CPU ports need to be able to
			 * forward packets to all other ports except for
			 * themselves
			 */
			mask = GENMASK(ocelot->num_phys_ports - 1, 0);
			mask &= ~cpu_fwd_mask;
1450 1451
		} else if (ocelot_port->bridge) {
			struct net_device *bridge = ocelot_port->bridge;
1452
			struct net_device *bond = ocelot_port->bond;
1453

1454
			mask = ocelot_get_bridge_fwd_mask(ocelot, port, bridge);
1455
			mask |= cpu_fwd_mask;
1456
			mask &= ~BIT(port);
1457 1458 1459 1460
			if (bond) {
				mask &= ~ocelot_get_bond_mask(ocelot, bond,
							      false);
			}
1461
		} else {
1462 1463 1464 1465 1466
			/* Standalone ports forward only to DSA tag_8021q CPU
			 * ports (if those exist), or to the hardware CPU port
			 * module otherwise.
			 */
			mask = cpu_fwd_mask;
1467
		}
1468 1469

		ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port);
1470 1471
	}
}
1472
EXPORT_SYMBOL(ocelot_apply_bridge_fwd_mask);
1473

1474
void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
1475
{
1476
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1477
	u32 learn_ena = 0;
1478

1479
	ocelot_port->stp_state = state;
1480

1481 1482 1483
	if ((state == BR_STATE_LEARNING || state == BR_STATE_FORWARDING) &&
	    ocelot_port->learn_ena)
		learn_ena = ANA_PORT_PORT_CFG_LEARN_ENA;
1484

1485 1486
	ocelot_rmw_gix(ocelot, learn_ena, ANA_PORT_PORT_CFG_LEARN_ENA,
		       ANA_PORT_PORT_CFG, port);
1487

1488
	ocelot_apply_bridge_fwd_mask(ocelot);
1489
}
1490
EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1491

1492
void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
1493
{
1494 1495 1496 1497 1498 1499 1500 1501 1502
	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);

	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
	 * which is clearly not what our intention is. So avoid that.
	 */
	if (!age_period)
		age_period = 1;

	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
1503
}
1504
EXPORT_SYMBOL(ocelot_set_ageing_time);
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519

static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
						     const unsigned char *addr,
						     u16 vid)
{
	struct ocelot_multicast *mc;

	list_for_each_entry(mc, &ocelot->multicast, list) {
		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
			return mc;
	}

	return NULL;
}

1520 1521 1522 1523 1524 1525
static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
{
	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
		return ENTRYTYPE_MACv4;
	if (addr[0] == 0x33 && addr[1] == 0x33)
		return ENTRYTYPE_MACv6;
1526
	return ENTRYTYPE_LOCKED;
1527 1528
}

1529 1530
static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index,
					     unsigned long ports)
1531
{
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	struct ocelot_pgid *pgid;

	pgid = kzalloc(sizeof(*pgid), GFP_KERNEL);
	if (!pgid)
		return ERR_PTR(-ENOMEM);

	pgid->ports = ports;
	pgid->index = index;
	refcount_set(&pgid->refcount, 1);
	list_add_tail(&pgid->list, &ocelot->pgids);

	return pgid;
}

static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid)
{
	if (!refcount_dec_and_test(&pgid->refcount))
		return;

	list_del(&pgid->list);
	kfree(pgid);
}

static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot,
					       const struct ocelot_multicast *mc)
{
	struct ocelot_pgid *pgid;
	int index;
1560 1561 1562 1563 1564 1565

	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
	 * destination mask table (PGID), the destination set is programmed as
	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
	 */
1566 1567
	if (mc->entry_type == ENTRYTYPE_MACv4 ||
	    mc->entry_type == ENTRYTYPE_MACv6)
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
		return ocelot_pgid_alloc(ocelot, 0, mc->ports);

	list_for_each_entry(pgid, &ocelot->pgids, list) {
		/* When searching for a nonreserved multicast PGID, ignore the
		 * dummy PGID of zero that we have for MACv4/MACv6 entries
		 */
		if (pgid->index && pgid->ports == mc->ports) {
			refcount_inc(&pgid->refcount);
			return pgid;
		}
	}
1579

1580 1581
	/* Search for a free index in the nonreserved multicast PGID area */
	for_each_nonreserved_multicast_dest_pgid(ocelot, index) {
1582 1583
		bool used = false;

1584 1585
		list_for_each_entry(pgid, &ocelot->pgids, list) {
			if (pgid->index == index) {
1586 1587 1588 1589 1590 1591
				used = true;
				break;
			}
		}

		if (!used)
1592
			return ocelot_pgid_alloc(ocelot, index, mc->ports);
1593 1594
	}

1595
	return ERR_PTR(-ENOSPC);
1596 1597 1598
}

static void ocelot_encode_ports_to_mdb(unsigned char *addr,
1599
				       struct ocelot_multicast *mc)
1600
{
1601
	ether_addr_copy(addr, mc->addr);
1602

1603
	if (mc->entry_type == ENTRYTYPE_MACv4) {
1604 1605 1606
		addr[0] = 0;
		addr[1] = mc->ports >> 8;
		addr[2] = mc->ports & 0xff;
1607
	} else if (mc->entry_type == ENTRYTYPE_MACv6) {
1608 1609 1610 1611 1612
		addr[0] = mc->ports >> 8;
		addr[1] = mc->ports & 0xff;
	}
}

1613 1614
int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1615 1616
{
	unsigned char addr[ETH_ALEN];
1617
	struct ocelot_multicast *mc;
1618
	struct ocelot_pgid *pgid;
1619 1620
	u16 vid = mdb->vid;

1621 1622 1623
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1624 1625
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc) {
1626
		/* New entry */
1627 1628 1629 1630 1631 1632 1633 1634
		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
		if (!mc)
			return -ENOMEM;

		mc->entry_type = ocelot_classify_mdb(mdb->addr);
		ether_addr_copy(mc->addr, mdb->addr);
		mc->vid = vid;

1635
		list_add_tail(&mc->list, &ocelot->multicast);
1636
	} else {
1637 1638 1639 1640
		/* Existing entry. Clean up the current port mask from
		 * hardware now, because we'll be modifying it.
		 */
		ocelot_pgid_free(ocelot, mc->pgid);
1641
		ocelot_encode_ports_to_mdb(addr, mc);
1642 1643 1644
		ocelot_mact_forget(ocelot, addr, vid);
	}

1645
	mc->ports |= BIT(port);
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656

	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid)) {
		dev_err(ocelot->dev,
			"Cannot allocate PGID for mdb %pM vid %d\n",
			mc->addr, mc->vid);
		devm_kfree(ocelot->dev, mc);
		return PTR_ERR(pgid);
	}
	mc->pgid = pgid;

1657
	ocelot_encode_ports_to_mdb(addr, mc);
1658

1659 1660 1661 1662 1663 1664
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1665
				 mc->entry_type);
1666
}
1667
EXPORT_SYMBOL(ocelot_port_mdb_add);
1668

1669 1670
int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1671 1672
{
	unsigned char addr[ETH_ALEN];
1673
	struct ocelot_multicast *mc;
1674
	struct ocelot_pgid *pgid;
1675 1676
	u16 vid = mdb->vid;

1677 1678 1679
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1680 1681 1682 1683
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc)
		return -ENOENT;

1684
	ocelot_encode_ports_to_mdb(addr, mc);
1685 1686
	ocelot_mact_forget(ocelot, addr, vid);

1687
	ocelot_pgid_free(ocelot, mc->pgid);
1688
	mc->ports &= ~BIT(port);
1689 1690 1691 1692 1693 1694
	if (!mc->ports) {
		list_del(&mc->list);
		devm_kfree(ocelot->dev, mc);
		return 0;
	}

1695 1696 1697 1698 1699 1700
	/* We have a PGID with fewer ports now */
	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid))
		return PTR_ERR(pgid);
	mc->pgid = pgid;

1701
	ocelot_encode_ports_to_mdb(addr, mc);
1702

1703 1704 1705 1706 1707 1708
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1709
				 mc->entry_type);
1710
}
1711
EXPORT_SYMBOL(ocelot_port_mdb_del);
1712

1713 1714
void ocelot_port_bridge_join(struct ocelot *ocelot, int port,
			     struct net_device *bridge)
1715
{
1716
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1717

1718
	ocelot_port->bridge = bridge;
1719

1720
	ocelot_apply_bridge_fwd_mask(ocelot);
1721
}
1722
EXPORT_SYMBOL(ocelot_port_bridge_join);
1723

1724 1725
void ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
			      struct net_device *bridge)
1726
{
1727
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1728
	struct ocelot_vlan pvid = {0}, native_vlan = {0};
1729

1730
	ocelot_port->bridge = NULL;
1731

1732
	ocelot_port_set_pvid(ocelot, port, pvid);
1733
	ocelot_port_set_native_vlan(ocelot, port, native_vlan);
1734
	ocelot_apply_bridge_fwd_mask(ocelot);
1735
}
1736
EXPORT_SYMBOL(ocelot_port_bridge_leave);
1737

1738 1739
static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
{
1740
	unsigned long visited = GENMASK(ocelot->num_phys_ports - 1, 0);
1741 1742 1743
	int i, port, lag;

	/* Reset destination and aggregation PGIDS */
1744
	for_each_unicast_dest_pgid(ocelot, port)
1745 1746
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);

1747
	for_each_aggr_pgid(ocelot, i)
1748 1749 1750
		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
				 ANA_PGID_PGID, i);

1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
	/* The visited ports bitmask holds the list of ports offloading any
	 * bonding interface. Initially we mark all these ports as unvisited,
	 * then every time we visit a port in this bitmask, we know that it is
	 * the lowest numbered port, i.e. the one whose logical ID == physical
	 * port ID == LAG ID. So we mark as visited all further ports in the
	 * bitmask that are offloading the same bonding interface. This way,
	 * we set up the aggregation PGIDs only once per bonding interface.
	 */
	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port || !ocelot_port->bond)
			continue;

		visited &= ~BIT(port);
	}

	/* Now, set PGIDs for each active LAG */
1769
	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1770
		struct net_device *bond = ocelot->ports[lag]->bond;
1771
		int num_active_ports = 0;
1772 1773 1774
		unsigned long bond_mask;
		u8 aggr_idx[16];

1775
		if (!bond || (visited & BIT(lag)))
1776 1777
			continue;

1778
		bond_mask = ocelot_get_bond_mask(ocelot, bond, true);
1779

1780 1781 1782 1783
		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
			// Destination mask
			ocelot_write_rix(ocelot, bond_mask,
					 ANA_PGID_PGID, port);
1784
			aggr_idx[num_active_ports++] = port;
1785 1786
		}

1787
		for_each_aggr_pgid(ocelot, i) {
1788 1789 1790 1791
			u32 ac;

			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
			ac &= ~bond_mask;
1792 1793 1794 1795 1796
			/* Don't do division by zero if there was no active
			 * port. Just make all aggregation codes zero.
			 */
			if (num_active_ports)
				ac |= BIT(aggr_idx[i % num_active_ports]);
1797 1798
			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
		}
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811

		/* Mark all ports in the same LAG as visited to avoid applying
		 * the same config again.
		 */
		for (port = lag; port < ocelot->num_phys_ports; port++) {
			struct ocelot_port *ocelot_port = ocelot->ports[port];

			if (!ocelot_port)
				continue;

			if (ocelot_port->bond == bond)
				visited |= BIT(port);
		}
1812 1813 1814
	}
}

1815 1816 1817 1818 1819 1820
/* When offloading a bonding interface, the switch ports configured under the
 * same bond must have the same logical port ID, equal to the physical port ID
 * of the lowest numbered physical port in that bond. Otherwise, in standalone/
 * bridged mode, each port has a logical port ID equal to its physical port ID.
 */
static void ocelot_setup_logical_port_ids(struct ocelot *ocelot)
1821
{
1822
	int port;
1823

1824 1825 1826 1827 1828 1829
	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];
		struct net_device *bond;

		if (!ocelot_port)
			continue;
1830

1831 1832
		bond = ocelot_port->bond;
		if (bond) {
1833 1834
			int lag = __ffs(ocelot_get_bond_mask(ocelot, bond,
							     false));
1835

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
			ocelot_rmw_gix(ocelot,
				       ANA_PORT_PORT_CFG_PORTID_VAL(lag),
				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
				       ANA_PORT_PORT_CFG, port);
		} else {
			ocelot_rmw_gix(ocelot,
				       ANA_PORT_PORT_CFG_PORTID_VAL(port),
				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
				       ANA_PORT_PORT_CFG, port);
		}
1846 1847 1848
	}
}

1849
int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1850 1851
			 struct net_device *bond,
			 struct netdev_lag_upper_info *info)
1852
{
1853 1854 1855
	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
		return -EOPNOTSUPP;

1856
	ocelot->ports[port]->bond = bond;
1857

1858
	ocelot_setup_logical_port_ids(ocelot);
1859
	ocelot_apply_bridge_fwd_mask(ocelot);
1860 1861 1862 1863
	ocelot_set_aggr_pgids(ocelot);

	return 0;
}
1864
EXPORT_SYMBOL(ocelot_port_lag_join);
1865

1866 1867
void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
			   struct net_device *bond)
1868
{
1869 1870
	ocelot->ports[port]->bond = NULL;

1871
	ocelot_setup_logical_port_ids(ocelot);
1872
	ocelot_apply_bridge_fwd_mask(ocelot);
1873 1874
	ocelot_set_aggr_pgids(ocelot);
}
1875
EXPORT_SYMBOL(ocelot_port_lag_leave);
1876

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
void ocelot_port_lag_change(struct ocelot *ocelot, int port, bool lag_tx_active)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	ocelot_port->lag_tx_active = lag_tx_active;

	/* Rebalance the LAGs */
	ocelot_set_aggr_pgids(ocelot);
}
EXPORT_SYMBOL(ocelot_port_lag_change);

1888 1889
/* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
 * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
1890 1891 1892
 * In the special case that it's the NPI port that we're configuring, the
 * length of the tag and optional prefix needs to be accounted for privately,
 * in order to be able to sustain communication at the requested @sdu.
1893
 */
1894
void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
1895 1896
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1897
	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
1898
	int pause_start, pause_stop;
1899
	int atop, atop_tot;
1900

1901 1902 1903
	if (port == ocelot->npi) {
		maxlen += OCELOT_TAG_LEN;

1904
		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
1905
			maxlen += OCELOT_SHORT_PREFIX_LEN;
1906
		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
1907 1908 1909
			maxlen += OCELOT_LONG_PREFIX_LEN;
	}

1910
	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
1911

1912 1913 1914
	/* Set Pause watermark hysteresis */
	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
1915 1916 1917 1918
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
			    pause_start);
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
			    pause_stop);
1919

1920
	/* Tail dropping watermarks */
1921
	atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) /
1922
		   OCELOT_BUFFER_CELL_SZ;
1923 1924 1925
	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
1926
}
1927 1928 1929 1930 1931 1932 1933 1934 1935
EXPORT_SYMBOL(ocelot_port_set_maxlen);

int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
{
	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;

	if (port == ocelot->npi) {
		max_mtu -= OCELOT_TAG_LEN;

1936
		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
1937
			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
1938
		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
1939 1940 1941 1942 1943 1944
			max_mtu -= OCELOT_LONG_PREFIX_LEN;
	}

	return max_mtu;
}
EXPORT_SYMBOL(ocelot_get_max_mtu);
1945

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
static void ocelot_port_set_learning(struct ocelot *ocelot, int port,
				     bool enabled)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	u32 val = 0;

	if (enabled)
		val = ANA_PORT_PORT_CFG_LEARN_ENA;

	ocelot_rmw_gix(ocelot, val, ANA_PORT_PORT_CFG_LEARN_ENA,
		       ANA_PORT_PORT_CFG, port);

	ocelot_port->learn_ena = enabled;
}

static void ocelot_port_set_ucast_flood(struct ocelot *ocelot, int port,
					bool enabled)
{
	u32 val = 0;

	if (enabled)
		val = BIT(port);

	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_UC);
}

static void ocelot_port_set_mcast_flood(struct ocelot *ocelot, int port,
					bool enabled)
{
	u32 val = 0;

	if (enabled)
		val = BIT(port);

	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MC);
}

static void ocelot_port_set_bcast_flood(struct ocelot *ocelot, int port,
					bool enabled)
{
	u32 val = 0;

	if (enabled)
		val = BIT(port);

	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_BC);
}

int ocelot_port_pre_bridge_flags(struct ocelot *ocelot, int port,
				 struct switchdev_brport_flags flags)
{
	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
			   BR_BCAST_FLOOD))
		return -EINVAL;

	return 0;
}
EXPORT_SYMBOL(ocelot_port_pre_bridge_flags);

void ocelot_port_bridge_flags(struct ocelot *ocelot, int port,
			      struct switchdev_brport_flags flags)
{
	if (flags.mask & BR_LEARNING)
		ocelot_port_set_learning(ocelot, port,
					 !!(flags.val & BR_LEARNING));

	if (flags.mask & BR_FLOOD)
		ocelot_port_set_ucast_flood(ocelot, port,
					    !!(flags.val & BR_FLOOD));

	if (flags.mask & BR_MCAST_FLOOD)
		ocelot_port_set_mcast_flood(ocelot, port,
					    !!(flags.val & BR_MCAST_FLOOD));

	if (flags.mask & BR_BCAST_FLOOD)
		ocelot_port_set_bcast_flood(ocelot, port,
					    !!(flags.val & BR_BCAST_FLOOD));
}
EXPORT_SYMBOL(ocelot_port_bridge_flags);

2026
void ocelot_init_port(struct ocelot *ocelot, int port)
2027 2028 2029
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

2030
	skb_queue_head_init(&ocelot_port->tx_skbs);
2031 2032 2033

	/* Basic L2 initialization */

2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
	/* Set MAC IFG Gaps
	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
	 */
	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
			   DEV_MAC_IFG_CFG);

	/* Load seed (0) and set MAC HDX late collision  */
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
			   DEV_MAC_HDX_CFG_SEED_LOAD,
			   DEV_MAC_HDX_CFG);
	mdelay(1);
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
			   DEV_MAC_HDX_CFG);

	/* Set Max Length and maximum tags allowed */
2050
	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
2051 2052
	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
2053
			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
2054 2055 2056 2057 2058 2059 2060
			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
			   DEV_MAC_TAGS_CFG);

	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);

2061
	/* Enable transmission of pause frames */
2062
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
2063

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	/* Drop frames with multicast source address */
	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG, port);

	/* Set default VLAN and tag type to 8021Q. */
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
		       REW_PORT_VLAN_CFG_PORT_TPID_M,
		       REW_PORT_VLAN_CFG, port);

2074 2075 2076
	/* Disable source address learning for standalone mode */
	ocelot_port_set_learning(ocelot, port, false);

2077 2078 2079 2080 2081 2082 2083 2084 2085
	/* Set the port's initial logical port ID value, enable receiving
	 * frames on it, and configure the MAC address learning type to
	 * automatic.
	 */
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
			 ANA_PORT_PORT_CFG_RECV_ENA |
			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);

2086 2087 2088
	/* Enable vcap lookups */
	ocelot_vcap_enable(ocelot, port);
}
2089
EXPORT_SYMBOL(ocelot_init_port);
2090

2091 2092 2093
/* Configure and enable the CPU port module, which is a set of queues
 * accessible through register MMIO, frame DMA or Ethernet (in case
 * NPI mode is used).
2094
 */
2095
static void ocelot_cpu_port_init(struct ocelot *ocelot)
2096
{
2097 2098 2099
	int cpu = ocelot->num_phys_ports;

	/* The unicast destination PGID for the CPU port module is unused */
2100
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
2101 2102 2103 2104
	/* Instead set up a multicast destination PGID for traffic copied to
	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
	 * addresses will be copied to the CPU via this PGID.
	 */
2105 2106 2107 2108 2109
	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
			 ANA_PORT_PORT_CFG, cpu);

2110
	/* Enable CPU port module */
2111
	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
2112
	/* CPU port Injection/Extraction configuration */
2113
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
2114
			    OCELOT_TAG_PREFIX_NONE);
2115
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
2116
			    OCELOT_TAG_PREFIX_NONE);
2117 2118 2119 2120 2121 2122 2123 2124

	/* Configure the CPU port to be VLAN aware */
	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
			 ANA_PORT_VLAN_CFG, cpu);
}

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
static void ocelot_detect_features(struct ocelot *ocelot)
{
	int mmgt, eq_ctrl;

	/* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds
	 * the number of 240-byte free memory words (aka 4-cell chunks) and not
	 * 192 bytes as the documentation incorrectly says.
	 */
	mmgt = ocelot_read(ocelot, SYS_MMGT);
	ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt);

	eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL);
	ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl);
}

2140 2141 2142
int ocelot_init(struct ocelot *ocelot)
{
	char queue_name[32];
2143 2144
	int i, ret;
	u32 port;
2145

2146 2147 2148 2149 2150 2151 2152 2153
	if (ocelot->ops->reset) {
		ret = ocelot->ops->reset(ocelot);
		if (ret) {
			dev_err(ocelot->dev, "Switch reset failed\n");
			return ret;
		}
	}

2154 2155 2156 2157 2158 2159 2160
	ocelot->stats = devm_kcalloc(ocelot->dev,
				     ocelot->num_phys_ports * ocelot->num_stats,
				     sizeof(u64), GFP_KERNEL);
	if (!ocelot->stats)
		return -ENOMEM;

	mutex_init(&ocelot->stats_lock);
2161 2162
	mutex_init(&ocelot->ptp_lock);
	spin_lock_init(&ocelot->ptp_clock_lock);
2163
	spin_lock_init(&ocelot->ts_id_lock);
2164 2165 2166 2167 2168 2169
	snprintf(queue_name, sizeof(queue_name), "%s-stats",
		 dev_name(ocelot->dev));
	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
	if (!ocelot->stats_queue)
		return -ENOMEM;

2170 2171 2172 2173 2174 2175
	ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0);
	if (!ocelot->owq) {
		destroy_workqueue(ocelot->stats_queue);
		return -ENOMEM;
	}

2176
	INIT_LIST_HEAD(&ocelot->multicast);
2177
	INIT_LIST_HEAD(&ocelot->pgids);
2178
	INIT_LIST_HEAD(&ocelot->vlans);
2179
	ocelot_detect_features(ocelot);
2180 2181
	ocelot_mact_init(ocelot);
	ocelot_vlan_init(ocelot);
2182
	ocelot_vcap_init(ocelot);
2183
	ocelot_cpu_port_init(ocelot);
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Clear all counters (5 groups) */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
			     SYS_STAT_CFG);
	}

	/* Only use S-Tag */
	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);

	/* Aggregation mode */
	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
			     ANA_AGGR_CFG_AC_DMAC_ENA |
			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2199 2200 2201 2202
			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA |
			     ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA |
			     ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA,
			     ANA_AGGR_CFG);
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218

	/* Set MAC age time to default value. The entry is aged after
	 * 2*AGE_PERIOD
	 */
	ocelot_write(ocelot,
		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
		     ANA_AUTOAGE);

	/* Disable learning for frames discarded by VLAN ingress filtering */
	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);

	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);

	/* Setup flooding PGIDs */
2219 2220
	for (i = 0; i < ocelot->num_flooding_pgids; i++)
		ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2221
				 ANA_FLOODING_FLD_BROADCAST(PGID_BC) |
2222 2223
				 ANA_FLOODING_FLD_UNICAST(PGID_UC),
				 ANA_FLOODING, i);
2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
		     ANA_FLOODING_IPMC);

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Transmit the frame to the local port. */
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
		/* Do not forward BPDU frames to the front ports. */
		ocelot_write_gix(ocelot,
				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
				 ANA_PORT_CPU_FWD_BPDU_CFG,
				 port);
		/* Ensure bridging is disabled */
		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
	}

2242
	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
2243 2244 2245 2246
		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));

		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
	}
H
Horatiu Vultur 已提交
2247 2248 2249

	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_BLACKHOLE);

2250 2251 2252 2253 2254 2255 2256
	/* Allow broadcast and unknown L2 multicast to the CPU. */
	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID, PGID_MC);
	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
		       ANA_PGID_PGID, PGID_BC);
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);

	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
	 * registers endianness.
	 */
	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
	for (i = 0; i < 16; i++)
		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
				 ANA_CPUQ_8021_CFG, i);

2281
	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2282 2283
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
2284

2285 2286 2287 2288 2289 2290
	return 0;
}
EXPORT_SYMBOL(ocelot_init);

void ocelot_deinit(struct ocelot *ocelot)
{
2291
	cancel_delayed_work(&ocelot->stats_work);
2292
	destroy_workqueue(ocelot->stats_queue);
2293
	destroy_workqueue(ocelot->owq);
2294 2295 2296 2297
	mutex_destroy(&ocelot->stats_lock);
}
EXPORT_SYMBOL(ocelot_deinit);

2298 2299 2300 2301 2302 2303 2304 2305
void ocelot_deinit_port(struct ocelot *ocelot, int port)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	skb_queue_purge(&ocelot_port->tx_skbs);
}
EXPORT_SYMBOL(ocelot_deinit_port);

2306
MODULE_LICENSE("Dual MIT/GPL");