ocelot.c 43.1 KB
Newer Older
1 2 3 4 5 6 7
// SPDX-License-Identifier: (GPL-2.0 OR MIT)
/*
 * Microsemi Ocelot Switch driver
 *
 * Copyright (c) 2017 Microsemi Corporation
 */
#include <linux/if_bridge.h>
8
#include <soc/mscc/ocelot_vcap.h>
9
#include "ocelot.h"
10
#include "ocelot_vcap.h"
11

12 13 14
#define TABLE_UPDATE_SLEEP_US 10
#define TABLE_UPDATE_TIMEOUT_US 100000

15 16 17 18 19 20
struct ocelot_mact_entry {
	u8 mac[ETH_ALEN];
	u16 vid;
	enum macaccess_entry_type type;
};

21
static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
22
{
23 24
	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
}
25

26 27 28
static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;
29

30 31 32 33 34
	return readx_poll_timeout(ocelot_mact_read_macaccess,
		ocelot, val,
		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
		MACACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
}

static void ocelot_mact_select(struct ocelot *ocelot,
			       const unsigned char mac[ETH_ALEN],
			       unsigned int vid)
{
	u32 macl = 0, mach = 0;

	/* Set the MAC address to handle and the vlan associated in a format
	 * understood by the hardware.
	 */
	mach |= vid    << 16;
	mach |= mac[0] << 8;
	mach |= mac[1] << 0;
	macl |= mac[2] << 24;
	macl |= mac[3] << 16;
	macl |= mac[4] << 8;
	macl |= mac[5] << 0;

	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);

}

59 60 61
int ocelot_mact_learn(struct ocelot *ocelot, int port,
		      const unsigned char mac[ETH_ALEN],
		      unsigned int vid, enum macaccess_entry_type type)
62 63 64 65 66 67 68 69 70 71 72 73
{
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a write command */
	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
			     ANA_TABLES_MACACCESS_DEST_IDX(port) |
			     ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
			     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
			     ANA_TABLES_MACACCESS);

	return ocelot_mact_wait_for_completion(ocelot);
}
74
EXPORT_SYMBOL(ocelot_mact_learn);
75

76 77
int ocelot_mact_forget(struct ocelot *ocelot,
		       const unsigned char mac[ETH_ALEN], unsigned int vid)
78 79 80 81 82 83 84 85 86 87
{
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a forget command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
		     ANA_TABLES_MACACCESS);

	return ocelot_mact_wait_for_completion(ocelot);
}
88
EXPORT_SYMBOL(ocelot_mact_forget);
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105

static void ocelot_mact_init(struct ocelot *ocelot)
{
	/* Configure the learning mode entries attributes:
	 * - Do not copy the frame to the CPU extraction queues.
	 * - Use the vlan and mac_cpoy for dmac lookup.
	 */
	ocelot_rmw(ocelot, 0,
		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
		   | ANA_AGENCTRL_LEARN_FWD_KILL
		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
		   ANA_AGENCTRL);

	/* Clear the MAC table */
	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
}

106
static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
107 108 109
{
	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
110
			 ANA_PORT_VCAP_S2_CFG, port);
111 112 113

	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
			 ANA_PORT_VCAP_CFG, port);
114 115 116 117

	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG, port);
118 119
}

120
static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
121
{
122 123
	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
}
124

125 126 127 128 129 130 131 132 133 134
static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;

	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
		ocelot,
		val,
		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
		ANA_TABLES_VLANACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
135 136
}

137 138 139 140 141 142 143 144 145 146 147 148 149
static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
{
	/* Select the VID to configure */
	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
		     ANA_TABLES_VLANTIDX);
	/* Set the vlan port members mask and issue a write command */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
			     ANA_TABLES_VLANACCESS_CMD_WRITE,
		     ANA_TABLES_VLANACCESS);

	return ocelot_vlant_wait_for_completion(ocelot);
}

150
static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
151
				       struct ocelot_vlan native_vlan)
152
{
153
	struct ocelot_port *ocelot_port = ocelot->ports[port];
154
	u32 val = 0;
155

156
	if (ocelot_port->native_vlan.vid != native_vlan.vid) {
157
		/* Always permit deleting the native VLAN (vid = 0) */
158
		if (ocelot_port->native_vlan.vid && native_vlan.vid) {
159 160
			dev_err(ocelot->dev,
				"Port already has a native VLAN: %d\n",
161
				ocelot_port->native_vlan.vid);
162 163
			return -EBUSY;
		}
164
		ocelot_port->native_vlan = native_vlan;
165 166
	}

167
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(native_vlan.vid),
168 169
		       REW_PORT_VLAN_CFG_PORT_VID_M,
		       REW_PORT_VLAN_CFG, port);
170

171
	if (ocelot_port->vlan_aware && !ocelot_port->native_vlan.vid)
172 173 174
		/* If port is vlan-aware and tagged, drop untagged and priority
		 * tagged frames.
		 */
175 176 177 178 179
		val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
		      ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
180
		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
181 182
		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
		       ANA_PORT_DROP_CFG, port);
183

184
	if (ocelot_port->vlan_aware) {
185
		if (ocelot_port->native_vlan.vid)
186
			/* Tag all frames except when VID == DEFAULT_VLAN */
187
			val = REW_TAG_CFG_TAG_CFG(1);
188 189
		else
			/* Tag all frames */
190
			val = REW_TAG_CFG_TAG_CFG(3);
191 192 193
	} else {
		/* Port tagging disabled. */
		val = REW_TAG_CFG_TAG_CFG(0);
194 195 196
	}
	ocelot_rmw_gix(ocelot, val,
		       REW_TAG_CFG_TAG_CFG_M,
197
		       REW_TAG_CFG, port);
198 199

	return 0;
200 201
}

202
/* Default vlan to clasify for untagged frames (may be zero) */
203 204
static void ocelot_port_set_pvid(struct ocelot *ocelot, int port,
				 struct ocelot_vlan pvid_vlan)
205 206 207
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

208
	ocelot_port->pvid_vlan = pvid_vlan;
209 210

	if (!ocelot_port->vlan_aware)
211
		pvid_vlan.vid = 0;
212 213

	ocelot_rmw_gix(ocelot,
214
		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid_vlan.vid),
215 216 217 218
		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
		       ANA_PORT_VLAN_CFG, port);
}

219 220
int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
			       bool vlan_aware, struct switchdev_trans *trans)
221 222
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
223
	u32 val;
224

225 226 227 228 229 230 231 232 233 234 235 236 237
	if (switchdev_trans_ph_prepare(trans)) {
		struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
		struct ocelot_vcap_filter *filter;

		list_for_each_entry(filter, &block->rules, list) {
			if (filter->ingress_port_mask & BIT(port) &&
			    filter->action.vid_replace_ena) {
				dev_err(ocelot->dev,
					"Cannot change VLAN state with vlan modify rules active\n");
				return -EBUSY;
			}
		}

238
		return 0;
239
	}
240

241
	ocelot_port->vlan_aware = vlan_aware;
242

243 244 245 246 247 248 249 250 251
	if (vlan_aware)
		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
	else
		val = 0;
	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
		       ANA_PORT_VLAN_CFG, port);
252

253 254
	ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan);
	ocelot_port_set_native_vlan(ocelot, port, ocelot_port->native_vlan);
255 256

	return 0;
257
}
258
EXPORT_SYMBOL(ocelot_port_vlan_filtering);
259

260 261
int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
		    bool untagged)
262 263 264 265
{
	int ret;

	/* Make the port a member of the VLAN */
266
	ocelot->vlan_mask[vid] |= BIT(port);
267 268 269 270 271
	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	if (ret)
		return ret;

	/* Default ingress vlan classification */
272 273 274 275 276 277
	if (pvid) {
		struct ocelot_vlan pvid_vlan;

		pvid_vlan.vid = vid;
		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
	}
278 279

	/* Untagged egress vlan clasification */
280
	if (untagged) {
281 282 283 284
		struct ocelot_vlan native_vlan;

		native_vlan.vid = vid;
		ret = ocelot_port_set_native_vlan(ocelot, port, native_vlan);
285 286
		if (ret)
			return ret;
287
	}
288 289 290

	return 0;
}
291
EXPORT_SYMBOL(ocelot_vlan_add);
292

293
int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
294 295 296
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	int ret;
297 298

	/* Stop the port from being a member of the vlan */
299
	ocelot->vlan_mask[vid] &= ~BIT(port);
300 301 302 303 304
	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	if (ret)
		return ret;

	/* Egress */
305 306 307 308 309 310
	if (ocelot_port->native_vlan.vid == vid) {
		struct ocelot_vlan native_vlan;

		native_vlan.vid = 0;
		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
	}
311 312 313

	return 0;
}
314
EXPORT_SYMBOL(ocelot_vlan_del);
315

316 317
static void ocelot_vlan_init(struct ocelot *ocelot)
{
318 319
	u16 port, vid;

320 321 322 323
	/* Clear VLAN table, by default all ports are members of all VLANs */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
		     ANA_TABLES_VLANACCESS);
	ocelot_vlant_wait_for_completion(ocelot);
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340

	/* Configure the port VLAN memberships */
	for (vid = 1; vid < VLAN_N_VID; vid++) {
		ocelot->vlan_mask[vid] = 0;
		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	}

	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
	 * traffic.  It is added automatically if 8021q module is loaded, but
	 * we can't rely on it since module may be not loaded.
	 */
	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);

	/* Set vlan ingress filter mask to all ports but the CPU port by
	 * default.
	 */
341 342
	ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
		     ANA_VLANMASK);
343 344 345 346 347

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
	}
348 349
}

350 351
void ocelot_adjust_link(struct ocelot *ocelot, int port,
			struct phy_device *phydev)
352
{
353
	struct ocelot_port *ocelot_port = ocelot->ports[port];
354
	int speed, mode = 0;
355

356
	switch (phydev->speed) {
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
	case SPEED_10:
		speed = OCELOT_SPEED_10;
		break;
	case SPEED_100:
		speed = OCELOT_SPEED_100;
		break;
	case SPEED_1000:
		speed = OCELOT_SPEED_1000;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
		break;
	case SPEED_2500:
		speed = OCELOT_SPEED_2500;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
		break;
	default:
372 373
		dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n",
			port, phydev->speed);
374 375 376
		return;
	}

377
	phy_print_status(phydev);
378

379
	if (!phydev->link)
380 381 382
		return;

	/* Only full duplex supported for now */
383
	ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
384 385
			   mode, DEV_MAC_MODE_CFG);

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
	/* Disable HDX fast control */
	ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
			   DEV_PORT_MISC);

	/* SGMII only for now */
	ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
			   PCS1G_MODE_CFG);
	ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);

	/* Enable PCS */
	ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);

	/* No aneg on SGMII */
	ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);

	/* No loopback */
	ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
403 404

	/* Enable MAC module */
405
	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
406 407 408 409
			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);

	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
	 * reset */
410
	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
411 412 413 414
			   DEV_CLOCK_CFG);

	/* No PFC */
	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
415
			 ANA_PFC_PFC_CFG, port);
416 417

	/* Core: Enable port for frame transfer */
418 419
	ocelot_fields_write(ocelot, port,
			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
420 421 422 423 424 425 426

	/* Flow control */
	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
427 428
			 SYS_MAC_FC_CFG, port);
	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
429
}
430
EXPORT_SYMBOL(ocelot_adjust_link);
431

432 433
void ocelot_port_enable(struct ocelot *ocelot, int port,
			struct phy_device *phy)
434 435 436 437 438 439
{
	/* Enable receiving frames on the port, and activate auto-learning of
	 * MAC addresses.
	 */
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
			 ANA_PORT_PORT_CFG_RECV_ENA |
440 441
			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);
442
}
443
EXPORT_SYMBOL(ocelot_port_enable);
444

445
void ocelot_port_disable(struct ocelot *ocelot, int port)
446 447 448 449
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG);
450
	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);
451
}
452
EXPORT_SYMBOL(ocelot_port_disable);
453

454 455
void ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
				  struct sk_buff *clone)
456
{
457
	struct ocelot_port *ocelot_port = ocelot->ports[port];
458

459
	spin_lock(&ocelot_port->ts_id_lock);
460

461 462 463 464 465
	skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
	/* Store timestamp ID in cb[0] of sk_buff */
	clone->cb[0] = ocelot_port->ts_id;
	ocelot_port->ts_id = (ocelot_port->ts_id + 1) % 4;
	skb_queue_tail(&ocelot_port->tx_skbs, clone);
466

467
	spin_unlock(&ocelot_port->ts_id_lock);
468 469 470
}
EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb);

471 472
static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
				   struct timespec64 *ts)
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
{
	unsigned long flags;
	u32 val;

	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);

	/* Read current PTP time to get seconds */
	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);

	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);

	/* Read packet HW timestamp from FIFO */
	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);

	/* Sec has incremented since the ts was registered */
	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
		ts->tv_sec--;

	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
}
497 498 499 500 501 502

void ocelot_get_txtstamp(struct ocelot *ocelot)
{
	int budget = OCELOT_PTP_QUEUE_SZ;

	while (budget--) {
503
		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
504 505 506
		struct skb_shared_hwtstamps shhwtstamps;
		struct ocelot_port *port;
		struct timespec64 ts;
507
		unsigned long flags;
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
		u32 val, id, txport;

		val = ocelot_read(ocelot, SYS_PTP_STATUS);

		/* Check if a timestamp can be retrieved */
		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
			break;

		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);

		/* Retrieve the ts ID and Tx port */
		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);

		/* Retrieve its associated skb */
		port = ocelot->ports[txport];

525
		spin_lock_irqsave(&port->tx_skbs.lock, flags);
526

527 528 529 530 531
		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
			if (skb->cb[0] != id)
				continue;
			__skb_unlink(skb, &port->tx_skbs);
			skb_match = skb;
532
			break;
533 534
		}

535 536
		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);

537 538
		/* Get the h/w timestamp */
		ocelot_get_hwtimestamp(ocelot, &ts);
539

540
		if (unlikely(!skb_match))
541 542 543 544 545
			continue;

		/* Set the timestamp into the skb */
		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
546
		skb_complete_tx_timestamp(skb_match, &shhwtstamps);
547 548 549

		/* Next ts */
		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
550 551 552
	}
}
EXPORT_SYMBOL(ocelot_get_txtstamp);
553

554
int ocelot_fdb_add(struct ocelot *ocelot, int port,
555
		   const unsigned char *addr, u16 vid)
556
{
557 558 559 560
	int pgid = port;

	if (port == ocelot->npi)
		pgid = PGID_CPU;
561

562
	return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
563
}
564
EXPORT_SYMBOL(ocelot_fdb_add);
565

566 567
int ocelot_fdb_del(struct ocelot *ocelot, int port,
		   const unsigned char *addr, u16 vid)
568
{
569 570
	return ocelot_mact_forget(ocelot, addr, vid);
}
571
EXPORT_SYMBOL(ocelot_fdb_del);
572

573 574
int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
			    bool is_static, void *data)
575
{
576
	struct ocelot_dump_ctx *dump = data;
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
	u32 portid = NETLINK_CB(dump->cb->skb).portid;
	u32 seq = dump->cb->nlh->nlmsg_seq;
	struct nlmsghdr *nlh;
	struct ndmsg *ndm;

	if (dump->idx < dump->cb->args[2])
		goto skip;

	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
			sizeof(*ndm), NLM_F_MULTI);
	if (!nlh)
		return -EMSGSIZE;

	ndm = nlmsg_data(nlh);
	ndm->ndm_family  = AF_BRIDGE;
	ndm->ndm_pad1    = 0;
	ndm->ndm_pad2    = 0;
	ndm->ndm_flags   = NTF_SELF;
	ndm->ndm_type    = 0;
	ndm->ndm_ifindex = dump->dev->ifindex;
597
	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
598

599
	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
600 601
		goto nla_put_failure;

602
	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
603 604 605 606 607 608 609 610 611 612 613 614
		goto nla_put_failure;

	nlmsg_end(dump->skb, nlh);

skip:
	dump->idx++;
	return 0;

nla_put_failure:
	nlmsg_cancel(dump->skb, nlh);
	return -EMSGSIZE;
}
615
EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
616

617 618
static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
			    struct ocelot_mact_entry *entry)
619 620
{
	u32 val, dst, macl, mach;
621
	char mac[ETH_ALEN];
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643

	/* Set row and column to read from */
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);

	/* Issue a read command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
		     ANA_TABLES_MACACCESS);

	if (ocelot_mact_wait_for_completion(ocelot))
		return -ETIMEDOUT;

	/* Read the entry flags */
	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
	if (!(val & ANA_TABLES_MACACCESS_VALID))
		return -EINVAL;

	/* If the entry read has another port configured as its destination,
	 * do not report it.
	 */
	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
644
	if (dst != port)
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
		return -EINVAL;

	/* Get the entry's MAC address and VLAN id */
	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);

	mac[0] = (mach >> 8)  & 0xff;
	mac[1] = (mach >> 0)  & 0xff;
	mac[2] = (macl >> 24) & 0xff;
	mac[3] = (macl >> 16) & 0xff;
	mac[4] = (macl >> 8)  & 0xff;
	mac[5] = (macl >> 0)  & 0xff;

	entry->vid = (mach >> 16) & 0xfff;
	ether_addr_copy(entry->mac, mac);

	return 0;
}

664 665
int ocelot_fdb_dump(struct ocelot *ocelot, int port,
		    dsa_fdb_dump_cb_t *cb, void *data)
666
{
667
	int i, j;
668

669 670
	/* Loop through all the mac tables entries. */
	for (i = 0; i < ocelot->num_mact_rows; i++) {
671
		for (j = 0; j < 4; j++) {
672 673 674 675 676
			struct ocelot_mact_entry entry;
			bool is_static;
			int ret;

			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
677 678 679 680 681 682
			/* If the entry is invalid (wrong port, invalid...),
			 * skip it.
			 */
			if (ret == -EINVAL)
				continue;
			else if (ret)
683 684 685
				return ret;

			is_static = (entry.type == ENTRYTYPE_LOCKED);
686

687
			ret = cb(entry.mac, entry.vid, is_static, data);
688
			if (ret)
689
				return ret;
690 691 692
		}
	}

693 694
	return 0;
}
695
EXPORT_SYMBOL(ocelot_fdb_dump);
696

697
int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
698 699 700 701
{
	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
}
702
EXPORT_SYMBOL(ocelot_hwstamp_get);
703

704
int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
705
{
706
	struct ocelot_port *ocelot_port = ocelot->ports[port];
707 708 709 710 711 712 713 714 715 716 717 718
	struct hwtstamp_config cfg;

	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
		return -EFAULT;

	/* reserved for future extensions */
	if (cfg.flags)
		return -EINVAL;

	/* Tx type sanity check */
	switch (cfg.tx_type) {
	case HWTSTAMP_TX_ON:
719
		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
720 721 722 723 724
		break;
	case HWTSTAMP_TX_ONESTEP_SYNC:
		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
		 * need to update the origin time.
		 */
725
		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
726 727
		break;
	case HWTSTAMP_TX_OFF:
728
		ocelot_port->ptp_cmd = 0;
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&ocelot->ptp_lock);

	switch (cfg.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
		break;
	default:
		mutex_unlock(&ocelot->ptp_lock);
		return -ERANGE;
	}

	/* Commit back the result & save it */
	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
	mutex_unlock(&ocelot->ptp_lock);

	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
}
767
EXPORT_SYMBOL(ocelot_hwstamp_set);
768

769
void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
770 771 772 773 774 775 776 777 778 779
{
	int i;

	if (sset != ETH_SS_STATS)
		return;

	for (i = 0; i < ocelot->num_stats; i++)
		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
		       ETH_GSTRING_LEN);
}
780
EXPORT_SYMBOL(ocelot_get_strings);
781

782
static void ocelot_update_stats(struct ocelot *ocelot)
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
{
	int i, j;

	mutex_lock(&ocelot->stats_lock);

	for (i = 0; i < ocelot->num_phys_ports; i++) {
		/* Configure the port to read the stats from */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);

		for (j = 0; j < ocelot->num_stats; j++) {
			u32 val;
			unsigned int idx = i * ocelot->num_stats + j;

			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
					      ocelot->stats_layout[j].offset);

			if (val < (ocelot->stats[idx] & U32_MAX))
				ocelot->stats[idx] += (u64)1 << 32;

			ocelot->stats[idx] = (ocelot->stats[idx] &
					      ~(u64)U32_MAX) + val;
		}
	}

807 808 809 810 811 812 813 814 815 816 817
	mutex_unlock(&ocelot->stats_lock);
}

static void ocelot_check_stats_work(struct work_struct *work)
{
	struct delayed_work *del_work = to_delayed_work(work);
	struct ocelot *ocelot = container_of(del_work, struct ocelot,
					     stats_work);

	ocelot_update_stats(ocelot);

818 819 820 821
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
}

822
void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
823 824 825 826
{
	int i;

	/* check and update now */
827
	ocelot_update_stats(ocelot);
828 829 830

	/* Copy all counters */
	for (i = 0; i < ocelot->num_stats; i++)
831
		*data++ = ocelot->stats[port * ocelot->num_stats + i];
832
}
833
EXPORT_SYMBOL(ocelot_get_ethtool_stats);
834

835
int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
836
{
837 838
	if (sset != ETH_SS_STATS)
		return -EOPNOTSUPP;
839

840 841
	return ocelot->num_stats;
}
842
EXPORT_SYMBOL(ocelot_get_sset_count);
843

844 845
int ocelot_get_ts_info(struct ocelot *ocelot, int port,
		       struct ethtool_ts_info *info)
846
{
847 848
	info->phc_index = ocelot->ptp_clock ?
			  ptp_clock_index(ocelot->ptp_clock) : -1;
849 850 851 852 853 854
	if (info->phc_index == -1) {
		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
					 SOF_TIMESTAMPING_RX_SOFTWARE |
					 SOF_TIMESTAMPING_SOFTWARE;
		return 0;
	}
855 856 857 858 859 860 861 862 863 864 865 866
	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
				 SOF_TIMESTAMPING_RX_SOFTWARE |
				 SOF_TIMESTAMPING_SOFTWARE |
				 SOF_TIMESTAMPING_TX_HARDWARE |
				 SOF_TIMESTAMPING_RX_HARDWARE |
				 SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);

	return 0;
}
867
EXPORT_SYMBOL(ocelot_get_ts_info);
868

869
void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
870 871
{
	u32 port_cfg;
872
	int p, i;
873

874 875
	if (!(BIT(port) & ocelot->bridge_mask))
		return;
876

877
	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
878 879 880

	switch (state) {
	case BR_STATE_FORWARDING:
881
		ocelot->bridge_fwd_mask |= BIT(port);
882
		fallthrough;
883 884 885 886 887 888
	case BR_STATE_LEARNING:
		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
		break;

	default:
		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
889
		ocelot->bridge_fwd_mask &= ~BIT(port);
890 891 892
		break;
	}

893
	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
894 895 896 897

	/* Apply FWD mask. The loop is needed to add/remove the current port as
	 * a source for the other ports.
	 */
898
	for (p = 0; p < ocelot->num_phys_ports; p++) {
899
		if (ocelot->bridge_fwd_mask & BIT(p)) {
900
			unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
901 902 903 904 905 906 907

			for (i = 0; i < ocelot->num_phys_ports; i++) {
				unsigned long bond_mask = ocelot->lags[i];

				if (!bond_mask)
					continue;

908
				if (bond_mask & BIT(p)) {
909 910 911 912 913
					mask &= ~bond_mask;
					break;
				}
			}

914
			ocelot_write_rix(ocelot, mask,
915
					 ANA_PGID_PGID, PGID_SRC + p);
916
		} else {
917
			ocelot_write_rix(ocelot, 0,
918
					 ANA_PGID_PGID, PGID_SRC + p);
919 920
		}
	}
921
}
922
EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
923

924
void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
925
{
926 927 928 929 930 931 932 933 934
	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);

	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
	 * which is clearly not what our intention is. So avoid that.
	 */
	if (!age_period)
		age_period = 1;

	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
935
}
936
EXPORT_SYMBOL(ocelot_set_ageing_time);
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951

static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
						     const unsigned char *addr,
						     u16 vid)
{
	struct ocelot_multicast *mc;

	list_for_each_entry(mc, &ocelot->multicast, list) {
		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
			return mc;
	}

	return NULL;
}

952 953 954 955 956 957
static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
{
	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
		return ENTRYTYPE_MACv4;
	if (addr[0] == 0x33 && addr[1] == 0x33)
		return ENTRYTYPE_MACv6;
958
	return ENTRYTYPE_LOCKED;
959 960
}

961 962
static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index,
					     unsigned long ports)
963
{
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991
	struct ocelot_pgid *pgid;

	pgid = kzalloc(sizeof(*pgid), GFP_KERNEL);
	if (!pgid)
		return ERR_PTR(-ENOMEM);

	pgid->ports = ports;
	pgid->index = index;
	refcount_set(&pgid->refcount, 1);
	list_add_tail(&pgid->list, &ocelot->pgids);

	return pgid;
}

static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid)
{
	if (!refcount_dec_and_test(&pgid->refcount))
		return;

	list_del(&pgid->list);
	kfree(pgid);
}

static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot,
					       const struct ocelot_multicast *mc)
{
	struct ocelot_pgid *pgid;
	int index;
992 993 994 995 996 997

	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
	 * destination mask table (PGID), the destination set is programmed as
	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
	 */
998 999
	if (mc->entry_type == ENTRYTYPE_MACv4 ||
	    mc->entry_type == ENTRYTYPE_MACv6)
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
		return ocelot_pgid_alloc(ocelot, 0, mc->ports);

	list_for_each_entry(pgid, &ocelot->pgids, list) {
		/* When searching for a nonreserved multicast PGID, ignore the
		 * dummy PGID of zero that we have for MACv4/MACv6 entries
		 */
		if (pgid->index && pgid->ports == mc->ports) {
			refcount_inc(&pgid->refcount);
			return pgid;
		}
	}
1011

1012 1013
	/* Search for a free index in the nonreserved multicast PGID area */
	for_each_nonreserved_multicast_dest_pgid(ocelot, index) {
1014 1015
		bool used = false;

1016 1017
		list_for_each_entry(pgid, &ocelot->pgids, list) {
			if (pgid->index == index) {
1018 1019 1020 1021 1022 1023
				used = true;
				break;
			}
		}

		if (!used)
1024
			return ocelot_pgid_alloc(ocelot, index, mc->ports);
1025 1026
	}

1027
	return ERR_PTR(-ENOSPC);
1028 1029 1030
}

static void ocelot_encode_ports_to_mdb(unsigned char *addr,
1031
				       struct ocelot_multicast *mc)
1032
{
1033
	ether_addr_copy(addr, mc->addr);
1034

1035
	if (mc->entry_type == ENTRYTYPE_MACv4) {
1036 1037 1038
		addr[0] = 0;
		addr[1] = mc->ports >> 8;
		addr[2] = mc->ports & 0xff;
1039
	} else if (mc->entry_type == ENTRYTYPE_MACv6) {
1040 1041 1042 1043 1044
		addr[0] = mc->ports >> 8;
		addr[1] = mc->ports & 0xff;
	}
}

1045 1046
int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1047 1048
{
	unsigned char addr[ETH_ALEN];
1049
	struct ocelot_multicast *mc;
1050
	struct ocelot_pgid *pgid;
1051 1052
	u16 vid = mdb->vid;

1053 1054 1055
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1056 1057
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc) {
1058
		/* New entry */
1059 1060 1061 1062 1063 1064 1065 1066
		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
		if (!mc)
			return -ENOMEM;

		mc->entry_type = ocelot_classify_mdb(mdb->addr);
		ether_addr_copy(mc->addr, mdb->addr);
		mc->vid = vid;

1067
		list_add_tail(&mc->list, &ocelot->multicast);
1068
	} else {
1069 1070 1071 1072
		/* Existing entry. Clean up the current port mask from
		 * hardware now, because we'll be modifying it.
		 */
		ocelot_pgid_free(ocelot, mc->pgid);
1073
		ocelot_encode_ports_to_mdb(addr, mc);
1074 1075 1076
		ocelot_mact_forget(ocelot, addr, vid);
	}

1077
	mc->ports |= BIT(port);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid)) {
		dev_err(ocelot->dev,
			"Cannot allocate PGID for mdb %pM vid %d\n",
			mc->addr, mc->vid);
		devm_kfree(ocelot->dev, mc);
		return PTR_ERR(pgid);
	}
	mc->pgid = pgid;

1089
	ocelot_encode_ports_to_mdb(addr, mc);
1090

1091 1092 1093 1094 1095 1096
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1097
				 mc->entry_type);
1098
}
1099
EXPORT_SYMBOL(ocelot_port_mdb_add);
1100

1101 1102
int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1103 1104
{
	unsigned char addr[ETH_ALEN];
1105
	struct ocelot_multicast *mc;
1106
	struct ocelot_pgid *pgid;
1107 1108
	u16 vid = mdb->vid;

1109 1110 1111
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1112 1113 1114 1115
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc)
		return -ENOENT;

1116
	ocelot_encode_ports_to_mdb(addr, mc);
1117 1118
	ocelot_mact_forget(ocelot, addr, vid);

1119
	ocelot_pgid_free(ocelot, mc->pgid);
1120
	mc->ports &= ~BIT(port);
1121 1122 1123 1124 1125 1126
	if (!mc->ports) {
		list_del(&mc->list);
		devm_kfree(ocelot->dev, mc);
		return 0;
	}

1127 1128 1129 1130 1131 1132
	/* We have a PGID with fewer ports now */
	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid))
		return PTR_ERR(pgid);
	mc->pgid = pgid;

1133
	ocelot_encode_ports_to_mdb(addr, mc);
1134

1135 1136 1137 1138 1139 1140
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1141
				 mc->entry_type);
1142
}
1143
EXPORT_SYMBOL(ocelot_port_mdb_del);
1144

1145 1146
int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
			    struct net_device *bridge)
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
{
	if (!ocelot->bridge_mask) {
		ocelot->hw_bridge_dev = bridge;
	} else {
		if (ocelot->hw_bridge_dev != bridge)
			/* This is adding the port to a second bridge, this is
			 * unsupported */
			return -ENODEV;
	}

1157
	ocelot->bridge_mask |= BIT(port);
1158 1159 1160

	return 0;
}
1161
EXPORT_SYMBOL(ocelot_port_bridge_join);
1162

1163 1164
int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
			     struct net_device *bridge)
1165
{
1166
	struct ocelot_vlan pvid = {0}, native_vlan = {0};
1167 1168 1169
	struct switchdev_trans trans;
	int ret;

1170
	ocelot->bridge_mask &= ~BIT(port);
1171 1172 1173

	if (!ocelot->bridge_mask)
		ocelot->hw_bridge_dev = NULL;
1174

1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
	trans.ph_prepare = true;
	ret = ocelot_port_vlan_filtering(ocelot, port, false, &trans);
	if (ret)
		return ret;

	trans.ph_prepare = false;
	ret = ocelot_port_vlan_filtering(ocelot, port, false, &trans);
	if (ret)
		return ret;

1185 1186
	ocelot_port_set_pvid(ocelot, port, pvid);
	return ocelot_port_set_native_vlan(ocelot, port, native_vlan);
1187
}
1188
EXPORT_SYMBOL(ocelot_port_bridge_leave);
1189

1190 1191 1192 1193 1194
static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
{
	int i, port, lag;

	/* Reset destination and aggregation PGIDS */
1195
	for_each_unicast_dest_pgid(ocelot, port)
1196 1197
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);

1198
	for_each_aggr_pgid(ocelot, i)
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
				 ANA_PGID_PGID, i);

	/* Now, set PGIDs for each LAG */
	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
		unsigned long bond_mask;
		int aggr_count = 0;
		u8 aggr_idx[16];

		bond_mask = ocelot->lags[lag];
		if (!bond_mask)
			continue;

		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
			// Destination mask
			ocelot_write_rix(ocelot, bond_mask,
					 ANA_PGID_PGID, port);
			aggr_idx[aggr_count] = port;
			aggr_count++;
		}

1220
		for_each_aggr_pgid(ocelot, i) {
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
			u32 ac;

			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
			ac &= ~bond_mask;
			ac |= BIT(aggr_idx[i % aggr_count]);
			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
		}
	}
}

static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
{
	unsigned long bond_mask = ocelot->lags[lag];
	unsigned int p;

	for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
		u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);

		port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;

		/* Use lag port as logical port for port i */
		ocelot_write_gix(ocelot, port_cfg |
				 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
				 ANA_PORT_PORT_CFG, p);
	}
}

1248 1249
int ocelot_port_lag_join(struct ocelot *ocelot, int port,
			 struct net_device *bond)
1250 1251 1252
{
	struct net_device *ndev;
	u32 bond_mask = 0;
1253
	int lag, lp;
1254 1255 1256

	rcu_read_lock();
	for_each_netdev_in_bond_rcu(bond, ndev) {
1257
		struct ocelot_port_private *priv = netdev_priv(ndev);
1258

1259
		bond_mask |= BIT(priv->chip_port);
1260 1261 1262 1263 1264 1265 1266 1267
	}
	rcu_read_unlock();

	lp = __ffs(bond_mask);

	/* If the new port is the lowest one, use it as the logical port from
	 * now on
	 */
1268 1269 1270 1271
	if (port == lp) {
		lag = port;
		ocelot->lags[port] = bond_mask;
		bond_mask &= ~BIT(port);
1272 1273 1274 1275 1276 1277
		if (bond_mask) {
			lp = __ffs(bond_mask);
			ocelot->lags[lp] = 0;
		}
	} else {
		lag = lp;
1278
		ocelot->lags[lp] |= BIT(port);
1279 1280 1281 1282 1283 1284 1285
	}

	ocelot_setup_lag(ocelot, lag);
	ocelot_set_aggr_pgids(ocelot);

	return 0;
}
1286
EXPORT_SYMBOL(ocelot_port_lag_join);
1287

1288 1289
void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
			   struct net_device *bond)
1290 1291 1292 1293 1294 1295
{
	u32 port_cfg;
	int i;

	/* Remove port from any lag */
	for (i = 0; i < ocelot->num_phys_ports; i++)
1296
		ocelot->lags[i] &= ~BIT(port);
1297 1298 1299 1300

	/* if it was the logical port of the lag, move the lag config to the
	 * next port
	 */
1301 1302
	if (ocelot->lags[port]) {
		int n = __ffs(ocelot->lags[port]);
1303

1304 1305
		ocelot->lags[n] = ocelot->lags[port];
		ocelot->lags[port] = 0;
1306 1307 1308 1309

		ocelot_setup_lag(ocelot, n);
	}

1310
	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1311
	port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1312 1313
	ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);
1314 1315 1316

	ocelot_set_aggr_pgids(ocelot);
}
1317
EXPORT_SYMBOL(ocelot_port_lag_leave);
1318

1319 1320
/* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
 * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
1321 1322 1323
 * In the special case that it's the NPI port that we're configuring, the
 * length of the tag and optional prefix needs to be accounted for privately,
 * in order to be able to sustain communication at the requested @sdu.
1324
 */
1325
void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
1326 1327
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1328
	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
1329
	int pause_start, pause_stop;
1330
	int atop, atop_tot;
1331

1332 1333 1334 1335 1336 1337 1338 1339 1340
	if (port == ocelot->npi) {
		maxlen += OCELOT_TAG_LEN;

		if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
			maxlen += OCELOT_SHORT_PREFIX_LEN;
		else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
			maxlen += OCELOT_LONG_PREFIX_LEN;
	}

1341
	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
1342

1343 1344 1345
	/* Set Pause watermark hysteresis */
	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
1346 1347 1348 1349
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
			    pause_start);
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
			    pause_stop);
1350

1351 1352
	/* Tail dropping watermarks */
	atop_tot = (ocelot->shared_queue_sz - 9 * maxlen) /
1353
		   OCELOT_BUFFER_CELL_SZ;
1354 1355 1356
	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
1357
}
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
EXPORT_SYMBOL(ocelot_port_set_maxlen);

int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
{
	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;

	if (port == ocelot->npi) {
		max_mtu -= OCELOT_TAG_LEN;

		if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
		else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
			max_mtu -= OCELOT_LONG_PREFIX_LEN;
	}

	return max_mtu;
}
EXPORT_SYMBOL(ocelot_get_max_mtu);
1376

1377
void ocelot_init_port(struct ocelot *ocelot, int port)
1378 1379 1380
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

1381
	skb_queue_head_init(&ocelot_port->tx_skbs);
1382
	spin_lock_init(&ocelot_port->ts_id_lock);
1383 1384 1385

	/* Basic L2 initialization */

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	/* Set MAC IFG Gaps
	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
	 */
	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
			   DEV_MAC_IFG_CFG);

	/* Load seed (0) and set MAC HDX late collision  */
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
			   DEV_MAC_HDX_CFG_SEED_LOAD,
			   DEV_MAC_HDX_CFG);
	mdelay(1);
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
			   DEV_MAC_HDX_CFG);

	/* Set Max Length and maximum tags allowed */
1402
	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
1403 1404
	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
1405
			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
1406 1407 1408 1409 1410 1411 1412
			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
			   DEV_MAC_TAGS_CFG);

	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);

1413
	/* Enable transmission of pause frames */
1414
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
1415

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	/* Drop frames with multicast source address */
	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG, port);

	/* Set default VLAN and tag type to 8021Q. */
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
		       REW_PORT_VLAN_CFG_PORT_TPID_M,
		       REW_PORT_VLAN_CFG, port);

	/* Enable vcap lookups */
	ocelot_vcap_enable(ocelot, port);
}
1429
EXPORT_SYMBOL(ocelot_init_port);
1430

1431 1432 1433
/* Configure and enable the CPU port module, which is a set of queues
 * accessible through register MMIO, frame DMA or Ethernet (in case
 * NPI mode is used).
1434
 */
1435
static void ocelot_cpu_port_init(struct ocelot *ocelot)
1436
{
1437 1438 1439
	int cpu = ocelot->num_phys_ports;

	/* The unicast destination PGID for the CPU port module is unused */
1440
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
1441 1442 1443 1444
	/* Instead set up a multicast destination PGID for traffic copied to
	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
	 * addresses will be copied to the CPU via this PGID.
	 */
1445 1446 1447 1448 1449
	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
			 ANA_PORT_PORT_CFG, cpu);

1450
	/* Enable CPU port module */
1451
	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
1452
	/* CPU port Injection/Extraction configuration */
1453
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
1454
			    ocelot->xtr_prefix);
1455
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
1456
			    ocelot->inj_prefix);
1457 1458 1459 1460 1461 1462 1463 1464

	/* Configure the CPU port to be VLAN aware */
	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
			 ANA_PORT_VLAN_CFG, cpu);
}

1465 1466 1467
int ocelot_init(struct ocelot *ocelot)
{
	char queue_name[32];
1468 1469
	int i, ret;
	u32 port;
1470

1471 1472 1473 1474 1475 1476 1477 1478
	if (ocelot->ops->reset) {
		ret = ocelot->ops->reset(ocelot);
		if (ret) {
			dev_err(ocelot->dev, "Switch reset failed\n");
			return ret;
		}
	}

1479 1480 1481 1482 1483
	ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
				    sizeof(u32), GFP_KERNEL);
	if (!ocelot->lags)
		return -ENOMEM;

1484 1485 1486 1487 1488 1489 1490
	ocelot->stats = devm_kcalloc(ocelot->dev,
				     ocelot->num_phys_ports * ocelot->num_stats,
				     sizeof(u64), GFP_KERNEL);
	if (!ocelot->stats)
		return -ENOMEM;

	mutex_init(&ocelot->stats_lock);
1491 1492
	mutex_init(&ocelot->ptp_lock);
	spin_lock_init(&ocelot->ptp_clock_lock);
1493 1494 1495 1496 1497 1498
	snprintf(queue_name, sizeof(queue_name), "%s-stats",
		 dev_name(ocelot->dev));
	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
	if (!ocelot->stats_queue)
		return -ENOMEM;

1499
	INIT_LIST_HEAD(&ocelot->multicast);
1500
	INIT_LIST_HEAD(&ocelot->pgids);
1501 1502
	ocelot_mact_init(ocelot);
	ocelot_vlan_init(ocelot);
1503
	ocelot_vcap_init(ocelot);
1504
	ocelot_cpu_port_init(ocelot);
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Clear all counters (5 groups) */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
			     SYS_STAT_CFG);
	}

	/* Only use S-Tag */
	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);

	/* Aggregation mode */
	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
			     ANA_AGGR_CFG_AC_DMAC_ENA |
			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);

	/* Set MAC age time to default value. The entry is aged after
	 * 2*AGE_PERIOD
	 */
	ocelot_write(ocelot,
		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
		     ANA_AUTOAGE);

	/* Disable learning for frames discarded by VLAN ingress filtering */
	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);

	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);

	/* Setup flooding PGIDs */
	ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
			 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
			 ANA_FLOODING_FLD_UNICAST(PGID_UC),
			 ANA_FLOODING, 0);
	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
		     ANA_FLOODING_IPMC);

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Transmit the frame to the local port. */
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
		/* Do not forward BPDU frames to the front ports. */
		ocelot_write_gix(ocelot,
				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
				 ANA_PORT_CPU_FWD_BPDU_CFG,
				 port);
		/* Ensure bridging is disabled */
		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
	}

	/* Allow broadcast MAC frames. */
1560
	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));

		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
	}
	ocelot_write_rix(ocelot,
			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
			 ANA_PGID_PGID, PGID_MC);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);

	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
	 * registers endianness.
	 */
	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
	for (i = 0; i < 16; i++)
		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
				 ANA_CPUQ_8021_CFG, i);

1592
	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
1593 1594
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
1595

1596 1597 1598 1599 1600 1601
	return 0;
}
EXPORT_SYMBOL(ocelot_init);

void ocelot_deinit(struct ocelot *ocelot)
{
1602
	cancel_delayed_work(&ocelot->stats_work);
1603 1604 1605 1606 1607
	destroy_workqueue(ocelot->stats_queue);
	mutex_destroy(&ocelot->stats_lock);
}
EXPORT_SYMBOL(ocelot_deinit);

1608 1609 1610 1611 1612 1613 1614 1615
void ocelot_deinit_port(struct ocelot *ocelot, int port)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	skb_queue_purge(&ocelot_port->tx_skbs);
}
EXPORT_SYMBOL(ocelot_deinit_port);

1616
MODULE_LICENSE("Dual MIT/GPL");