i915_debugfs.c 104.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->user_pin_count > 0)
100
		return "P";
B
Ben Widawsky 已提交
101
	else if (i915_gem_obj_is_pinned(obj))
102 103 104 105 106
		return "p";
	else
		return " ";
}

107
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
108
{
109 110 111 112 113 114
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
115 116
}

B
Ben Widawsky 已提交
117 118 119 120 121
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
B
Ben Widawsky 已提交
126 127
	int pin_count = 0;

128
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
129 130 131
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
132
		   get_global_flag(obj),
133
		   obj->base.size / 1024,
134 135
		   obj->base.read_domains,
		   obj->base.write_domain,
136 137
		   obj->last_read_seqno,
		   obj->last_write_seqno,
138
		   obj->last_fenced_seqno,
139
		   i915_cache_level_str(obj->cache_level),
140 141 142 143
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
144 145 146 147
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
148 149
	if (obj->pin_display)
		seq_printf(m, " (display)");
150 151
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
152 153 154 155 156 157 158 159
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
160 161
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
162 163 164 165 166 167 168 169 170
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
171 172
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
173 174
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
175 176
}

177
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
178
{
179
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
180 181 182 183
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

184
static int i915_gem_object_list_info(struct seq_file *m, void *data)
185
{
186
	struct drm_info_node *node = m->private;
187 188
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
189
	struct drm_device *dev = node->minor->dev;
190 191
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
192
	struct i915_vma *vma;
193 194
	size_t total_obj_size, total_gtt_size;
	int count, ret;
195 196 197 198

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
199

B
Ben Widawsky 已提交
200
	/* FIXME: the user of this interface might want more than just GGTT */
201 202
	switch (list) {
	case ACTIVE_LIST:
203
		seq_puts(m, "Active:\n");
204
		head = &vm->active_list;
205 206
		break;
	case INACTIVE_LIST:
207
		seq_puts(m, "Inactive:\n");
208
		head = &vm->inactive_list;
209 210
		break;
	default:
211 212
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
213 214
	}

215
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
216 217 218 219 220 221
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
222
		count++;
223
	}
224
	mutex_unlock(&dev->struct_mutex);
225

226 227
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
228 229 230
	return 0;
}

231 232 233 234
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
235
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
236
	struct drm_i915_gem_object *b =
237
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
238 239 240 241 242 243

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
244
	struct drm_info_node *node = m->private;
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

261
		list_add(&obj->obj_exec_link, &stolen);
262 263 264 265 266 267 268 269 270

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

271
		list_add(&obj->obj_exec_link, &stolen);
272 273 274 275 276 277 278

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
279
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
280 281 282
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
283
		list_del_init(&obj->obj_exec_link);
284 285 286 287 288 289 290 291
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

292 293
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
294
		size += i915_gem_obj_ggtt_size(obj); \
295 296
		++count; \
		if (obj->map_and_fenceable) { \
297
			mappable_size += i915_gem_obj_ggtt_size(obj); \
298 299 300
			++mappable_count; \
		} \
	} \
301
} while (0)
302

303
struct file_stats {
304
	struct drm_i915_file_private *file_priv;
305
	int count;
306 307 308
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
309 310 311 312 313 314
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
315
	struct i915_vma *vma;
316 317 318 319

	stats->count++;
	stats->total += obj->base.size;

320 321 322
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
			if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
				continue;

			if (obj->ring) /* XXX per-vma statistic */
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
346
	} else {
347 348 349 350 351 352 353 354
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
			if (obj->ring)
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
355 356
	}

357 358 359
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

360 361 362
	return 0;
}

B
Ben Widawsky 已提交
363 364 365 366 367 368 369 370 371 372 373 374
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
375
{
376
	struct drm_info_node *node = m->private;
377 378
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
379 380
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
381
	struct drm_i915_gem_object *obj;
382
	struct i915_address_space *vm = &dev_priv->gtt.base;
383
	struct drm_file *file;
B
Ben Widawsky 已提交
384
	struct i915_vma *vma;
385 386 387 388 389 390
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

391 392 393 394 395
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
396
	count_objects(&dev_priv->mm.bound_list, global_list);
397 398 399 400
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
401
	count_vmas(&vm->active_list, mm_list);
402 403 404 405
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
406
	count_vmas(&vm->inactive_list, mm_list);
407 408 409
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

410
	size = count = purgeable_size = purgeable_count = 0;
411
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
412
		size += obj->base.size, ++count;
413 414 415
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
416 417
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

418
	size = count = mappable_size = mappable_count = 0;
419
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
420
		if (obj->fault_mappable) {
421
			size += i915_gem_obj_ggtt_size(obj);
422 423 424
			++count;
		}
		if (obj->pin_mappable) {
425
			mappable_size += i915_gem_obj_ggtt_size(obj);
426 427
			++mappable_count;
		}
428 429 430 431
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
432
	}
433 434
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
435 436 437 438 439
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

440
	seq_printf(m, "%zu [%lu] gtt total\n",
441 442
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
443

444
	seq_putc(m, '\n');
445 446
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
447
		struct task_struct *task;
448 449

		memset(&stats, 0, sizeof(stats));
450
		stats.file_priv = file->driver_priv;
451
		spin_lock(&file->table_lock);
452
		idr_for_each(&file->object_idr, per_file_stats, &stats);
453
		spin_unlock(&file->table_lock);
454 455 456 457 458 459 460 461
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
462
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
463
			   task ? task->comm : "<unknown>",
464 465 466 467
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
468
			   stats.global,
469
			   stats.shared,
470
			   stats.unbound);
471
		rcu_read_unlock();
472 473
	}

474 475 476 477 478
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

479
static int i915_gem_gtt_info(struct seq_file *m, void *data)
480
{
481
	struct drm_info_node *node = m->private;
482
	struct drm_device *dev = node->minor->dev;
483
	uintptr_t list = (uintptr_t) node->info_ent->data;
484 485 486 487 488 489 490 491 492 493
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
494
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
495
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
496 497
			continue;

498
		seq_puts(m, "   ");
499
		describe_obj(m, obj);
500
		seq_putc(m, '\n');
501
		total_obj_size += obj->base.size;
502
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
503 504 505 506 507 508 509 510 511 512 513
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

514 515
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
516
	struct drm_info_node *node = m->private;
517 518 519
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;
520 521 522 523 524
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
525

526
	for_each_intel_crtc(dev, crtc) {
527 528
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
529 530 531 532 533
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
534
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
535 536
				   pipe, plane);
		} else {
537
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
538
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
539 540
					   pipe, plane);
			} else {
541
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
542 543 544
					   pipe, plane);
			}
			if (work->enable_stall_check)
545
				seq_puts(m, "Stall check enabled, ");
546
			else
547
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
548
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
549 550

			if (work->old_fb_obj) {
551 552
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
553 554
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
555 556
			}
			if (work->pending_flip_obj) {
557 558
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
559 560
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
561 562 563 564 565
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

566 567
	mutex_unlock(&dev->struct_mutex);

568 569 570
	return 0;
}

571 572
static int i915_gem_request_info(struct seq_file *m, void *data)
{
573
	struct drm_info_node *node = m->private;
574
	struct drm_device *dev = node->minor->dev;
575
	struct drm_i915_private *dev_priv = dev->dev_private;
576
	struct intel_engine_cs *ring;
577
	struct drm_i915_gem_request *gem_request;
578
	int ret, count, i;
579 580 581 582

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
583

584
	count = 0;
585 586 587 588 589
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
590
		list_for_each_entry(gem_request,
591
				    &ring->request_list,
592 593 594 595 596 597
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
598
	}
599 600
	mutex_unlock(&dev->struct_mutex);

601
	if (count == 0)
602
		seq_puts(m, "No requests\n");
603

604 605 606
	return 0;
}

607
static void i915_ring_seqno_info(struct seq_file *m,
608
				 struct intel_engine_cs *ring)
609 610
{
	if (ring->get_seqno) {
611
		seq_printf(m, "Current sequence (%s): %u\n",
612
			   ring->name, ring->get_seqno(ring, false));
613 614 615
	}
}

616 617
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
618
	struct drm_info_node *node = m->private;
619
	struct drm_device *dev = node->minor->dev;
620
	struct drm_i915_private *dev_priv = dev->dev_private;
621
	struct intel_engine_cs *ring;
622
	int ret, i;
623 624 625 626

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
627
	intel_runtime_pm_get(dev_priv);
628

629 630
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
631

632
	intel_runtime_pm_put(dev_priv);
633 634
	mutex_unlock(&dev->struct_mutex);

635 636 637 638 639 640
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
641
	struct drm_info_node *node = m->private;
642
	struct drm_device *dev = node->minor->dev;
643
	struct drm_i915_private *dev_priv = dev->dev_private;
644
	struct intel_engine_cs *ring;
645
	int ret, i, pipe;
646 647 648 649

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
650
	intel_runtime_pm_get(dev_priv);
651

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	if (IS_CHERRYVIEW(dev)) {
		int i;
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
693 694 695 696 697 698 699 700 701 702 703 704
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

705
		for_each_pipe(pipe) {
706
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
707 708
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
709
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
710 711
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
712
			seq_printf(m, "Pipe %c IER:\t%08x\n",
713 714
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
776 777 778 779 780 781
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
782 783 784 785
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
806
	for_each_ring(ring, dev_priv, i) {
807
		if (INTEL_INFO(dev)->gen >= 6) {
808 809 810
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
811
		}
812
		i915_ring_seqno_info(m, ring);
813
	}
814
	intel_runtime_pm_put(dev_priv);
815 816
	mutex_unlock(&dev->struct_mutex);

817 818 819
	return 0;
}

820 821
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
822
	struct drm_info_node *node = m->private;
823
	struct drm_device *dev = node->minor->dev;
824
	struct drm_i915_private *dev_priv = dev->dev_private;
825 826 827 828 829
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
830 831 832 833

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
834
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
835

C
Chris Wilson 已提交
836 837
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
838
		if (obj == NULL)
839
			seq_puts(m, "unused");
840
		else
841
			describe_obj(m, obj);
842
		seq_putc(m, '\n');
843 844
	}

845
	mutex_unlock(&dev->struct_mutex);
846 847 848
	return 0;
}

849 850
static int i915_hws_info(struct seq_file *m, void *data)
{
851
	struct drm_info_node *node = m->private;
852
	struct drm_device *dev = node->minor->dev;
853
	struct drm_i915_private *dev_priv = dev->dev_private;
854
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
855
	const u32 *hws;
856 857
	int i;

858
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
859
	hws = ring->status_page.page_addr;
860 861 862 863 864 865 866 867 868 869 870
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

871 872 873 874 875 876
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
877
	struct i915_error_state_file_priv *error_priv = filp->private_data;
878
	struct drm_device *dev = error_priv->dev;
879
	int ret;
880 881 882

	DRM_DEBUG_DRIVER("Resetting error state\n");

883 884 885 886
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

904
	i915_error_state_get(dev, error_priv);
905

906 907 908
	file->private_data = error_priv;

	return 0;
909 910 911 912
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
913
	struct i915_error_state_file_priv *error_priv = file->private_data;
914

915
	i915_error_state_put(error_priv);
916 917
	kfree(error_priv);

918 919 920
	return 0;
}

921 922 923 924 925 926 927 928 929 930 931 932
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
933

934
	ret = i915_error_state_to_str(&error_str, error_priv);
935 936 937 938 939 940 941 942 943 944 945 946
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
947
	i915_error_state_buf_release(&error_str);
948
	return ret ?: ret_count;
949 950 951 952 953
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
954
	.read = i915_error_state_read,
955 956 957 958 959
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

960 961
static int
i915_next_seqno_get(void *data, u64 *val)
962
{
963
	struct drm_device *dev = data;
964
	struct drm_i915_private *dev_priv = dev->dev_private;
965 966 967 968 969 970
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

971
	*val = dev_priv->next_seqno;
972 973
	mutex_unlock(&dev->struct_mutex);

974
	return 0;
975 976
}

977 978 979 980
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
981 982 983 984 985 986
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

987
	ret = i915_gem_set_seqno(dev, val);
988 989
	mutex_unlock(&dev->struct_mutex);

990
	return ret;
991 992
}

993 994
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
995
			"0x%llx\n");
996

997 998
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
999
	struct drm_info_node *node = m->private;
1000
	struct drm_device *dev = node->minor->dev;
1001
	struct drm_i915_private *dev_priv = dev->dev_private;
1002 1003 1004 1005 1006 1007
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1008
	intel_runtime_pm_get(dev_priv);
1009 1010 1011

	crstanddelay = I915_READ16(CRSTANDVID);

1012
	intel_runtime_pm_put(dev_priv);
1013
	mutex_unlock(&dev->struct_mutex);
1014 1015 1016 1017 1018 1019

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

1020
static int i915_frequency_info(struct seq_file *m, void *unused)
1021
{
1022
	struct drm_info_node *node = m->private;
1023
	struct drm_device *dev = node->minor->dev;
1024
	struct drm_i915_private *dev_priv = dev->dev_private;
1025 1026 1027
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1028

1029 1030
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1041 1042
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
		   IS_BROADWELL(dev)) {
1043 1044 1045
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1046
		u32 rpmodectl, rpinclimit, rpdeclimit;
1047
		u32 rpstat, cagf, reqf;
1048 1049
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1050 1051 1052
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1053 1054
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1055
			goto out;
1056

1057
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1058

1059 1060
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
1061
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1062 1063 1064 1065 1066
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

1067 1068 1069 1070
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1071 1072 1073 1074 1075 1076 1077
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1078
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1079 1080 1081 1082
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
1083

1084
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1085 1086
		mutex_unlock(&dev->struct_mutex);

1087 1088 1089 1090 1091 1092
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
			   I915_READ(GEN6_PMIER),
			   I915_READ(GEN6_PMIMR),
			   I915_READ(GEN6_PMISR),
			   I915_READ(GEN6_PMIIR),
			   I915_READ(GEN6_PMINTRMSK));
1093 1094 1095 1096 1097 1098 1099
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1100 1101 1102 1103
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1104
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1105
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1118 1119 1120

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1121
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1122 1123 1124

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1125
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1126 1127 1128

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1129
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1130 1131

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1132
			   dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1133 1134 1135
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

1136
		mutex_lock(&dev_priv->rps.hw_lock);
1137
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1138 1139 1140
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1141
		val = valleyview_rps_max_freq(dev_priv);
1142
		seq_printf(m, "max GPU freq: %d MHz\n",
1143
			   vlv_gpu_freq(dev_priv, val));
1144

1145
		val = valleyview_rps_min_freq(dev_priv);
1146
		seq_printf(m, "min GPU freq: %d MHz\n",
1147
			   vlv_gpu_freq(dev_priv, val));
1148 1149

		seq_printf(m, "current GPU freq: %d MHz\n",
1150
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1151
		mutex_unlock(&dev_priv->rps.hw_lock);
1152
	} else {
1153
		seq_puts(m, "no P-state info available\n");
1154
	}
1155

1156 1157 1158
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1159 1160 1161 1162 1163 1164 1165 1166 1167
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
1168
	struct drm_info_node *node = m->private;
1169
	struct drm_device *dev = node->minor->dev;
1170
	struct drm_i915_private *dev_priv = dev->dev_private;
1171
	u32 inttoext;
1172 1173 1174 1175 1176
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1177
	intel_runtime_pm_get(dev_priv);
1178 1179 1180 1181 1182 1183

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1184
	intel_runtime_pm_put(dev_priv);
1185 1186
	mutex_unlock(&dev->struct_mutex);

1187 1188 1189
	return 0;
}

1190
static int ironlake_drpc_info(struct seq_file *m)
1191
{
1192
	struct drm_info_node *node = m->private;
1193
	struct drm_device *dev = node->minor->dev;
1194
	struct drm_i915_private *dev_priv = dev->dev_private;
1195 1196 1197 1198 1199 1200 1201
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1202
	intel_runtime_pm_get(dev_priv);
1203 1204 1205 1206 1207

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1208
	intel_runtime_pm_put(dev_priv);
1209
	mutex_unlock(&dev->struct_mutex);
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1224
	seq_printf(m, "Max P-state: P%d\n",
1225
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1226 1227 1228 1229 1230
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1231
	seq_puts(m, "Current RS state: ");
1232 1233
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1234
		seq_puts(m, "on\n");
1235 1236
		break;
	case RSX_STATUS_RC1:
1237
		seq_puts(m, "RC1\n");
1238 1239
		break;
	case RSX_STATUS_RC1E:
1240
		seq_puts(m, "RC1E\n");
1241 1242
		break;
	case RSX_STATUS_RS1:
1243
		seq_puts(m, "RS1\n");
1244 1245
		break;
	case RSX_STATUS_RS2:
1246
		seq_puts(m, "RS2 (RC6)\n");
1247 1248
		break;
	case RSX_STATUS_RS3:
1249
		seq_puts(m, "RC3 (RC6+)\n");
1250 1251
		break;
	default:
1252
		seq_puts(m, "unknown\n");
1253 1254
		break;
	}
1255 1256 1257 1258

	return 0;
}

1259 1260 1261
static int vlv_drpc_info(struct seq_file *m)
{

1262
	struct drm_info_node *node = m->private;
1263 1264 1265 1266 1267
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 rpmodectl1, rcctl1;
	unsigned fw_rendercount = 0, fw_mediacount = 0;

1268 1269
	intel_runtime_pm_get(dev_priv);

1270 1271 1272
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1273 1274
	intel_runtime_pm_put(dev_priv);

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
	seq_printf(m, "Media Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");

1294 1295 1296 1297 1298
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1312 1313 1314
static int gen6_drpc_info(struct seq_file *m)
{

1315
	struct drm_info_node *node = m->private;
1316 1317
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1318
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1319
	unsigned forcewake_count;
1320
	int count = 0, ret;
1321 1322 1323 1324

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1325
	intel_runtime_pm_get(dev_priv);
1326

1327 1328 1329
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1330 1331

	if (forcewake_count) {
1332 1333
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1334 1335 1336 1337 1338 1339 1340 1341
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1342
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1343 1344 1345 1346

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1347 1348 1349
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1350

1351 1352
	intel_runtime_pm_put(dev_priv);

1353 1354 1355 1356 1357 1358 1359
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1360
	seq_printf(m, "RC1e Enabled: %s\n",
1361 1362 1363 1364 1365 1366 1367
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1368
	seq_puts(m, "Current RC state: ");
1369 1370 1371
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1372
			seq_puts(m, "Core Power Down\n");
1373
		else
1374
			seq_puts(m, "on\n");
1375 1376
		break;
	case GEN6_RC3:
1377
		seq_puts(m, "RC3\n");
1378 1379
		break;
	case GEN6_RC6:
1380
		seq_puts(m, "RC6\n");
1381 1382
		break;
	case GEN6_RC7:
1383
		seq_puts(m, "RC7\n");
1384 1385
		break;
	default:
1386
		seq_puts(m, "Unknown\n");
1387 1388 1389 1390 1391
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1403 1404 1405 1406 1407 1408
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1409 1410 1411 1412 1413
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1414
	struct drm_info_node *node = m->private;
1415 1416
	struct drm_device *dev = node->minor->dev;

1417 1418 1419
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
	else if (IS_GEN6(dev) || IS_GEN7(dev))
1420 1421 1422 1423 1424
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1425 1426
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1427
	struct drm_info_node *node = m->private;
1428
	struct drm_device *dev = node->minor->dev;
1429
	struct drm_i915_private *dev_priv = dev->dev_private;
1430

1431
	if (!HAS_FBC(dev)) {
1432
		seq_puts(m, "FBC unsupported on this chipset\n");
1433 1434 1435
		return 0;
	}

1436 1437
	intel_runtime_pm_get(dev_priv);

1438
	if (intel_fbc_enabled(dev)) {
1439
		seq_puts(m, "FBC enabled\n");
1440
	} else {
1441
		seq_puts(m, "FBC disabled: ");
1442
		switch (dev_priv->fbc.no_fbc_reason) {
1443 1444 1445 1446 1447 1448
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1449
		case FBC_NO_OUTPUT:
1450
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1451
			break;
1452
		case FBC_STOLEN_TOO_SMALL:
1453
			seq_puts(m, "not enough stolen memory");
1454 1455
			break;
		case FBC_UNSUPPORTED_MODE:
1456
			seq_puts(m, "mode not supported");
1457 1458
			break;
		case FBC_MODE_TOO_LARGE:
1459
			seq_puts(m, "mode too large");
1460 1461
			break;
		case FBC_BAD_PLANE:
1462
			seq_puts(m, "FBC unsupported on plane");
1463 1464
			break;
		case FBC_NOT_TILED:
1465
			seq_puts(m, "scanout buffer not tiled");
1466
			break;
1467
		case FBC_MULTIPLE_PIPES:
1468
			seq_puts(m, "multiple pipes are enabled");
1469
			break;
1470
		case FBC_MODULE_PARAM:
1471
			seq_puts(m, "disabled per module param (default off)");
1472
			break;
1473
		case FBC_CHIP_DEFAULT:
1474
			seq_puts(m, "disabled per chip default");
1475
			break;
1476
		default:
1477
			seq_puts(m, "unknown reason");
1478
		}
1479
		seq_putc(m, '\n');
1480
	}
1481 1482 1483

	intel_runtime_pm_put(dev_priv);

1484 1485 1486
	return 0;
}

1487 1488
static int i915_ips_status(struct seq_file *m, void *unused)
{
1489
	struct drm_info_node *node = m->private;
1490 1491 1492
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1493
	if (!HAS_IPS(dev)) {
1494 1495 1496 1497
		seq_puts(m, "not supported\n");
		return 0;
	}

1498 1499
	intel_runtime_pm_get(dev_priv);

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1511

1512 1513
	intel_runtime_pm_put(dev_priv);

1514 1515 1516
	return 0;
}

1517 1518
static int i915_sr_status(struct seq_file *m, void *unused)
{
1519
	struct drm_info_node *node = m->private;
1520
	struct drm_device *dev = node->minor->dev;
1521
	struct drm_i915_private *dev_priv = dev->dev_private;
1522 1523
	bool sr_enabled = false;

1524 1525
	intel_runtime_pm_get(dev_priv);

1526
	if (HAS_PCH_SPLIT(dev))
1527
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1528
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1529 1530 1531 1532 1533 1534
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1535 1536
	intel_runtime_pm_put(dev_priv);

1537 1538
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1539 1540 1541 1542

	return 0;
}

1543 1544
static int i915_emon_status(struct seq_file *m, void *unused)
{
1545
	struct drm_info_node *node = m->private;
1546
	struct drm_device *dev = node->minor->dev;
1547
	struct drm_i915_private *dev_priv = dev->dev_private;
1548
	unsigned long temp, chipset, gfx;
1549 1550
	int ret;

1551 1552 1553
	if (!IS_GEN5(dev))
		return -ENODEV;

1554 1555 1556
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1557 1558 1559 1560

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1561
	mutex_unlock(&dev->struct_mutex);
1562 1563 1564 1565 1566 1567 1568 1569 1570

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1571 1572
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1573
	struct drm_info_node *node = m->private;
1574
	struct drm_device *dev = node->minor->dev;
1575
	struct drm_i915_private *dev_priv = dev->dev_private;
1576
	int ret = 0;
1577 1578
	int gpu_freq, ia_freq;

1579
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1580
		seq_puts(m, "unsupported on this chipset\n");
1581 1582 1583
		return 0;
	}

1584 1585
	intel_runtime_pm_get(dev_priv);

1586 1587
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1588
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1589
	if (ret)
1590
		goto out;
1591

1592
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1593

1594 1595
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1596
	     gpu_freq++) {
B
Ben Widawsky 已提交
1597 1598 1599 1600
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1601 1602 1603 1604
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1605 1606
	}

1607
	mutex_unlock(&dev_priv->rps.hw_lock);
1608

1609 1610 1611
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1612 1613
}

1614 1615
static int i915_gfxec(struct seq_file *m, void *unused)
{
1616
	struct drm_info_node *node = m->private;
1617
	struct drm_device *dev = node->minor->dev;
1618
	struct drm_i915_private *dev_priv = dev->dev_private;
1619 1620 1621 1622 1623
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1624
	intel_runtime_pm_get(dev_priv);
1625 1626

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1627
	intel_runtime_pm_put(dev_priv);
1628

1629 1630
	mutex_unlock(&dev->struct_mutex);

1631 1632 1633
	return 0;
}

1634 1635
static int i915_opregion(struct seq_file *m, void *unused)
{
1636
	struct drm_info_node *node = m->private;
1637
	struct drm_device *dev = node->minor->dev;
1638
	struct drm_i915_private *dev_priv = dev->dev_private;
1639
	struct intel_opregion *opregion = &dev_priv->opregion;
1640
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1641 1642
	int ret;

1643 1644 1645
	if (data == NULL)
		return -ENOMEM;

1646 1647
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1648
		goto out;
1649

1650 1651 1652 1653
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1654 1655 1656

	mutex_unlock(&dev->struct_mutex);

1657 1658
out:
	kfree(data);
1659 1660 1661
	return 0;
}

1662 1663
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1664
	struct drm_info_node *node = m->private;
1665
	struct drm_device *dev = node->minor->dev;
1666
	struct intel_fbdev *ifbdev = NULL;
1667 1668
	struct intel_framebuffer *fb;

1669 1670
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1671 1672 1673 1674

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1675
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1676 1677 1678
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1679 1680
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1681
	describe_obj(m, fb->obj);
1682
	seq_putc(m, '\n');
1683
#endif
1684

1685
	mutex_lock(&dev->mode_config.fb_lock);
1686
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1687
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1688 1689
			continue;

1690
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1691 1692 1693
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1694 1695
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1696
		describe_obj(m, fb->obj);
1697
		seq_putc(m, '\n');
1698
	}
1699
	mutex_unlock(&dev->mode_config.fb_lock);
1700 1701 1702 1703

	return 0;
}

1704 1705
static int i915_context_status(struct seq_file *m, void *unused)
{
1706
	struct drm_info_node *node = m->private;
1707
	struct drm_device *dev = node->minor->dev;
1708
	struct drm_i915_private *dev_priv = dev->dev_private;
1709
	struct intel_engine_cs *ring;
1710
	struct intel_context *ctx;
1711
	int ret, i;
1712

1713
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1714 1715 1716
	if (ret)
		return ret;

1717
	if (dev_priv->ips.pwrctx) {
1718
		seq_puts(m, "power context ");
1719
		describe_obj(m, dev_priv->ips.pwrctx);
1720
		seq_putc(m, '\n');
1721
	}
1722

1723
	if (dev_priv->ips.renderctx) {
1724
		seq_puts(m, "render context ");
1725
		describe_obj(m, dev_priv->ips.renderctx);
1726
		seq_putc(m, '\n');
1727
	}
1728

1729
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1730
		if (ctx->legacy_hw_ctx.rcs_state == NULL)
1731 1732
			continue;

1733
		seq_puts(m, "HW context ");
1734
		describe_ctx(m, ctx);
1735 1736 1737 1738
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

1739
		describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1740
		seq_putc(m, '\n');
1741 1742
	}

1743
	mutex_unlock(&dev->struct_mutex);
1744 1745 1746 1747

	return 0;
}

1748 1749
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
1750
	struct drm_info_node *node = m->private;
1751 1752
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1753
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1754

1755
	spin_lock_irq(&dev_priv->uncore.lock);
1756 1757 1758 1759 1760
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1761
	spin_unlock_irq(&dev_priv->uncore.lock);
1762

1763 1764 1765 1766 1767
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1768 1769 1770 1771

	return 0;
}

1772 1773
static const char *swizzle_string(unsigned swizzle)
{
1774
	switch (swizzle) {
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1790
		return "unknown";
1791 1792 1793 1794 1795 1796 1797
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1798
	struct drm_info_node *node = m->private;
1799 1800
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1801 1802 1803 1804 1805
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1806
	intel_runtime_pm_get(dev_priv);
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
1820
	} else if (INTEL_INFO(dev)->gen >= 6) {
1821 1822 1823 1824 1825 1826 1827 1828
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
B
Ben Widawsky 已提交
1829 1830 1831 1832 1833 1834
		if (IS_GEN8(dev))
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1835 1836
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1837
	}
1838
	intel_runtime_pm_put(dev_priv);
1839 1840 1841 1842 1843
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
1844 1845
static int per_file_ctx(int id, void *ptr, void *data)
{
1846
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
1847 1848 1849
	struct seq_file *m = data;
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);

1850 1851 1852
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
1853
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
1854 1855 1856 1857 1858
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
1859
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
1860 1861
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1862
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1863 1864
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
1865

B
Ben Widawsky 已提交
1866 1867 1868 1869
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1870
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
1871 1872 1873 1874 1875 1876 1877
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
1878
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
1879 1880 1881 1882 1883 1884 1885
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1886
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1887
	struct drm_file *file;
B
Ben Widawsky 已提交
1888
	int i;
D
Daniel Vetter 已提交
1889 1890 1891 1892

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1893
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1904
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1905
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
1906

B
Ben Widawsky 已提交
1907
		ppgtt->debug_dump(ppgtt, m);
B
Ben Widawsky 已提交
1908 1909 1910 1911 1912 1913 1914 1915 1916
	} else
		return;

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
1917 1918
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
1919 1920 1921 1922
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
1923
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
1924
	struct drm_device *dev = node->minor->dev;
1925
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1926 1927 1928 1929

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1930
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
1931 1932 1933 1934 1935 1936

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

1937
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
1938 1939 1940 1941 1942
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1943 1944
static int i915_llc(struct seq_file *m, void *data)
{
1945
	struct drm_info_node *node = m->private;
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1956 1957 1958 1959 1960
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1961 1962
	u32 psrperf = 0;
	bool enabled = false;
1963

1964 1965
	intel_runtime_pm_get(dev_priv);

R
Rodrigo Vivi 已提交
1966 1967
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1968 1969
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
1970

R
Rodrigo Vivi 已提交
1971 1972
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1973
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
1974

R
Rodrigo Vivi 已提交
1975 1976 1977 1978
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
1979

1980
	intel_runtime_pm_put(dev_priv);
1981 1982 1983
	return 0;
}

1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2001 2002 2003
		if (!connector->base.encoder)
			continue;

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2036 2037
	intel_runtime_pm_get(dev_priv);

2038 2039 2040 2041 2042 2043
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2044 2045
	intel_runtime_pm_put(dev_priv);

2046
	seq_printf(m, "%llu", (long long unsigned)power);
2047 2048 2049 2050 2051 2052

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2053
	struct drm_info_node *node = m->private;
2054 2055 2056
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2057
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2058 2059 2060 2061
		seq_puts(m, "not supported\n");
		return 0;
	}

2062
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2063
	seq_printf(m, "IRQs disabled: %s\n",
2064
		   yesno(dev_priv->pm.irqs_disabled));
2065

2066 2067 2068
	return 0;
}

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
		WARN_ON(1);
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2128
	struct drm_info_node *node = m->private;
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2183
	struct drm_info_node *node = m->private;
2184 2185 2186 2187 2188 2189 2190
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2191
		   encoder->base.id, encoder->name);
2192 2193 2194 2195
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2196
			   connector->name,
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2210
	struct drm_info_node *node = m->private;
2211 2212 2213 2214
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2215 2216 2217 2218 2219 2220
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2267
	struct drm_display_mode *mode;
2268 2269

	seq_printf(m, "connector %d: type %s, status: %s\n",
2270
		   connector->base.id, connector->name,
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
	if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
	    intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_dp_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
		intel_hdmi_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
		intel_lvds_info(m, intel_connector);

2290 2291 2292
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2293 2294
}

2295 2296 2297 2298 2299 2300 2301 2302
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2303
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2304 2305 2306 2307 2308 2309 2310 2311 2312

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2313
	pos = I915_READ(CURPOS(pipe));
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2326 2327
static int i915_display_info(struct seq_file *m, void *unused)
{
2328
	struct drm_info_node *node = m->private;
2329
	struct drm_device *dev = node->minor->dev;
2330
	struct drm_i915_private *dev_priv = dev->dev_private;
2331
	struct intel_crtc *crtc;
2332 2333
	struct drm_connector *connector;

2334
	intel_runtime_pm_get(dev_priv);
2335 2336 2337
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2338
	for_each_intel_crtc(dev, crtc) {
2339 2340
		bool active;
		int x, y;
2341

2342
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2343
			   crtc->base.base.id, pipe_name(crtc->pipe),
2344
			   yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
2345
		if (crtc->active) {
2346 2347
			intel_crtc_info(m, crtc);

2348
			active = cursor_position(dev, crtc->pipe, &x, &y);
2349
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2350
				   yesno(crtc->cursor_base),
2351 2352
				   x, y, crtc->cursor_width, crtc->cursor_height,
				   crtc->cursor_addr, yesno(active));
2353
		}
2354 2355 2356 2357

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2358 2359 2360 2361 2362 2363 2364 2365 2366
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2367
	intel_runtime_pm_put(dev_priv);
2368 2369 2370 2371

	return 0;
}

B
Ben Widawsky 已提交
2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2442 2443 2444 2445 2446 2447 2448 2449
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2450 2451 2452 2453
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2454 2455 2456
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2457 2458 2459 2460
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2461 2462 2463
		return -EBUSY; /* already open */
	}

2464
	pipe_crc->opened = true;
2465 2466
	filep->private_data = inode->i_private;

2467 2468
	spin_unlock_irq(&pipe_crc->lock);

2469 2470 2471 2472 2473
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2474 2475 2476 2477
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2478 2479 2480
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2481

2482 2483 2484 2485 2486 2487 2488 2489 2490
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2491
{
2492 2493 2494
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
	int head, tail, n_entries, n;
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2517
		return 0;
2518 2519

	/* nothing to read */
2520
	spin_lock_irq(&pipe_crc->lock);
2521
	while (pipe_crc_data_count(pipe_crc) == 0) {
2522 2523 2524 2525
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2526
			return -EAGAIN;
2527
		}
2528

2529 2530 2531 2532 2533 2534
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2535 2536
	}

2537
	/* We now have one or more entries to read */
2538 2539
	head = pipe_crc->head;
	tail = pipe_crc->tail;
2540 2541
	n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
			count / PIPE_CRC_LINE_LEN);
2542 2543
	spin_unlock_irq(&pipe_crc->lock);

2544 2545 2546
	bytes_read = 0;
	n = 0;
	do {
2547
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2548
		int ret;
2549

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

		ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
				   buf, PIPE_CRC_LINE_LEN);
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2560 2561 2562

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2563 2564
		n++;
	} while (--n_entries);
2565

2566 2567 2568 2569
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->tail = tail;
	spin_unlock_irq(&pipe_crc->lock);

2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2605 2606
	if (!ent)
		return -ENOMEM;
2607 2608

	return drm_add_fake_info_node(minor, ent, info);
2609 2610
}

D
Daniel Vetter 已提交
2611
static const char * const pipe_crc_sources[] = {
2612 2613 2614 2615
	"none",
	"plane1",
	"plane2",
	"pf",
2616
	"pipe",
D
Daniel Vetter 已提交
2617 2618 2619 2620
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2621
	"auto",
2622 2623 2624 2625 2626 2627 2628 2629
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2630
static int display_crc_ctl_show(struct seq_file *m, void *data)
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

2643
static int display_crc_ctl_open(struct inode *inode, struct file *file)
2644 2645 2646
{
	struct drm_device *dev = inode->i_private;

2647
	return single_open(file, display_crc_ctl_show, dev);
2648 2649
}

2650
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2651 2652
				 uint32_t *val)
{
2653 2654 2655 2656
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

2670 2671 2672 2673 2674
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
2675
	struct intel_digital_port *dig_port;
2676 2677 2678 2679
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

2680
	drm_modeset_lock_all(dev);
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
2713 2714 2715
			break;
		}
	}
2716
	drm_modeset_unlock_all(dev);
2717 2718 2719 2720 2721 2722 2723

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2724 2725
				uint32_t *val)
{
2726 2727 2728
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2729 2730 2731 2732 2733 2734 2735
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
2736 2737 2738 2739 2740
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
2741
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2742 2743 2744
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
2745
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2746 2747 2748 2749 2750 2751 2752 2753
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
2775 2776 2777
	return 0;
}

2778
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
2779 2780
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
2781 2782
				 uint32_t *val)
{
2783 2784 2785
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2786 2787 2788 2789 2790 2791 2792
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
2805
		need_stable_symbols = true;
2806 2807 2808 2809 2810
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
2811
		need_stable_symbols = true;
2812 2813 2814 2815 2816
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
2817
		need_stable_symbols = true;
2818 2819 2820 2821 2822 2823 2824 2825
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

2851 2852 2853
	return 0;
}

2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

2888
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2889 2890
				uint32_t *val)
{
2891 2892 2893 2894
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
2895 2896 2897 2898 2899 2900 2901 2902 2903
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
2904
	case INTEL_PIPE_CRC_SOURCE_NONE:
2905 2906
		*val = 0;
		break;
D
Daniel Vetter 已提交
2907 2908
	default:
		return -EINVAL;
2909 2910 2911 2912 2913
	}

	return 0;
}

2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config.pch_pfit.enabled) {
		crtc->config.pch_pfit.force_thru = true;

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.pch_pfit.force_thru) {
		crtc->config.pch_pfit.force_thru = false;

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
2968 2969
				uint32_t *val)
{
2970 2971 2972 2973
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
2974 2975 2976 2977 2978 2979 2980
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
2981 2982 2983
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

2984 2985
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
2986
	case INTEL_PIPE_CRC_SOURCE_NONE:
2987 2988
		*val = 0;
		break;
D
Daniel Vetter 已提交
2989 2990
	default:
		return -EINVAL;
2991 2992 2993 2994 2995
	}

	return 0;
}

2996 2997 2998 2999
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3000
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3001
	u32 val = 0; /* shut up gcc */
3002
	int ret;
3003

3004 3005 3006
	if (pipe_crc->source == source)
		return 0;

3007 3008 3009 3010
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

D
Daniel Vetter 已提交
3011
	if (IS_GEN2(dev))
3012
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3013
	else if (INTEL_INFO(dev)->gen < 5)
3014
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3015
	else if (IS_VALLEYVIEW(dev))
3016
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3017
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3018
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3019
	else
3020
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3021 3022 3023 3024

	if (ret != 0)
		return ret;

3025 3026
	/* none -> real source transition */
	if (source) {
3027 3028 3029
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3030 3031 3032 3033 3034 3035
		pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
					    INTEL_PIPE_CRC_ENTRIES_NR,
					    GFP_KERNEL);
		if (!pipe_crc->entries)
			return -ENOMEM;

3036 3037 3038 3039
		spin_lock_irq(&pipe_crc->lock);
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3040 3041
	}

3042
	pipe_crc->source = source;
3043 3044 3045 3046

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3047 3048
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3049
		struct intel_pipe_crc_entry *entries;
3050 3051
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3052

3053 3054 3055
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3056 3057 3058 3059
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3060

3061 3062
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3063
		pipe_crc->entries = NULL;
3064 3065 3066
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3067 3068 3069

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3070 3071
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3072 3073
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3074 3075
	}

3076 3077 3078 3079 3080
	return 0;
}

/*
 * Parse pipe CRC command strings:
3081 3082 3083
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3084 3085 3086 3087
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3088 3089
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3090
 */
3091
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3122 3123 3124 3125
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3126
static const char * const pipe_crc_objects[] = {
3127 3128 3129 3130
	"pipe",
};

static int
3131
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3132 3133 3134 3135 3136
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3137
			*o = i;
3138 3139 3140 3141 3142 3143
			return 0;
		    }

	return -EINVAL;
}

3144
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3157
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3158 3159 3160 3161 3162
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3163
			*s = i;
3164 3165 3166 3167 3168 3169
			return 0;
		    }

	return -EINVAL;
}

3170
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3171
{
3172
#define N_WORDS 3
3173
	int n_words;
3174
	char *words[N_WORDS];
3175
	enum pipe pipe;
3176
	enum intel_pipe_crc_object object;
3177 3178
	enum intel_pipe_crc_source source;

3179
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3180 3181 3182 3183 3184 3185
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3186
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3187
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3188 3189 3190
		return -EINVAL;
	}

3191
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3192
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3193 3194 3195
		return -EINVAL;
	}

3196
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3197
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3198 3199 3200 3201 3202 3203
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3204 3205
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3231
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3242
static const struct file_operations i915_display_crc_ctl_fops = {
3243
	.owner = THIS_MODULE,
3244
	.open = display_crc_ctl_open,
3245 3246 3247
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3248
	.write = display_crc_ctl_write
3249 3250
};

3251 3252 3253
static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
{
	struct drm_device *dev = m->private;
3254
	int num_levels = ilk_wm_max_level(dev) + 1;
3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

		/* WM1+ latency values in 0.5us units */
		if (level > 0)
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
			   level, wm[level],
			   latency / 10, latency % 10);
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.pri_latency);

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.spr_latency);

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.cur_latency);

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
				size_t len, loff_t *offp, uint16_t wm[5])
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	uint16_t new[5] = { 0 };
3337
	int num_levels = ilk_wm_max_level(dev) + 1;
3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3419 3420
static int
i915_wedged_get(void *data, u64 *val)
3421
{
3422
	struct drm_device *dev = data;
3423
	struct drm_i915_private *dev_priv = dev->dev_private;
3424

3425
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3426

3427
	return 0;
3428 3429
}

3430 3431
static int
i915_wedged_set(void *data, u64 val)
3432
{
3433
	struct drm_device *dev = data;
3434 3435 3436
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_runtime_pm_get(dev_priv);
3437

3438 3439
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
3440 3441 3442

	intel_runtime_pm_put(dev_priv);

3443
	return 0;
3444 3445
}

3446 3447
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3448
			"%llu\n");
3449

3450 3451
static int
i915_ring_stop_get(void *data, u64 *val)
3452
{
3453
	struct drm_device *dev = data;
3454
	struct drm_i915_private *dev_priv = dev->dev_private;
3455

3456
	*val = dev_priv->gpu_error.stop_rings;
3457

3458
	return 0;
3459 3460
}

3461 3462
static int
i915_ring_stop_set(void *data, u64 val)
3463
{
3464
	struct drm_device *dev = data;
3465
	struct drm_i915_private *dev_priv = dev->dev_private;
3466
	int ret;
3467

3468
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3469

3470 3471 3472 3473
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3474
	dev_priv->gpu_error.stop_rings = val;
3475 3476
	mutex_unlock(&dev->struct_mutex);

3477
	return 0;
3478 3479
}

3480 3481 3482
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3483

3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

3550 3551 3552 3553 3554 3555 3556 3557
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
3558 3559
static int
i915_drop_caches_get(void *data, u64 *val)
3560
{
3561
	*val = DROP_ALL;
3562

3563
	return 0;
3564 3565
}

3566 3567
static int
i915_drop_caches_set(void *data, u64 val)
3568
{
3569
	struct drm_device *dev = data;
3570 3571
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
3572 3573
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
3574
	int ret;
3575

3576
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
3594 3595 3596
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
B
Ben Widawsky 已提交
3597
				if (vma->pin_count)
B
Ben Widawsky 已提交
3598 3599 3600 3601 3602 3603
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
3604
		}
3605 3606 3607
	}

	if (val & DROP_UNBOUND) {
3608 3609
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

3620
	return ret;
3621 3622
}

3623 3624 3625
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3626

3627 3628
static int
i915_max_freq_get(void *data, u64 *val)
3629
{
3630
	struct drm_device *dev = data;
3631
	struct drm_i915_private *dev_priv = dev->dev_private;
3632
	int ret;
3633

3634
	if (INTEL_INFO(dev)->gen < 6)
3635 3636
		return -ENODEV;

3637 3638
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3639
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3640 3641
	if (ret)
		return ret;
3642

3643
	if (IS_VALLEYVIEW(dev))
3644
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
3645
	else
3646
		*val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3647
	mutex_unlock(&dev_priv->rps.hw_lock);
3648

3649
	return 0;
3650 3651
}

3652 3653
static int
i915_max_freq_set(void *data, u64 val)
3654
{
3655
	struct drm_device *dev = data;
3656
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3657
	u32 rp_state_cap, hw_max, hw_min;
3658
	int ret;
3659

3660
	if (INTEL_INFO(dev)->gen < 6)
3661
		return -ENODEV;
3662

3663 3664
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3665
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
3666

3667
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3668 3669 3670
	if (ret)
		return ret;

3671 3672 3673
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
3674
	if (IS_VALLEYVIEW(dev)) {
3675
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3676 3677 3678

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3679 3680
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3681 3682

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3683
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3684 3685 3686
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3687
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
3688 3689
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3690 3691
	}

3692
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
3693 3694 3695 3696 3697 3698

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3699
	mutex_unlock(&dev_priv->rps.hw_lock);
3700

3701
	return 0;
3702 3703
}

3704 3705
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
3706
			"%llu\n");
3707

3708 3709
static int
i915_min_freq_get(void *data, u64 *val)
3710
{
3711
	struct drm_device *dev = data;
3712
	struct drm_i915_private *dev_priv = dev->dev_private;
3713
	int ret;
3714

3715
	if (INTEL_INFO(dev)->gen < 6)
3716 3717
		return -ENODEV;

3718 3719
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3720
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3721 3722
	if (ret)
		return ret;
3723

3724
	if (IS_VALLEYVIEW(dev))
3725
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
3726
	else
3727
		*val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3728
	mutex_unlock(&dev_priv->rps.hw_lock);
3729

3730
	return 0;
3731 3732
}

3733 3734
static int
i915_min_freq_set(void *data, u64 val)
3735
{
3736
	struct drm_device *dev = data;
3737
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3738
	u32 rp_state_cap, hw_max, hw_min;
3739
	int ret;
3740

3741
	if (INTEL_INFO(dev)->gen < 6)
3742
		return -ENODEV;
3743

3744 3745
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3746
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
3747

3748
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3749 3750 3751
	if (ret)
		return ret;

3752 3753 3754
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
3755
	if (IS_VALLEYVIEW(dev)) {
3756
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3757 3758 3759

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3760 3761
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3762 3763

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3764
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3765 3766 3767
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3768
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
3769 3770
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3771
	}
J
Jeff McGee 已提交
3772

3773
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
3774 3775 3776 3777 3778 3779

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3780
	mutex_unlock(&dev_priv->rps.hw_lock);
3781

3782
	return 0;
3783 3784
}

3785 3786
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
3787
			"%llu\n");
3788

3789 3790
static int
i915_cache_sharing_get(void *data, u64 *val)
3791
{
3792
	struct drm_device *dev = data;
3793
	struct drm_i915_private *dev_priv = dev->dev_private;
3794
	u32 snpcr;
3795
	int ret;
3796

3797 3798 3799
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3800 3801 3802
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3803
	intel_runtime_pm_get(dev_priv);
3804

3805
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3806 3807

	intel_runtime_pm_put(dev_priv);
3808 3809
	mutex_unlock(&dev_priv->dev->struct_mutex);

3810
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3811

3812
	return 0;
3813 3814
}

3815 3816
static int
i915_cache_sharing_set(void *data, u64 val)
3817
{
3818
	struct drm_device *dev = data;
3819 3820 3821
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

3822 3823 3824
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3825
	if (val > 3)
3826 3827
		return -EINVAL;

3828
	intel_runtime_pm_get(dev_priv);
3829
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3830 3831 3832 3833 3834 3835 3836

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

3837
	intel_runtime_pm_put(dev_priv);
3838
	return 0;
3839 3840
}

3841 3842 3843
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3844

3845 3846 3847 3848 3849
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3850
	if (INTEL_INFO(dev)->gen < 6)
3851 3852
		return 0;

3853
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3854 3855 3856 3857

	return 0;
}

3858
static int i915_forcewake_release(struct inode *inode, struct file *file)
3859 3860 3861 3862
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3863
	if (INTEL_INFO(dev)->gen < 6)
3864 3865
		return 0;

3866
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
3883
				  S_IRUSR,
3884 3885
				  root, dev,
				  &i915_forcewake_fops);
3886 3887
	if (!ent)
		return -ENOMEM;
3888

B
Ben Widawsky 已提交
3889
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
3890 3891
}

3892 3893 3894 3895
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
3896 3897 3898 3899
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

3900
	ent = debugfs_create_file(name,
3901 3902
				  S_IRUGO | S_IWUSR,
				  root, dev,
3903
				  fops);
3904 3905
	if (!ent)
		return -ENOMEM;
3906

3907
	return drm_add_fake_info_node(minor, ent, fops);
3908 3909
}

3910
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
3911
	{"i915_capabilities", i915_capabilities, 0},
3912
	{"i915_gem_objects", i915_gem_object_info, 0},
3913
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
3914
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
3915 3916
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
3917
	{"i915_gem_stolen", i915_gem_stolen_list_info },
3918
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
3919 3920
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
3921
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
3922
	{"i915_gem_interrupt", i915_interrupt_info, 0},
3923 3924 3925
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
3926
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
3927
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
3928
	{"i915_frequency_info", i915_frequency_info, 0},
3929 3930
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
3931
	{"i915_emon_status", i915_emon_status, 0},
3932
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
3933
	{"i915_gfxec", i915_gfxec, 0},
3934
	{"i915_fbc_status", i915_fbc_status, 0},
3935
	{"i915_ips_status", i915_ips_status, 0},
3936
	{"i915_sr_status", i915_sr_status, 0},
3937
	{"i915_opregion", i915_opregion, 0},
3938
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
3939
	{"i915_context_status", i915_context_status, 0},
3940
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
3941
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
3942
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
3943
	{"i915_llc", i915_llc, 0},
3944
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
3945
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
3946
	{"i915_energy_uJ", i915_energy_uJ, 0},
3947
	{"i915_pc8_status", i915_pc8_status, 0},
3948
	{"i915_power_domain_info", i915_power_domain_info, 0},
3949
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
3950
	{"i915_semaphore_status", i915_semaphore_status, 0},
3951
};
3952
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
3953

3954
static const struct i915_debugfs_files {
3955 3956 3957 3958 3959 3960 3961 3962
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
3963 3964
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
3965 3966 3967
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
3968
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
3969 3970 3971
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
3972 3973
};

3974 3975 3976
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3977
	enum pipe pipe;
3978

3979 3980
	for_each_pipe(pipe) {
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3981

3982 3983
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
3984 3985 3986 3987
		init_waitqueue_head(&pipe_crc->wq);
	}
}

3988
int i915_debugfs_init(struct drm_minor *minor)
3989
{
3990
	int ret, i;
3991

3992
	ret = i915_forcewake_create(minor->debugfs_root, minor);
3993 3994
	if (ret)
		return ret;
3995

3996 3997 3998 3999 4000 4001
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

4002 4003 4004 4005 4006 4007 4008
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4009

4010 4011
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4012 4013 4014
					minor->debugfs_root, minor);
}

4015
void i915_debugfs_cleanup(struct drm_minor *minor)
4016
{
4017 4018
	int i;

4019 4020
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4021

4022 4023
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
4024

D
Daniel Vetter 已提交
4025
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4026 4027 4028 4029 4030 4031
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

4032 4033 4034 4035 4036 4037
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4038
}