msm_iommu.c 20.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
3 4
 *
 * Author: Stepan Moskovchenko <stepanm@codeaurora.org>
S
Stepan Moskovchenko 已提交
5 6 7 8
 */

#define pr_fmt(fmt)	KBUILD_MODNAME ": " fmt
#include <linux/kernel.h>
9
#include <linux/init.h>
S
Stepan Moskovchenko 已提交
10 11 12
#include <linux/platform_device.h>
#include <linux/errno.h>
#include <linux/io.h>
13
#include <linux/io-pgtable.h>
S
Stepan Moskovchenko 已提交
14 15 16 17 18
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/spinlock.h>
#include <linux/slab.h>
#include <linux/iommu.h>
19
#include <linux/clk.h>
20
#include <linux/err.h>
21
#include <linux/of_iommu.h>
S
Stepan Moskovchenko 已提交
22 23

#include <asm/cacheflush.h>
24
#include <linux/sizes.h>
S
Stepan Moskovchenko 已提交
25

26 27
#include "msm_iommu_hw-8xxx.h"
#include "msm_iommu.h"
S
Stepan Moskovchenko 已提交
28

29 30 31 32 33
#define MRC(reg, processor, op1, crn, crm, op2)				\
__asm__ __volatile__ (							\
"   mrc   "   #processor "," #op1 ", %0,"  #crn "," #crm "," #op2 "\n"  \
: "=r" (reg))

34 35 36
/* bitmap of the page sizes currently supported */
#define MSM_IOMMU_PGSIZES	(SZ_4K | SZ_64K | SZ_1M | SZ_16M)

S
Stepan Moskovchenko 已提交
37
DEFINE_SPINLOCK(msm_iommu_lock);
S
Sricharan R 已提交
38
static LIST_HEAD(qcom_iommu_devices);
39
static struct iommu_ops msm_iommu_ops;
S
Stepan Moskovchenko 已提交
40 41 42

struct msm_priv {
	struct list_head list_attached;
43
	struct iommu_domain domain;
44 45 46 47
	struct io_pgtable_cfg	cfg;
	struct io_pgtable_ops	*iop;
	struct device		*dev;
	spinlock_t		pgtlock; /* pagetable lock */
S
Stepan Moskovchenko 已提交
48 49
};

50 51 52 53 54
static struct msm_priv *to_msm_priv(struct iommu_domain *dom)
{
	return container_of(dom, struct msm_priv, domain);
}

S
Sricharan R 已提交
55
static int __enable_clocks(struct msm_iommu_dev *iommu)
56 57 58
{
	int ret;

S
Sricharan R 已提交
59
	ret = clk_enable(iommu->pclk);
60 61 62
	if (ret)
		goto fail;

S
Sricharan R 已提交
63 64
	if (iommu->clk) {
		ret = clk_enable(iommu->clk);
65
		if (ret)
S
Sricharan R 已提交
66
			clk_disable(iommu->pclk);
67 68 69 70 71
	}
fail:
	return ret;
}

S
Sricharan R 已提交
72
static void __disable_clocks(struct msm_iommu_dev *iommu)
73
{
S
Sricharan R 已提交
74 75 76
	if (iommu->clk)
		clk_disable(iommu->clk);
	clk_disable(iommu->pclk);
77 78
}

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
static void msm_iommu_reset(void __iomem *base, int ncb)
{
	int ctx;

	SET_RPUE(base, 0);
	SET_RPUEIE(base, 0);
	SET_ESRRESTORE(base, 0);
	SET_TBE(base, 0);
	SET_CR(base, 0);
	SET_SPDMBE(base, 0);
	SET_TESTBUSCR(base, 0);
	SET_TLBRSW(base, 0);
	SET_GLOBAL_TLBIALL(base, 0);
	SET_RPU_ACR(base, 0);
	SET_TLBLKCRWE(base, 1);

	for (ctx = 0; ctx < ncb; ctx++) {
		SET_BPRCOSH(base, ctx, 0);
		SET_BPRCISH(base, ctx, 0);
		SET_BPRCNSH(base, ctx, 0);
		SET_BPSHCFG(base, ctx, 0);
		SET_BPMTCFG(base, ctx, 0);
		SET_ACTLR(base, ctx, 0);
		SET_SCTLR(base, ctx, 0);
		SET_FSRRESTORE(base, ctx, 0);
		SET_TTBR0(base, ctx, 0);
		SET_TTBR1(base, ctx, 0);
		SET_TTBCR(base, ctx, 0);
		SET_BFBCR(base, ctx, 0);
		SET_PAR(base, ctx, 0);
		SET_FAR(base, ctx, 0);
		SET_CTX_TLBIALL(base, ctx, 0);
		SET_TLBFLPTER(base, ctx, 0);
		SET_TLBSLPTER(base, ctx, 0);
		SET_TLBLKCR(base, ctx, 0);
		SET_CONTEXTIDR(base, ctx, 0);
	}
}

118
static void __flush_iotlb(void *cookie)
S
Stepan Moskovchenko 已提交
119
{
120
	struct msm_priv *priv = cookie;
S
Sricharan R 已提交
121 122
	struct msm_iommu_dev *iommu = NULL;
	struct msm_iommu_ctx_dev *master;
123
	int ret = 0;
S
Sricharan R 已提交
124

125 126 127 128
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
		if (ret)
			goto fail;
S
Stepan Moskovchenko 已提交
129

130 131
		list_for_each_entry(master, &iommu->ctx_list, list)
			SET_CTX_TLBIALL(iommu->base, master->num, 0);
S
Stepan Moskovchenko 已提交
132

133
		__disable_clocks(iommu);
134
	}
135 136 137 138 139 140 141 142 143 144 145 146
fail:
	return;
}

static void __flush_iotlb_range(unsigned long iova, size_t size,
				size_t granule, bool leaf, void *cookie)
{
	struct msm_priv *priv = cookie;
	struct msm_iommu_dev *iommu = NULL;
	struct msm_iommu_ctx_dev *master;
	int ret = 0;
	int temp_size;
S
Stepan Moskovchenko 已提交
147

S
Sricharan R 已提交
148 149
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
150 151 152
		if (ret)
			goto fail;

153 154 155 156 157 158 159 160 161 162
		list_for_each_entry(master, &iommu->ctx_list, list) {
			temp_size = size;
			do {
				iova &= TLBIVA_VA;
				iova |= GET_CONTEXTIDR_ASID(iommu->base,
							    master->num);
				SET_TLBIVA(iommu->base, master->num, iova);
				iova += granule;
			} while (temp_size -= granule);
		}
S
Sricharan R 已提交
163 164

		__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
165
	}
166

167
fail:
168
	return;
S
Stepan Moskovchenko 已提交
169 170
}

171 172 173 174 175 176 177 178 179 180
static void __flush_iotlb_sync(void *cookie)
{
	/*
	 * Nothing is needed here, the barrier to guarantee
	 * completion of the tlb sync operation is implicitly
	 * taken care when the iommu client does a writel before
	 * kick starting the other master.
	 */
}

181 182 183 184 185 186 187 188 189 190 191 192 193 194
static void __flush_iotlb_walk(unsigned long iova, size_t size,
			       size_t granule, void *cookie)
{
	__flush_iotlb_range(iova, size, granule, false, cookie);
	__flush_iotlb_sync(cookie);
}

static void __flush_iotlb_leaf(unsigned long iova, size_t size,
			       size_t granule, void *cookie)
{
	__flush_iotlb_range(iova, size, granule, true, cookie);
	__flush_iotlb_sync(cookie);
}

195
static const struct iommu_flush_ops msm_iommu_flush_ops = {
196
	.tlb_flush_all = __flush_iotlb,
197 198
	.tlb_flush_walk = __flush_iotlb_walk,
	.tlb_flush_leaf = __flush_iotlb_leaf,
199 200 201 202
	.tlb_add_flush = __flush_iotlb_range,
	.tlb_sync = __flush_iotlb_sync,
};

S
Sricharan R 已提交
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
static int msm_iommu_alloc_ctx(unsigned long *map, int start, int end)
{
	int idx;

	do {
		idx = find_next_zero_bit(map, end, start);
		if (idx == end)
			return -ENOSPC;
	} while (test_and_set_bit(idx, map));

	return idx;
}

static void msm_iommu_free_ctx(unsigned long *map, int idx)
{
	clear_bit(idx, map);
}

static void config_mids(struct msm_iommu_dev *iommu,
			struct msm_iommu_ctx_dev *master)
{
	int mid, ctx, i;

	for (i = 0; i < master->num_mids; i++) {
		mid = master->mids[i];
		ctx = master->num;

		SET_M2VCBR_N(iommu->base, mid, 0);
		SET_CBACR_N(iommu->base, ctx, 0);

		/* Set VMID = 0 */
		SET_VMID(iommu->base, mid, 0);

		/* Set the context number for that MID to this context */
		SET_CBNDX(iommu->base, mid, ctx);

		/* Set MID associated with this context bank to 0*/
		SET_CBVMID(iommu->base, ctx, 0);

		/* Set the ASID for TLB tagging for this context */
		SET_CONTEXTIDR_ASID(iommu->base, ctx, ctx);

		/* Set security bit override to be Non-secure */
		SET_NSCFG(iommu->base, mid, 3);
	}
}

S
Stepan Moskovchenko 已提交
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
static void __reset_context(void __iomem *base, int ctx)
{
	SET_BPRCOSH(base, ctx, 0);
	SET_BPRCISH(base, ctx, 0);
	SET_BPRCNSH(base, ctx, 0);
	SET_BPSHCFG(base, ctx, 0);
	SET_BPMTCFG(base, ctx, 0);
	SET_ACTLR(base, ctx, 0);
	SET_SCTLR(base, ctx, 0);
	SET_FSRRESTORE(base, ctx, 0);
	SET_TTBR0(base, ctx, 0);
	SET_TTBR1(base, ctx, 0);
	SET_TTBCR(base, ctx, 0);
	SET_BFBCR(base, ctx, 0);
	SET_PAR(base, ctx, 0);
	SET_FAR(base, ctx, 0);
	SET_CTX_TLBIALL(base, ctx, 0);
	SET_TLBFLPTER(base, ctx, 0);
	SET_TLBSLPTER(base, ctx, 0);
	SET_TLBLKCR(base, ctx, 0);
}

272 273
static void __program_context(void __iomem *base, int ctx,
			      struct msm_priv *priv)
S
Stepan Moskovchenko 已提交
274 275 276
{
	__reset_context(base, ctx);

277 278 279 280
	/* Turn on TEX Remap */
	SET_TRE(base, ctx, 1);
	SET_AFE(base, ctx, 1);

S
Stepan Moskovchenko 已提交
281 282 283 284 285 286 287
	/* Set up HTW mode */
	/* TLB miss configuration: perform HTW on miss */
	SET_TLBMCFG(base, ctx, 0x3);

	/* V2P configuration: HTW for access */
	SET_V2PCFG(base, ctx, 0x3);

288 289 290 291 292 293 294
	SET_TTBCR(base, ctx, priv->cfg.arm_v7s_cfg.tcr);
	SET_TTBR0(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[0]);
	SET_TTBR1(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[1]);

	/* Set prrr and nmrr */
	SET_PRRR(base, ctx, priv->cfg.arm_v7s_cfg.prrr);
	SET_NMRR(base, ctx, priv->cfg.arm_v7s_cfg.nmrr);
S
Stepan Moskovchenko 已提交
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319

	/* Invalidate the TLB for this context */
	SET_CTX_TLBIALL(base, ctx, 0);

	/* Set interrupt number to "secure" interrupt */
	SET_IRPTNDX(base, ctx, 0);

	/* Enable context fault interrupt */
	SET_CFEIE(base, ctx, 1);

	/* Stall access on a context fault and let the handler deal with it */
	SET_CFCFG(base, ctx, 1);

	/* Redirect all cacheable requests to L2 slave port. */
	SET_RCISH(base, ctx, 1);
	SET_RCOSH(base, ctx, 1);
	SET_RCNSH(base, ctx, 1);

	/* Turn on BFB prefetch */
	SET_BFBDFE(base, ctx, 1);

	/* Enable the MMU */
	SET_M(base, ctx, 1);
}

320
static struct iommu_domain *msm_iommu_domain_alloc(unsigned type)
S
Stepan Moskovchenko 已提交
321
{
322
	struct msm_priv *priv;
S
Stepan Moskovchenko 已提交
323

324 325 326 327
	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;

	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
S
Stepan Moskovchenko 已提交
328 329 330 331
	if (!priv)
		goto fail_nomem;

	INIT_LIST_HEAD(&priv->list_attached);
332

333 334 335
	priv->domain.geometry.aperture_start = 0;
	priv->domain.geometry.aperture_end   = (1ULL << 32) - 1;
	priv->domain.geometry.force_aperture = true;
336

337
	return &priv->domain;
S
Stepan Moskovchenko 已提交
338 339 340

fail_nomem:
	kfree(priv);
341
	return NULL;
S
Stepan Moskovchenko 已提交
342 343
}

344
static void msm_iommu_domain_free(struct iommu_domain *domain)
S
Stepan Moskovchenko 已提交
345 346 347 348 349
{
	struct msm_priv *priv;
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
350
	priv = to_msm_priv(domain);
351 352 353
	kfree(priv);
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
}
S
Stepan Moskovchenko 已提交
354

355 356 357
static int msm_iommu_domain_config(struct msm_priv *priv)
{
	spin_lock_init(&priv->pgtlock);
S
Stepan Moskovchenko 已提交
358

359 360 361 362 363
	priv->cfg = (struct io_pgtable_cfg) {
		.quirks = IO_PGTABLE_QUIRK_TLBI_ON_MAP,
		.pgsize_bitmap = msm_iommu_ops.pgsize_bitmap,
		.ias = 32,
		.oas = 32,
364
		.tlb = &msm_iommu_flush_ops,
365 366
		.iommu_dev = priv->dev,
	};
S
Stepan Moskovchenko 已提交
367

368 369 370 371 372
	priv->iop = alloc_io_pgtable_ops(ARM_V7S, &priv->cfg, priv);
	if (!priv->iop) {
		dev_err(priv->dev, "Failed to allocate pgtable\n");
		return -EINVAL;
	}
S
Stepan Moskovchenko 已提交
373

374 375 376
	msm_iommu_ops.pgsize_bitmap = priv->cfg.pgsize_bitmap;

	return 0;
S
Stepan Moskovchenko 已提交
377 378
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
/* Must be called under msm_iommu_lock */
static struct msm_iommu_dev *find_iommu_for_dev(struct device *dev)
{
	struct msm_iommu_dev *iommu, *ret = NULL;
	struct msm_iommu_ctx_dev *master;

	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
		master = list_first_entry(&iommu->ctx_list,
					  struct msm_iommu_ctx_dev,
					  list);
		if (master->of_node == dev->of_node) {
			ret = iommu;
			break;
		}
	}

	return ret;
}

static int msm_iommu_add_device(struct device *dev)
{
	struct msm_iommu_dev *iommu;
401
	struct iommu_group *group;
402 403 404 405
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	iommu = find_iommu_for_dev(dev);
406 407
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

408 409 410
	if (iommu)
		iommu_device_link(&iommu->iommu, dev);
	else
411
		return -ENODEV;
412 413 414 415 416 417 418 419

	group = iommu_group_get_for_dev(dev);
	if (IS_ERR(group))
		return PTR_ERR(group);

	iommu_group_put(group);

	return 0;
420 421 422 423 424 425 426 427 428
}

static void msm_iommu_remove_device(struct device *dev)
{
	struct msm_iommu_dev *iommu;
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	iommu = find_iommu_for_dev(dev);
429 430
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

431 432 433
	if (iommu)
		iommu_device_unlink(&iommu->iommu, dev);

434
	iommu_group_remove_device(dev);
435 436
}

S
Stepan Moskovchenko 已提交
437 438 439 440
static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
{
	int ret = 0;
	unsigned long flags;
S
Sricharan R 已提交
441 442 443
	struct msm_iommu_dev *iommu;
	struct msm_priv *priv = to_msm_priv(domain);
	struct msm_iommu_ctx_dev *master;
S
Stepan Moskovchenko 已提交
444

445 446 447
	priv->dev = dev;
	msm_iommu_domain_config(priv);

S
Stepan Moskovchenko 已提交
448
	spin_lock_irqsave(&msm_iommu_lock, flags);
S
Sricharan R 已提交
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
		master = list_first_entry(&iommu->ctx_list,
					  struct msm_iommu_ctx_dev,
					  list);
		if (master->of_node == dev->of_node) {
			ret = __enable_clocks(iommu);
			if (ret)
				goto fail;

			list_for_each_entry(master, &iommu->ctx_list, list) {
				if (master->num) {
					dev_err(dev, "domain already attached");
					ret = -EEXIST;
					goto fail;
				}
				master->num =
					msm_iommu_alloc_ctx(iommu->context_map,
							    0, iommu->ncb);
J
Julia Lawall 已提交
467 468 469 470
				if (IS_ERR_VALUE(master->num)) {
					ret = -ENODEV;
					goto fail;
				}
S
Sricharan R 已提交
471 472
				config_mids(iommu, master);
				__program_context(iommu->base, master->num,
473
						  priv);
S
Sricharan R 已提交
474 475 476
			}
			__disable_clocks(iommu);
			list_add(&iommu->dom_node, &priv->list_attached);
S
Stepan Moskovchenko 已提交
477
		}
S
Sricharan R 已提交
478
	}
S
Stepan Moskovchenko 已提交
479 480 481

fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
S
Sricharan R 已提交
482

S
Stepan Moskovchenko 已提交
483 484 485 486 487 488
	return ret;
}

static void msm_iommu_detach_dev(struct iommu_domain *domain,
				 struct device *dev)
{
S
Sricharan R 已提交
489
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
490
	unsigned long flags;
S
Sricharan R 已提交
491 492
	struct msm_iommu_dev *iommu;
	struct msm_iommu_ctx_dev *master;
493
	int ret;
S
Stepan Moskovchenko 已提交
494

495
	free_io_pgtable_ops(priv->iop);
496

497
	spin_lock_irqsave(&msm_iommu_lock, flags);
S
Sricharan R 已提交
498 499 500 501
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
		if (ret)
			goto fail;
S
Stepan Moskovchenko 已提交
502

S
Sricharan R 已提交
503 504 505 506 507 508
		list_for_each_entry(master, &iommu->ctx_list, list) {
			msm_iommu_free_ctx(iommu->context_map, master->num);
			__reset_context(iommu->base, master->num);
		}
		__disable_clocks(iommu);
	}
S
Stepan Moskovchenko 已提交
509 510 511 512
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
}

513
static int msm_iommu_map(struct iommu_domain *domain, unsigned long iova,
514
			 phys_addr_t pa, size_t len, int prot)
S
Stepan Moskovchenko 已提交
515
{
516
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
517
	unsigned long flags;
518
	int ret;
S
Stepan Moskovchenko 已提交
519

520 521 522
	spin_lock_irqsave(&priv->pgtlock, flags);
	ret = priv->iop->map(priv->iop, iova, pa, len, prot);
	spin_unlock_irqrestore(&priv->pgtlock, flags);
S
Stepan Moskovchenko 已提交
523 524 525 526

	return ret;
}

527
static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
528
			      size_t len, struct iommu_iotlb_gather *gather)
S
Stepan Moskovchenko 已提交
529
{
530
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
531 532
	unsigned long flags;

533 534 535
	spin_lock_irqsave(&priv->pgtlock, flags);
	len = priv->iop->unmap(priv->iop, iova, len);
	spin_unlock_irqrestore(&priv->pgtlock, flags);
S
Stepan Moskovchenko 已提交
536

537
	return len;
S
Stepan Moskovchenko 已提交
538 539 540
}

static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
541
					  dma_addr_t va)
S
Stepan Moskovchenko 已提交
542 543
{
	struct msm_priv *priv;
S
Sricharan R 已提交
544 545
	struct msm_iommu_dev *iommu;
	struct msm_iommu_ctx_dev *master;
S
Stepan Moskovchenko 已提交
546 547 548 549 550 551
	unsigned int par;
	unsigned long flags;
	phys_addr_t ret = 0;

	spin_lock_irqsave(&msm_iommu_lock, flags);

552
	priv = to_msm_priv(domain);
S
Sricharan R 已提交
553 554
	iommu = list_first_entry(&priv->list_attached,
				 struct msm_iommu_dev, dom_node);
S
Stepan Moskovchenko 已提交
555

S
Sricharan R 已提交
556 557
	if (list_empty(&iommu->ctx_list))
		goto fail;
S
Stepan Moskovchenko 已提交
558

S
Sricharan R 已提交
559 560 561 562
	master = list_first_entry(&iommu->ctx_list,
				  struct msm_iommu_ctx_dev, list);
	if (!master)
		goto fail;
S
Stepan Moskovchenko 已提交
563

S
Sricharan R 已提交
564
	ret = __enable_clocks(iommu);
565 566 567
	if (ret)
		goto fail;

S
Stepan Moskovchenko 已提交
568
	/* Invalidate context TLB */
S
Sricharan R 已提交
569 570
	SET_CTX_TLBIALL(iommu->base, master->num, 0);
	SET_V2PPR(iommu->base, master->num, va & V2Pxx_VA);
S
Stepan Moskovchenko 已提交
571

S
Sricharan R 已提交
572
	par = GET_PAR(iommu->base, master->num);
S
Stepan Moskovchenko 已提交
573 574

	/* We are dealing with a supersection */
S
Sricharan R 已提交
575
	if (GET_NOFAULT_SS(iommu->base, master->num))
S
Stepan Moskovchenko 已提交
576 577 578 579
		ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
	else	/* Upper 20 bits from PAR, lower 12 from VA */
		ret = (par & 0xFFFFF000) | (va & 0x00000FFF);

S
Sricharan R 已提交
580
	if (GET_FAULT(iommu->base, master->num))
581 582
		ret = 0;

S
Sricharan R 已提交
583
	__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
584 585 586 587 588
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
	return ret;
}

589
static bool msm_iommu_capable(enum iommu_cap cap)
S
Stepan Moskovchenko 已提交
590
{
591
	return false;
S
Stepan Moskovchenko 已提交
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
}

static void print_ctx_regs(void __iomem *base, int ctx)
{
	unsigned int fsr = GET_FSR(base, ctx);
	pr_err("FAR    = %08x    PAR    = %08x\n",
	       GET_FAR(base, ctx), GET_PAR(base, ctx));
	pr_err("FSR    = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr,
			(fsr & 0x02) ? "TF " : "",
			(fsr & 0x04) ? "AFF " : "",
			(fsr & 0x08) ? "APF " : "",
			(fsr & 0x10) ? "TLBMF " : "",
			(fsr & 0x20) ? "HTWDEEF " : "",
			(fsr & 0x40) ? "HTWSEEF " : "",
			(fsr & 0x80) ? "MHF " : "",
			(fsr & 0x10000) ? "SL " : "",
			(fsr & 0x40000000) ? "SS " : "",
			(fsr & 0x80000000) ? "MULTI " : "");

	pr_err("FSYNR0 = %08x    FSYNR1 = %08x\n",
	       GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
	pr_err("TTBR0  = %08x    TTBR1  = %08x\n",
	       GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
	pr_err("SCTLR  = %08x    ACTLR  = %08x\n",
	       GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static void insert_iommu_master(struct device *dev,
				struct msm_iommu_dev **iommu,
				struct of_phandle_args *spec)
{
	struct msm_iommu_ctx_dev *master = dev->archdata.iommu;
	int sid;

	if (list_empty(&(*iommu)->ctx_list)) {
		master = kzalloc(sizeof(*master), GFP_ATOMIC);
		master->of_node = dev->of_node;
		list_add(&master->list, &(*iommu)->ctx_list);
		dev->archdata.iommu = master;
	}

	for (sid = 0; sid < master->num_mids; sid++)
		if (master->mids[sid] == spec->args[0]) {
			dev_warn(dev, "Stream ID 0x%hx repeated; ignoring\n",
				 sid);
			return;
		}

	master->mids[master->num_mids++] = spec->args[0];
}

static int qcom_iommu_of_xlate(struct device *dev,
			       struct of_phandle_args *spec)
{
	struct msm_iommu_dev *iommu;
	unsigned long flags;
	int ret = 0;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node)
		if (iommu->dev->of_node == spec->np)
			break;

	if (!iommu || iommu->dev->of_node != spec->np) {
		ret = -ENODEV;
		goto fail;
	}

	insert_iommu_master(dev, &iommu, spec);
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

	return ret;
}

S
Stepan Moskovchenko 已提交
667 668
irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id)
{
S
Sricharan R 已提交
669
	struct msm_iommu_dev *iommu = dev_id;
670
	unsigned int fsr;
671
	int i, ret;
S
Stepan Moskovchenko 已提交
672 673 674

	spin_lock(&msm_iommu_lock);

S
Sricharan R 已提交
675
	if (!iommu) {
S
Stepan Moskovchenko 已提交
676 677 678 679 680
		pr_err("Invalid device ID in context interrupt handler\n");
		goto fail;
	}

	pr_err("Unexpected IOMMU page fault!\n");
S
Sricharan R 已提交
681
	pr_err("base = %08x\n", (unsigned int)iommu->base);
S
Stepan Moskovchenko 已提交
682

S
Sricharan R 已提交
683
	ret = __enable_clocks(iommu);
684 685 686
	if (ret)
		goto fail;

S
Sricharan R 已提交
687 688
	for (i = 0; i < iommu->ncb; i++) {
		fsr = GET_FSR(iommu->base, i);
S
Stepan Moskovchenko 已提交
689 690 691
		if (fsr) {
			pr_err("Fault occurred in context %d.\n", i);
			pr_err("Interesting registers:\n");
S
Sricharan R 已提交
692 693
			print_ctx_regs(iommu->base, i);
			SET_FSR(iommu->base, i, 0x4000000F);
S
Stepan Moskovchenko 已提交
694 695
		}
	}
S
Sricharan R 已提交
696
	__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
697 698 699 700 701
fail:
	spin_unlock(&msm_iommu_lock);
	return 0;
}

702
static struct iommu_ops msm_iommu_ops = {
703
	.capable = msm_iommu_capable,
704 705
	.domain_alloc = msm_iommu_domain_alloc,
	.domain_free = msm_iommu_domain_free,
S
Stepan Moskovchenko 已提交
706 707 708 709 710
	.attach_dev = msm_iommu_attach_dev,
	.detach_dev = msm_iommu_detach_dev,
	.map = msm_iommu_map,
	.unmap = msm_iommu_unmap,
	.iova_to_phys = msm_iommu_iova_to_phys,
711 712
	.add_device = msm_iommu_add_device,
	.remove_device = msm_iommu_remove_device,
713
	.device_group = generic_device_group,
714
	.pgsize_bitmap = MSM_IOMMU_PGSIZES,
715
	.of_xlate = qcom_iommu_of_xlate,
S
Stepan Moskovchenko 已提交
716 717
};

718 719 720
static int msm_iommu_probe(struct platform_device *pdev)
{
	struct resource *r;
721
	resource_size_t ioaddr;
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
	struct msm_iommu_dev *iommu;
	int ret, par, val;

	iommu = devm_kzalloc(&pdev->dev, sizeof(*iommu), GFP_KERNEL);
	if (!iommu)
		return -ENODEV;

	iommu->dev = &pdev->dev;
	INIT_LIST_HEAD(&iommu->ctx_list);

	iommu->pclk = devm_clk_get(iommu->dev, "smmu_pclk");
	if (IS_ERR(iommu->pclk)) {
		dev_err(iommu->dev, "could not get smmu_pclk\n");
		return PTR_ERR(iommu->pclk);
	}

	ret = clk_prepare(iommu->pclk);
	if (ret) {
		dev_err(iommu->dev, "could not prepare smmu_pclk\n");
		return ret;
	}

	iommu->clk = devm_clk_get(iommu->dev, "iommu_clk");
	if (IS_ERR(iommu->clk)) {
		dev_err(iommu->dev, "could not get iommu_clk\n");
		clk_unprepare(iommu->pclk);
		return PTR_ERR(iommu->clk);
	}

	ret = clk_prepare(iommu->clk);
	if (ret) {
		dev_err(iommu->dev, "could not prepare iommu_clk\n");
		clk_unprepare(iommu->pclk);
		return ret;
	}

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	iommu->base = devm_ioremap_resource(iommu->dev, r);
	if (IS_ERR(iommu->base)) {
		dev_err(iommu->dev, "could not get iommu base\n");
		ret = PTR_ERR(iommu->base);
		goto fail;
	}
765
	ioaddr = r->start;
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806

	iommu->irq = platform_get_irq(pdev, 0);
	if (iommu->irq < 0) {
		dev_err(iommu->dev, "could not get iommu irq\n");
		ret = -ENODEV;
		goto fail;
	}

	ret = of_property_read_u32(iommu->dev->of_node, "qcom,ncb", &val);
	if (ret) {
		dev_err(iommu->dev, "could not get ncb\n");
		goto fail;
	}
	iommu->ncb = val;

	msm_iommu_reset(iommu->base, iommu->ncb);
	SET_M(iommu->base, 0, 1);
	SET_PAR(iommu->base, 0, 0);
	SET_V2PCFG(iommu->base, 0, 1);
	SET_V2PPR(iommu->base, 0, 0);
	par = GET_PAR(iommu->base, 0);
	SET_V2PCFG(iommu->base, 0, 0);
	SET_M(iommu->base, 0, 0);

	if (!par) {
		pr_err("Invalid PAR value detected\n");
		ret = -ENODEV;
		goto fail;
	}

	ret = devm_request_threaded_irq(iommu->dev, iommu->irq, NULL,
					msm_iommu_fault_handler,
					IRQF_ONESHOT | IRQF_SHARED,
					"msm_iommu_secure_irpt_handler",
					iommu);
	if (ret) {
		pr_err("Request IRQ %d failed with ret=%d\n", iommu->irq, ret);
		goto fail;
	}

	list_add(&iommu->dev_node, &qcom_iommu_devices);
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823

	ret = iommu_device_sysfs_add(&iommu->iommu, iommu->dev, NULL,
				     "msm-smmu.%pa", &ioaddr);
	if (ret) {
		pr_err("Could not add msm-smmu at %pa to sysfs\n", &ioaddr);
		goto fail;
	}

	iommu_device_set_ops(&iommu->iommu, &msm_iommu_ops);
	iommu_device_set_fwnode(&iommu->iommu, &pdev->dev.of_node->fwnode);

	ret = iommu_device_register(&iommu->iommu);
	if (ret) {
		pr_err("Could not register msm-smmu at %pa\n", &ioaddr);
		goto fail;
	}

R
Robin Murphy 已提交
824 825
	bus_set_iommu(&platform_bus_type, &msm_iommu_ops);

826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
	pr_info("device mapped at %p, irq %d with %d ctx banks\n",
		iommu->base, iommu->irq, iommu->ncb);

	return ret;
fail:
	clk_unprepare(iommu->clk);
	clk_unprepare(iommu->pclk);
	return ret;
}

static const struct of_device_id msm_iommu_dt_match[] = {
	{ .compatible = "qcom,apq8064-iommu" },
	{}
};

static int msm_iommu_remove(struct platform_device *pdev)
{
	struct msm_iommu_dev *iommu = platform_get_drvdata(pdev);

	clk_unprepare(iommu->clk);
	clk_unprepare(iommu->pclk);
	return 0;
}

static struct platform_driver msm_iommu_driver = {
	.driver = {
		.name	= "msm_iommu",
		.of_match_table = msm_iommu_dt_match,
	},
	.probe		= msm_iommu_probe,
	.remove		= msm_iommu_remove,
};

static int __init msm_iommu_driver_init(void)
{
	int ret;

	ret = platform_driver_register(&msm_iommu_driver);
	if (ret != 0)
		pr_err("Failed to register IOMMU driver\n");

	return ret;
}
subsys_initcall(msm_iommu_driver_init);