msm_iommu.c 19.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
3 4
 *
 * Author: Stepan Moskovchenko <stepanm@codeaurora.org>
S
Stepan Moskovchenko 已提交
5 6 7 8
 */

#define pr_fmt(fmt)	KBUILD_MODNAME ": " fmt
#include <linux/kernel.h>
9
#include <linux/init.h>
S
Stepan Moskovchenko 已提交
10 11 12
#include <linux/platform_device.h>
#include <linux/errno.h>
#include <linux/io.h>
13
#include <linux/io-pgtable.h>
S
Stepan Moskovchenko 已提交
14 15 16 17 18
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/spinlock.h>
#include <linux/slab.h>
#include <linux/iommu.h>
19
#include <linux/clk.h>
20
#include <linux/err.h>
21
#include <linux/of_iommu.h>
S
Stepan Moskovchenko 已提交
22 23

#include <asm/cacheflush.h>
24
#include <linux/sizes.h>
S
Stepan Moskovchenko 已提交
25

26 27
#include "msm_iommu_hw-8xxx.h"
#include "msm_iommu.h"
S
Stepan Moskovchenko 已提交
28

29 30 31 32 33
#define MRC(reg, processor, op1, crn, crm, op2)				\
__asm__ __volatile__ (							\
"   mrc   "   #processor "," #op1 ", %0,"  #crn "," #crm "," #op2 "\n"  \
: "=r" (reg))

34 35 36
/* bitmap of the page sizes currently supported */
#define MSM_IOMMU_PGSIZES	(SZ_4K | SZ_64K | SZ_1M | SZ_16M)

S
Stepan Moskovchenko 已提交
37
DEFINE_SPINLOCK(msm_iommu_lock);
S
Sricharan R 已提交
38
static LIST_HEAD(qcom_iommu_devices);
39
static struct iommu_ops msm_iommu_ops;
S
Stepan Moskovchenko 已提交
40 41 42

struct msm_priv {
	struct list_head list_attached;
43
	struct iommu_domain domain;
44 45 46 47
	struct io_pgtable_cfg	cfg;
	struct io_pgtable_ops	*iop;
	struct device		*dev;
	spinlock_t		pgtlock; /* pagetable lock */
S
Stepan Moskovchenko 已提交
48 49
};

50 51 52 53 54
static struct msm_priv *to_msm_priv(struct iommu_domain *dom)
{
	return container_of(dom, struct msm_priv, domain);
}

S
Sricharan R 已提交
55
static int __enable_clocks(struct msm_iommu_dev *iommu)
56 57 58
{
	int ret;

S
Sricharan R 已提交
59
	ret = clk_enable(iommu->pclk);
60 61 62
	if (ret)
		goto fail;

S
Sricharan R 已提交
63 64
	if (iommu->clk) {
		ret = clk_enable(iommu->clk);
65
		if (ret)
S
Sricharan R 已提交
66
			clk_disable(iommu->pclk);
67 68 69 70 71
	}
fail:
	return ret;
}

S
Sricharan R 已提交
72
static void __disable_clocks(struct msm_iommu_dev *iommu)
73
{
S
Sricharan R 已提交
74 75 76
	if (iommu->clk)
		clk_disable(iommu->clk);
	clk_disable(iommu->pclk);
77 78
}

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
static void msm_iommu_reset(void __iomem *base, int ncb)
{
	int ctx;

	SET_RPUE(base, 0);
	SET_RPUEIE(base, 0);
	SET_ESRRESTORE(base, 0);
	SET_TBE(base, 0);
	SET_CR(base, 0);
	SET_SPDMBE(base, 0);
	SET_TESTBUSCR(base, 0);
	SET_TLBRSW(base, 0);
	SET_GLOBAL_TLBIALL(base, 0);
	SET_RPU_ACR(base, 0);
	SET_TLBLKCRWE(base, 1);

	for (ctx = 0; ctx < ncb; ctx++) {
		SET_BPRCOSH(base, ctx, 0);
		SET_BPRCISH(base, ctx, 0);
		SET_BPRCNSH(base, ctx, 0);
		SET_BPSHCFG(base, ctx, 0);
		SET_BPMTCFG(base, ctx, 0);
		SET_ACTLR(base, ctx, 0);
		SET_SCTLR(base, ctx, 0);
		SET_FSRRESTORE(base, ctx, 0);
		SET_TTBR0(base, ctx, 0);
		SET_TTBR1(base, ctx, 0);
		SET_TTBCR(base, ctx, 0);
		SET_BFBCR(base, ctx, 0);
		SET_PAR(base, ctx, 0);
		SET_FAR(base, ctx, 0);
		SET_CTX_TLBIALL(base, ctx, 0);
		SET_TLBFLPTER(base, ctx, 0);
		SET_TLBSLPTER(base, ctx, 0);
		SET_TLBLKCR(base, ctx, 0);
		SET_CONTEXTIDR(base, ctx, 0);
	}
}

118
static void __flush_iotlb(void *cookie)
S
Stepan Moskovchenko 已提交
119
{
120
	struct msm_priv *priv = cookie;
S
Sricharan R 已提交
121 122
	struct msm_iommu_dev *iommu = NULL;
	struct msm_iommu_ctx_dev *master;
123
	int ret = 0;
S
Sricharan R 已提交
124

125 126 127 128
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
		if (ret)
			goto fail;
S
Stepan Moskovchenko 已提交
129

130 131
		list_for_each_entry(master, &iommu->ctx_list, list)
			SET_CTX_TLBIALL(iommu->base, master->num, 0);
S
Stepan Moskovchenko 已提交
132

133
		__disable_clocks(iommu);
134
	}
135 136 137 138 139 140 141 142 143 144 145 146
fail:
	return;
}

static void __flush_iotlb_range(unsigned long iova, size_t size,
				size_t granule, bool leaf, void *cookie)
{
	struct msm_priv *priv = cookie;
	struct msm_iommu_dev *iommu = NULL;
	struct msm_iommu_ctx_dev *master;
	int ret = 0;
	int temp_size;
S
Stepan Moskovchenko 已提交
147

S
Sricharan R 已提交
148 149
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
150 151 152
		if (ret)
			goto fail;

153 154 155 156 157 158 159 160 161 162
		list_for_each_entry(master, &iommu->ctx_list, list) {
			temp_size = size;
			do {
				iova &= TLBIVA_VA;
				iova |= GET_CONTEXTIDR_ASID(iommu->base,
							    master->num);
				SET_TLBIVA(iommu->base, master->num, iova);
				iova += granule;
			} while (temp_size -= granule);
		}
S
Sricharan R 已提交
163 164

		__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
165
	}
166

167
fail:
168
	return;
S
Stepan Moskovchenko 已提交
169 170
}

171 172 173 174 175 176 177 178 179 180
static void __flush_iotlb_sync(void *cookie)
{
	/*
	 * Nothing is needed here, the barrier to guarantee
	 * completion of the tlb sync operation is implicitly
	 * taken care when the iommu client does a writel before
	 * kick starting the other master.
	 */
}

181
static const struct iommu_flush_ops msm_iommu_flush_ops = {
182 183 184 185 186
	.tlb_flush_all = __flush_iotlb,
	.tlb_add_flush = __flush_iotlb_range,
	.tlb_sync = __flush_iotlb_sync,
};

S
Sricharan R 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
static int msm_iommu_alloc_ctx(unsigned long *map, int start, int end)
{
	int idx;

	do {
		idx = find_next_zero_bit(map, end, start);
		if (idx == end)
			return -ENOSPC;
	} while (test_and_set_bit(idx, map));

	return idx;
}

static void msm_iommu_free_ctx(unsigned long *map, int idx)
{
	clear_bit(idx, map);
}

static void config_mids(struct msm_iommu_dev *iommu,
			struct msm_iommu_ctx_dev *master)
{
	int mid, ctx, i;

	for (i = 0; i < master->num_mids; i++) {
		mid = master->mids[i];
		ctx = master->num;

		SET_M2VCBR_N(iommu->base, mid, 0);
		SET_CBACR_N(iommu->base, ctx, 0);

		/* Set VMID = 0 */
		SET_VMID(iommu->base, mid, 0);

		/* Set the context number for that MID to this context */
		SET_CBNDX(iommu->base, mid, ctx);

		/* Set MID associated with this context bank to 0*/
		SET_CBVMID(iommu->base, ctx, 0);

		/* Set the ASID for TLB tagging for this context */
		SET_CONTEXTIDR_ASID(iommu->base, ctx, ctx);

		/* Set security bit override to be Non-secure */
		SET_NSCFG(iommu->base, mid, 3);
	}
}

S
Stepan Moskovchenko 已提交
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
static void __reset_context(void __iomem *base, int ctx)
{
	SET_BPRCOSH(base, ctx, 0);
	SET_BPRCISH(base, ctx, 0);
	SET_BPRCNSH(base, ctx, 0);
	SET_BPSHCFG(base, ctx, 0);
	SET_BPMTCFG(base, ctx, 0);
	SET_ACTLR(base, ctx, 0);
	SET_SCTLR(base, ctx, 0);
	SET_FSRRESTORE(base, ctx, 0);
	SET_TTBR0(base, ctx, 0);
	SET_TTBR1(base, ctx, 0);
	SET_TTBCR(base, ctx, 0);
	SET_BFBCR(base, ctx, 0);
	SET_PAR(base, ctx, 0);
	SET_FAR(base, ctx, 0);
	SET_CTX_TLBIALL(base, ctx, 0);
	SET_TLBFLPTER(base, ctx, 0);
	SET_TLBSLPTER(base, ctx, 0);
	SET_TLBLKCR(base, ctx, 0);
}

256 257
static void __program_context(void __iomem *base, int ctx,
			      struct msm_priv *priv)
S
Stepan Moskovchenko 已提交
258 259 260
{
	__reset_context(base, ctx);

261 262 263 264
	/* Turn on TEX Remap */
	SET_TRE(base, ctx, 1);
	SET_AFE(base, ctx, 1);

S
Stepan Moskovchenko 已提交
265 266 267 268 269 270 271
	/* Set up HTW mode */
	/* TLB miss configuration: perform HTW on miss */
	SET_TLBMCFG(base, ctx, 0x3);

	/* V2P configuration: HTW for access */
	SET_V2PCFG(base, ctx, 0x3);

272 273 274 275 276 277 278
	SET_TTBCR(base, ctx, priv->cfg.arm_v7s_cfg.tcr);
	SET_TTBR0(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[0]);
	SET_TTBR1(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[1]);

	/* Set prrr and nmrr */
	SET_PRRR(base, ctx, priv->cfg.arm_v7s_cfg.prrr);
	SET_NMRR(base, ctx, priv->cfg.arm_v7s_cfg.nmrr);
S
Stepan Moskovchenko 已提交
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303

	/* Invalidate the TLB for this context */
	SET_CTX_TLBIALL(base, ctx, 0);

	/* Set interrupt number to "secure" interrupt */
	SET_IRPTNDX(base, ctx, 0);

	/* Enable context fault interrupt */
	SET_CFEIE(base, ctx, 1);

	/* Stall access on a context fault and let the handler deal with it */
	SET_CFCFG(base, ctx, 1);

	/* Redirect all cacheable requests to L2 slave port. */
	SET_RCISH(base, ctx, 1);
	SET_RCOSH(base, ctx, 1);
	SET_RCNSH(base, ctx, 1);

	/* Turn on BFB prefetch */
	SET_BFBDFE(base, ctx, 1);

	/* Enable the MMU */
	SET_M(base, ctx, 1);
}

304
static struct iommu_domain *msm_iommu_domain_alloc(unsigned type)
S
Stepan Moskovchenko 已提交
305
{
306
	struct msm_priv *priv;
S
Stepan Moskovchenko 已提交
307

308 309 310 311
	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;

	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
S
Stepan Moskovchenko 已提交
312 313 314 315
	if (!priv)
		goto fail_nomem;

	INIT_LIST_HEAD(&priv->list_attached);
316

317 318 319
	priv->domain.geometry.aperture_start = 0;
	priv->domain.geometry.aperture_end   = (1ULL << 32) - 1;
	priv->domain.geometry.force_aperture = true;
320

321
	return &priv->domain;
S
Stepan Moskovchenko 已提交
322 323 324

fail_nomem:
	kfree(priv);
325
	return NULL;
S
Stepan Moskovchenko 已提交
326 327
}

328
static void msm_iommu_domain_free(struct iommu_domain *domain)
S
Stepan Moskovchenko 已提交
329 330 331 332 333
{
	struct msm_priv *priv;
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
334
	priv = to_msm_priv(domain);
335 336 337
	kfree(priv);
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
}
S
Stepan Moskovchenko 已提交
338

339 340 341
static int msm_iommu_domain_config(struct msm_priv *priv)
{
	spin_lock_init(&priv->pgtlock);
S
Stepan Moskovchenko 已提交
342

343 344 345 346 347
	priv->cfg = (struct io_pgtable_cfg) {
		.quirks = IO_PGTABLE_QUIRK_TLBI_ON_MAP,
		.pgsize_bitmap = msm_iommu_ops.pgsize_bitmap,
		.ias = 32,
		.oas = 32,
348
		.tlb = &msm_iommu_flush_ops,
349 350
		.iommu_dev = priv->dev,
	};
S
Stepan Moskovchenko 已提交
351

352 353 354 355 356
	priv->iop = alloc_io_pgtable_ops(ARM_V7S, &priv->cfg, priv);
	if (!priv->iop) {
		dev_err(priv->dev, "Failed to allocate pgtable\n");
		return -EINVAL;
	}
S
Stepan Moskovchenko 已提交
357

358 359 360
	msm_iommu_ops.pgsize_bitmap = priv->cfg.pgsize_bitmap;

	return 0;
S
Stepan Moskovchenko 已提交
361 362
}

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
/* Must be called under msm_iommu_lock */
static struct msm_iommu_dev *find_iommu_for_dev(struct device *dev)
{
	struct msm_iommu_dev *iommu, *ret = NULL;
	struct msm_iommu_ctx_dev *master;

	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
		master = list_first_entry(&iommu->ctx_list,
					  struct msm_iommu_ctx_dev,
					  list);
		if (master->of_node == dev->of_node) {
			ret = iommu;
			break;
		}
	}

	return ret;
}

static int msm_iommu_add_device(struct device *dev)
{
	struct msm_iommu_dev *iommu;
385
	struct iommu_group *group;
386 387 388 389
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	iommu = find_iommu_for_dev(dev);
390 391
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

392 393 394
	if (iommu)
		iommu_device_link(&iommu->iommu, dev);
	else
395
		return -ENODEV;
396 397 398 399 400 401 402 403

	group = iommu_group_get_for_dev(dev);
	if (IS_ERR(group))
		return PTR_ERR(group);

	iommu_group_put(group);

	return 0;
404 405 406 407 408 409 410 411 412
}

static void msm_iommu_remove_device(struct device *dev)
{
	struct msm_iommu_dev *iommu;
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	iommu = find_iommu_for_dev(dev);
413 414
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

415 416 417
	if (iommu)
		iommu_device_unlink(&iommu->iommu, dev);

418
	iommu_group_remove_device(dev);
419 420
}

S
Stepan Moskovchenko 已提交
421 422 423 424
static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
{
	int ret = 0;
	unsigned long flags;
S
Sricharan R 已提交
425 426 427
	struct msm_iommu_dev *iommu;
	struct msm_priv *priv = to_msm_priv(domain);
	struct msm_iommu_ctx_dev *master;
S
Stepan Moskovchenko 已提交
428

429 430 431
	priv->dev = dev;
	msm_iommu_domain_config(priv);

S
Stepan Moskovchenko 已提交
432
	spin_lock_irqsave(&msm_iommu_lock, flags);
S
Sricharan R 已提交
433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
		master = list_first_entry(&iommu->ctx_list,
					  struct msm_iommu_ctx_dev,
					  list);
		if (master->of_node == dev->of_node) {
			ret = __enable_clocks(iommu);
			if (ret)
				goto fail;

			list_for_each_entry(master, &iommu->ctx_list, list) {
				if (master->num) {
					dev_err(dev, "domain already attached");
					ret = -EEXIST;
					goto fail;
				}
				master->num =
					msm_iommu_alloc_ctx(iommu->context_map,
							    0, iommu->ncb);
J
Julia Lawall 已提交
451 452 453 454
				if (IS_ERR_VALUE(master->num)) {
					ret = -ENODEV;
					goto fail;
				}
S
Sricharan R 已提交
455 456
				config_mids(iommu, master);
				__program_context(iommu->base, master->num,
457
						  priv);
S
Sricharan R 已提交
458 459 460
			}
			__disable_clocks(iommu);
			list_add(&iommu->dom_node, &priv->list_attached);
S
Stepan Moskovchenko 已提交
461
		}
S
Sricharan R 已提交
462
	}
S
Stepan Moskovchenko 已提交
463 464 465

fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
S
Sricharan R 已提交
466

S
Stepan Moskovchenko 已提交
467 468 469 470 471 472
	return ret;
}

static void msm_iommu_detach_dev(struct iommu_domain *domain,
				 struct device *dev)
{
S
Sricharan R 已提交
473
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
474
	unsigned long flags;
S
Sricharan R 已提交
475 476
	struct msm_iommu_dev *iommu;
	struct msm_iommu_ctx_dev *master;
477
	int ret;
S
Stepan Moskovchenko 已提交
478

479
	free_io_pgtable_ops(priv->iop);
480

481
	spin_lock_irqsave(&msm_iommu_lock, flags);
S
Sricharan R 已提交
482 483 484 485
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
		if (ret)
			goto fail;
S
Stepan Moskovchenko 已提交
486

S
Sricharan R 已提交
487 488 489 490 491 492
		list_for_each_entry(master, &iommu->ctx_list, list) {
			msm_iommu_free_ctx(iommu->context_map, master->num);
			__reset_context(iommu->base, master->num);
		}
		__disable_clocks(iommu);
	}
S
Stepan Moskovchenko 已提交
493 494 495 496
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
}

497
static int msm_iommu_map(struct iommu_domain *domain, unsigned long iova,
498
			 phys_addr_t pa, size_t len, int prot)
S
Stepan Moskovchenko 已提交
499
{
500
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
501
	unsigned long flags;
502
	int ret;
S
Stepan Moskovchenko 已提交
503

504 505 506
	spin_lock_irqsave(&priv->pgtlock, flags);
	ret = priv->iop->map(priv->iop, iova, pa, len, prot);
	spin_unlock_irqrestore(&priv->pgtlock, flags);
S
Stepan Moskovchenko 已提交
507 508 509 510

	return ret;
}

511 512
static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
			      size_t len)
S
Stepan Moskovchenko 已提交
513
{
514
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
515 516
	unsigned long flags;

517 518 519
	spin_lock_irqsave(&priv->pgtlock, flags);
	len = priv->iop->unmap(priv->iop, iova, len);
	spin_unlock_irqrestore(&priv->pgtlock, flags);
S
Stepan Moskovchenko 已提交
520

521
	return len;
S
Stepan Moskovchenko 已提交
522 523 524
}

static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
525
					  dma_addr_t va)
S
Stepan Moskovchenko 已提交
526 527
{
	struct msm_priv *priv;
S
Sricharan R 已提交
528 529
	struct msm_iommu_dev *iommu;
	struct msm_iommu_ctx_dev *master;
S
Stepan Moskovchenko 已提交
530 531 532 533 534 535
	unsigned int par;
	unsigned long flags;
	phys_addr_t ret = 0;

	spin_lock_irqsave(&msm_iommu_lock, flags);

536
	priv = to_msm_priv(domain);
S
Sricharan R 已提交
537 538
	iommu = list_first_entry(&priv->list_attached,
				 struct msm_iommu_dev, dom_node);
S
Stepan Moskovchenko 已提交
539

S
Sricharan R 已提交
540 541
	if (list_empty(&iommu->ctx_list))
		goto fail;
S
Stepan Moskovchenko 已提交
542

S
Sricharan R 已提交
543 544 545 546
	master = list_first_entry(&iommu->ctx_list,
				  struct msm_iommu_ctx_dev, list);
	if (!master)
		goto fail;
S
Stepan Moskovchenko 已提交
547

S
Sricharan R 已提交
548
	ret = __enable_clocks(iommu);
549 550 551
	if (ret)
		goto fail;

S
Stepan Moskovchenko 已提交
552
	/* Invalidate context TLB */
S
Sricharan R 已提交
553 554
	SET_CTX_TLBIALL(iommu->base, master->num, 0);
	SET_V2PPR(iommu->base, master->num, va & V2Pxx_VA);
S
Stepan Moskovchenko 已提交
555

S
Sricharan R 已提交
556
	par = GET_PAR(iommu->base, master->num);
S
Stepan Moskovchenko 已提交
557 558

	/* We are dealing with a supersection */
S
Sricharan R 已提交
559
	if (GET_NOFAULT_SS(iommu->base, master->num))
S
Stepan Moskovchenko 已提交
560 561 562 563
		ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
	else	/* Upper 20 bits from PAR, lower 12 from VA */
		ret = (par & 0xFFFFF000) | (va & 0x00000FFF);

S
Sricharan R 已提交
564
	if (GET_FAULT(iommu->base, master->num))
565 566
		ret = 0;

S
Sricharan R 已提交
567
	__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
568 569 570 571 572
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
	return ret;
}

573
static bool msm_iommu_capable(enum iommu_cap cap)
S
Stepan Moskovchenko 已提交
574
{
575
	return false;
S
Stepan Moskovchenko 已提交
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
}

static void print_ctx_regs(void __iomem *base, int ctx)
{
	unsigned int fsr = GET_FSR(base, ctx);
	pr_err("FAR    = %08x    PAR    = %08x\n",
	       GET_FAR(base, ctx), GET_PAR(base, ctx));
	pr_err("FSR    = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr,
			(fsr & 0x02) ? "TF " : "",
			(fsr & 0x04) ? "AFF " : "",
			(fsr & 0x08) ? "APF " : "",
			(fsr & 0x10) ? "TLBMF " : "",
			(fsr & 0x20) ? "HTWDEEF " : "",
			(fsr & 0x40) ? "HTWSEEF " : "",
			(fsr & 0x80) ? "MHF " : "",
			(fsr & 0x10000) ? "SL " : "",
			(fsr & 0x40000000) ? "SS " : "",
			(fsr & 0x80000000) ? "MULTI " : "");

	pr_err("FSYNR0 = %08x    FSYNR1 = %08x\n",
	       GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
	pr_err("TTBR0  = %08x    TTBR1  = %08x\n",
	       GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
	pr_err("SCTLR  = %08x    ACTLR  = %08x\n",
	       GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
}

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
static void insert_iommu_master(struct device *dev,
				struct msm_iommu_dev **iommu,
				struct of_phandle_args *spec)
{
	struct msm_iommu_ctx_dev *master = dev->archdata.iommu;
	int sid;

	if (list_empty(&(*iommu)->ctx_list)) {
		master = kzalloc(sizeof(*master), GFP_ATOMIC);
		master->of_node = dev->of_node;
		list_add(&master->list, &(*iommu)->ctx_list);
		dev->archdata.iommu = master;
	}

	for (sid = 0; sid < master->num_mids; sid++)
		if (master->mids[sid] == spec->args[0]) {
			dev_warn(dev, "Stream ID 0x%hx repeated; ignoring\n",
				 sid);
			return;
		}

	master->mids[master->num_mids++] = spec->args[0];
}

static int qcom_iommu_of_xlate(struct device *dev,
			       struct of_phandle_args *spec)
{
	struct msm_iommu_dev *iommu;
	unsigned long flags;
	int ret = 0;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node)
		if (iommu->dev->of_node == spec->np)
			break;

	if (!iommu || iommu->dev->of_node != spec->np) {
		ret = -ENODEV;
		goto fail;
	}

	insert_iommu_master(dev, &iommu, spec);
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

	return ret;
}

S
Stepan Moskovchenko 已提交
651 652
irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id)
{
S
Sricharan R 已提交
653
	struct msm_iommu_dev *iommu = dev_id;
654
	unsigned int fsr;
655
	int i, ret;
S
Stepan Moskovchenko 已提交
656 657 658

	spin_lock(&msm_iommu_lock);

S
Sricharan R 已提交
659
	if (!iommu) {
S
Stepan Moskovchenko 已提交
660 661 662 663 664
		pr_err("Invalid device ID in context interrupt handler\n");
		goto fail;
	}

	pr_err("Unexpected IOMMU page fault!\n");
S
Sricharan R 已提交
665
	pr_err("base = %08x\n", (unsigned int)iommu->base);
S
Stepan Moskovchenko 已提交
666

S
Sricharan R 已提交
667
	ret = __enable_clocks(iommu);
668 669 670
	if (ret)
		goto fail;

S
Sricharan R 已提交
671 672
	for (i = 0; i < iommu->ncb; i++) {
		fsr = GET_FSR(iommu->base, i);
S
Stepan Moskovchenko 已提交
673 674 675
		if (fsr) {
			pr_err("Fault occurred in context %d.\n", i);
			pr_err("Interesting registers:\n");
S
Sricharan R 已提交
676 677
			print_ctx_regs(iommu->base, i);
			SET_FSR(iommu->base, i, 0x4000000F);
S
Stepan Moskovchenko 已提交
678 679
		}
	}
S
Sricharan R 已提交
680
	__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
681 682 683 684 685
fail:
	spin_unlock(&msm_iommu_lock);
	return 0;
}

686
static struct iommu_ops msm_iommu_ops = {
687
	.capable = msm_iommu_capable,
688 689
	.domain_alloc = msm_iommu_domain_alloc,
	.domain_free = msm_iommu_domain_free,
S
Stepan Moskovchenko 已提交
690 691 692 693 694
	.attach_dev = msm_iommu_attach_dev,
	.detach_dev = msm_iommu_detach_dev,
	.map = msm_iommu_map,
	.unmap = msm_iommu_unmap,
	.iova_to_phys = msm_iommu_iova_to_phys,
695 696
	.add_device = msm_iommu_add_device,
	.remove_device = msm_iommu_remove_device,
697
	.device_group = generic_device_group,
698
	.pgsize_bitmap = MSM_IOMMU_PGSIZES,
699
	.of_xlate = qcom_iommu_of_xlate,
S
Stepan Moskovchenko 已提交
700 701
};

702 703 704
static int msm_iommu_probe(struct platform_device *pdev)
{
	struct resource *r;
705
	resource_size_t ioaddr;
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
	struct msm_iommu_dev *iommu;
	int ret, par, val;

	iommu = devm_kzalloc(&pdev->dev, sizeof(*iommu), GFP_KERNEL);
	if (!iommu)
		return -ENODEV;

	iommu->dev = &pdev->dev;
	INIT_LIST_HEAD(&iommu->ctx_list);

	iommu->pclk = devm_clk_get(iommu->dev, "smmu_pclk");
	if (IS_ERR(iommu->pclk)) {
		dev_err(iommu->dev, "could not get smmu_pclk\n");
		return PTR_ERR(iommu->pclk);
	}

	ret = clk_prepare(iommu->pclk);
	if (ret) {
		dev_err(iommu->dev, "could not prepare smmu_pclk\n");
		return ret;
	}

	iommu->clk = devm_clk_get(iommu->dev, "iommu_clk");
	if (IS_ERR(iommu->clk)) {
		dev_err(iommu->dev, "could not get iommu_clk\n");
		clk_unprepare(iommu->pclk);
		return PTR_ERR(iommu->clk);
	}

	ret = clk_prepare(iommu->clk);
	if (ret) {
		dev_err(iommu->dev, "could not prepare iommu_clk\n");
		clk_unprepare(iommu->pclk);
		return ret;
	}

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	iommu->base = devm_ioremap_resource(iommu->dev, r);
	if (IS_ERR(iommu->base)) {
		dev_err(iommu->dev, "could not get iommu base\n");
		ret = PTR_ERR(iommu->base);
		goto fail;
	}
749
	ioaddr = r->start;
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790

	iommu->irq = platform_get_irq(pdev, 0);
	if (iommu->irq < 0) {
		dev_err(iommu->dev, "could not get iommu irq\n");
		ret = -ENODEV;
		goto fail;
	}

	ret = of_property_read_u32(iommu->dev->of_node, "qcom,ncb", &val);
	if (ret) {
		dev_err(iommu->dev, "could not get ncb\n");
		goto fail;
	}
	iommu->ncb = val;

	msm_iommu_reset(iommu->base, iommu->ncb);
	SET_M(iommu->base, 0, 1);
	SET_PAR(iommu->base, 0, 0);
	SET_V2PCFG(iommu->base, 0, 1);
	SET_V2PPR(iommu->base, 0, 0);
	par = GET_PAR(iommu->base, 0);
	SET_V2PCFG(iommu->base, 0, 0);
	SET_M(iommu->base, 0, 0);

	if (!par) {
		pr_err("Invalid PAR value detected\n");
		ret = -ENODEV;
		goto fail;
	}

	ret = devm_request_threaded_irq(iommu->dev, iommu->irq, NULL,
					msm_iommu_fault_handler,
					IRQF_ONESHOT | IRQF_SHARED,
					"msm_iommu_secure_irpt_handler",
					iommu);
	if (ret) {
		pr_err("Request IRQ %d failed with ret=%d\n", iommu->irq, ret);
		goto fail;
	}

	list_add(&iommu->dev_node, &qcom_iommu_devices);
791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807

	ret = iommu_device_sysfs_add(&iommu->iommu, iommu->dev, NULL,
				     "msm-smmu.%pa", &ioaddr);
	if (ret) {
		pr_err("Could not add msm-smmu at %pa to sysfs\n", &ioaddr);
		goto fail;
	}

	iommu_device_set_ops(&iommu->iommu, &msm_iommu_ops);
	iommu_device_set_fwnode(&iommu->iommu, &pdev->dev.of_node->fwnode);

	ret = iommu_device_register(&iommu->iommu);
	if (ret) {
		pr_err("Could not register msm-smmu at %pa\n", &ioaddr);
		goto fail;
	}

R
Robin Murphy 已提交
808 809
	bus_set_iommu(&platform_bus_type, &msm_iommu_ops);

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
	pr_info("device mapped at %p, irq %d with %d ctx banks\n",
		iommu->base, iommu->irq, iommu->ncb);

	return ret;
fail:
	clk_unprepare(iommu->clk);
	clk_unprepare(iommu->pclk);
	return ret;
}

static const struct of_device_id msm_iommu_dt_match[] = {
	{ .compatible = "qcom,apq8064-iommu" },
	{}
};

static int msm_iommu_remove(struct platform_device *pdev)
{
	struct msm_iommu_dev *iommu = platform_get_drvdata(pdev);

	clk_unprepare(iommu->clk);
	clk_unprepare(iommu->pclk);
	return 0;
}

static struct platform_driver msm_iommu_driver = {
	.driver = {
		.name	= "msm_iommu",
		.of_match_table = msm_iommu_dt_match,
	},
	.probe		= msm_iommu_probe,
	.remove		= msm_iommu_remove,
};

static int __init msm_iommu_driver_init(void)
{
	int ret;

	ret = platform_driver_register(&msm_iommu_driver);
	if (ret != 0)
		pr_err("Failed to register IOMMU driver\n");

	return ret;
}
subsys_initcall(msm_iommu_driver_init);