msm_iommu.c 20.4 KB
Newer Older
1
/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 3
 *
 * Author: Stepan Moskovchenko <stepanm@codeaurora.org>
S
Stepan Moskovchenko 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 and
 * only version 2 as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
 * 02110-1301, USA.
 */

#define pr_fmt(fmt)	KBUILD_MODNAME ": " fmt
#include <linux/kernel.h>
22
#include <linux/init.h>
S
Stepan Moskovchenko 已提交
23 24 25
#include <linux/platform_device.h>
#include <linux/errno.h>
#include <linux/io.h>
26
#include <linux/io-pgtable.h>
S
Stepan Moskovchenko 已提交
27 28 29 30 31
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/spinlock.h>
#include <linux/slab.h>
#include <linux/iommu.h>
32
#include <linux/clk.h>
33
#include <linux/err.h>
34
#include <linux/of_iommu.h>
S
Stepan Moskovchenko 已提交
35 36 37 38

#include <asm/cacheflush.h>
#include <asm/sizes.h>

39 40
#include "msm_iommu_hw-8xxx.h"
#include "msm_iommu.h"
S
Stepan Moskovchenko 已提交
41

42 43 44 45 46
#define MRC(reg, processor, op1, crn, crm, op2)				\
__asm__ __volatile__ (							\
"   mrc   "   #processor "," #op1 ", %0,"  #crn "," #crm "," #op2 "\n"  \
: "=r" (reg))

47 48 49
/* bitmap of the page sizes currently supported */
#define MSM_IOMMU_PGSIZES	(SZ_4K | SZ_64K | SZ_1M | SZ_16M)

S
Stepan Moskovchenko 已提交
50
DEFINE_SPINLOCK(msm_iommu_lock);
S
Sricharan R 已提交
51
static LIST_HEAD(qcom_iommu_devices);
52
static struct iommu_ops msm_iommu_ops;
S
Stepan Moskovchenko 已提交
53 54 55

struct msm_priv {
	struct list_head list_attached;
56
	struct iommu_domain domain;
57 58 59 60
	struct io_pgtable_cfg	cfg;
	struct io_pgtable_ops	*iop;
	struct device		*dev;
	spinlock_t		pgtlock; /* pagetable lock */
S
Stepan Moskovchenko 已提交
61 62
};

63 64 65 66 67
static struct msm_priv *to_msm_priv(struct iommu_domain *dom)
{
	return container_of(dom, struct msm_priv, domain);
}

S
Sricharan R 已提交
68
static int __enable_clocks(struct msm_iommu_dev *iommu)
69 70 71
{
	int ret;

S
Sricharan R 已提交
72
	ret = clk_enable(iommu->pclk);
73 74 75
	if (ret)
		goto fail;

S
Sricharan R 已提交
76 77
	if (iommu->clk) {
		ret = clk_enable(iommu->clk);
78
		if (ret)
S
Sricharan R 已提交
79
			clk_disable(iommu->pclk);
80 81 82 83 84
	}
fail:
	return ret;
}

S
Sricharan R 已提交
85
static void __disable_clocks(struct msm_iommu_dev *iommu)
86
{
S
Sricharan R 已提交
87 88 89
	if (iommu->clk)
		clk_disable(iommu->clk);
	clk_disable(iommu->pclk);
90 91
}

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
static void msm_iommu_reset(void __iomem *base, int ncb)
{
	int ctx;

	SET_RPUE(base, 0);
	SET_RPUEIE(base, 0);
	SET_ESRRESTORE(base, 0);
	SET_TBE(base, 0);
	SET_CR(base, 0);
	SET_SPDMBE(base, 0);
	SET_TESTBUSCR(base, 0);
	SET_TLBRSW(base, 0);
	SET_GLOBAL_TLBIALL(base, 0);
	SET_RPU_ACR(base, 0);
	SET_TLBLKCRWE(base, 1);

	for (ctx = 0; ctx < ncb; ctx++) {
		SET_BPRCOSH(base, ctx, 0);
		SET_BPRCISH(base, ctx, 0);
		SET_BPRCNSH(base, ctx, 0);
		SET_BPSHCFG(base, ctx, 0);
		SET_BPMTCFG(base, ctx, 0);
		SET_ACTLR(base, ctx, 0);
		SET_SCTLR(base, ctx, 0);
		SET_FSRRESTORE(base, ctx, 0);
		SET_TTBR0(base, ctx, 0);
		SET_TTBR1(base, ctx, 0);
		SET_TTBCR(base, ctx, 0);
		SET_BFBCR(base, ctx, 0);
		SET_PAR(base, ctx, 0);
		SET_FAR(base, ctx, 0);
		SET_CTX_TLBIALL(base, ctx, 0);
		SET_TLBFLPTER(base, ctx, 0);
		SET_TLBSLPTER(base, ctx, 0);
		SET_TLBLKCR(base, ctx, 0);
		SET_CONTEXTIDR(base, ctx, 0);
	}
}

131
static void __flush_iotlb(void *cookie)
S
Stepan Moskovchenko 已提交
132
{
133
	struct msm_priv *priv = cookie;
S
Sricharan R 已提交
134 135
	struct msm_iommu_dev *iommu = NULL;
	struct msm_iommu_ctx_dev *master;
136
	int ret = 0;
S
Sricharan R 已提交
137

138 139 140 141
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
		if (ret)
			goto fail;
S
Stepan Moskovchenko 已提交
142

143 144
		list_for_each_entry(master, &iommu->ctx_list, list)
			SET_CTX_TLBIALL(iommu->base, master->num, 0);
S
Stepan Moskovchenko 已提交
145

146
		__disable_clocks(iommu);
147
	}
148 149 150 151 152 153 154 155 156 157 158 159
fail:
	return;
}

static void __flush_iotlb_range(unsigned long iova, size_t size,
				size_t granule, bool leaf, void *cookie)
{
	struct msm_priv *priv = cookie;
	struct msm_iommu_dev *iommu = NULL;
	struct msm_iommu_ctx_dev *master;
	int ret = 0;
	int temp_size;
S
Stepan Moskovchenko 已提交
160

S
Sricharan R 已提交
161 162
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
163 164 165
		if (ret)
			goto fail;

166 167 168 169 170 171 172 173 174 175
		list_for_each_entry(master, &iommu->ctx_list, list) {
			temp_size = size;
			do {
				iova &= TLBIVA_VA;
				iova |= GET_CONTEXTIDR_ASID(iommu->base,
							    master->num);
				SET_TLBIVA(iommu->base, master->num, iova);
				iova += granule;
			} while (temp_size -= granule);
		}
S
Sricharan R 已提交
176 177

		__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
178
	}
179

180
fail:
181
	return;
S
Stepan Moskovchenko 已提交
182 183
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
static void __flush_iotlb_sync(void *cookie)
{
	/*
	 * Nothing is needed here, the barrier to guarantee
	 * completion of the tlb sync operation is implicitly
	 * taken care when the iommu client does a writel before
	 * kick starting the other master.
	 */
}

static const struct iommu_gather_ops msm_iommu_gather_ops = {
	.tlb_flush_all = __flush_iotlb,
	.tlb_add_flush = __flush_iotlb_range,
	.tlb_sync = __flush_iotlb_sync,
};

S
Sricharan R 已提交
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
static int msm_iommu_alloc_ctx(unsigned long *map, int start, int end)
{
	int idx;

	do {
		idx = find_next_zero_bit(map, end, start);
		if (idx == end)
			return -ENOSPC;
	} while (test_and_set_bit(idx, map));

	return idx;
}

static void msm_iommu_free_ctx(unsigned long *map, int idx)
{
	clear_bit(idx, map);
}

static void config_mids(struct msm_iommu_dev *iommu,
			struct msm_iommu_ctx_dev *master)
{
	int mid, ctx, i;

	for (i = 0; i < master->num_mids; i++) {
		mid = master->mids[i];
		ctx = master->num;

		SET_M2VCBR_N(iommu->base, mid, 0);
		SET_CBACR_N(iommu->base, ctx, 0);

		/* Set VMID = 0 */
		SET_VMID(iommu->base, mid, 0);

		/* Set the context number for that MID to this context */
		SET_CBNDX(iommu->base, mid, ctx);

		/* Set MID associated with this context bank to 0*/
		SET_CBVMID(iommu->base, ctx, 0);

		/* Set the ASID for TLB tagging for this context */
		SET_CONTEXTIDR_ASID(iommu->base, ctx, ctx);

		/* Set security bit override to be Non-secure */
		SET_NSCFG(iommu->base, mid, 3);
	}
}

S
Stepan Moskovchenko 已提交
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
static void __reset_context(void __iomem *base, int ctx)
{
	SET_BPRCOSH(base, ctx, 0);
	SET_BPRCISH(base, ctx, 0);
	SET_BPRCNSH(base, ctx, 0);
	SET_BPSHCFG(base, ctx, 0);
	SET_BPMTCFG(base, ctx, 0);
	SET_ACTLR(base, ctx, 0);
	SET_SCTLR(base, ctx, 0);
	SET_FSRRESTORE(base, ctx, 0);
	SET_TTBR0(base, ctx, 0);
	SET_TTBR1(base, ctx, 0);
	SET_TTBCR(base, ctx, 0);
	SET_BFBCR(base, ctx, 0);
	SET_PAR(base, ctx, 0);
	SET_FAR(base, ctx, 0);
	SET_CTX_TLBIALL(base, ctx, 0);
	SET_TLBFLPTER(base, ctx, 0);
	SET_TLBSLPTER(base, ctx, 0);
	SET_TLBLKCR(base, ctx, 0);
}

269 270
static void __program_context(void __iomem *base, int ctx,
			      struct msm_priv *priv)
S
Stepan Moskovchenko 已提交
271 272 273
{
	__reset_context(base, ctx);

274 275 276 277
	/* Turn on TEX Remap */
	SET_TRE(base, ctx, 1);
	SET_AFE(base, ctx, 1);

S
Stepan Moskovchenko 已提交
278 279 280 281 282 283 284
	/* Set up HTW mode */
	/* TLB miss configuration: perform HTW on miss */
	SET_TLBMCFG(base, ctx, 0x3);

	/* V2P configuration: HTW for access */
	SET_V2PCFG(base, ctx, 0x3);

285 286 287 288 289 290 291
	SET_TTBCR(base, ctx, priv->cfg.arm_v7s_cfg.tcr);
	SET_TTBR0(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[0]);
	SET_TTBR1(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[1]);

	/* Set prrr and nmrr */
	SET_PRRR(base, ctx, priv->cfg.arm_v7s_cfg.prrr);
	SET_NMRR(base, ctx, priv->cfg.arm_v7s_cfg.nmrr);
S
Stepan Moskovchenko 已提交
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316

	/* Invalidate the TLB for this context */
	SET_CTX_TLBIALL(base, ctx, 0);

	/* Set interrupt number to "secure" interrupt */
	SET_IRPTNDX(base, ctx, 0);

	/* Enable context fault interrupt */
	SET_CFEIE(base, ctx, 1);

	/* Stall access on a context fault and let the handler deal with it */
	SET_CFCFG(base, ctx, 1);

	/* Redirect all cacheable requests to L2 slave port. */
	SET_RCISH(base, ctx, 1);
	SET_RCOSH(base, ctx, 1);
	SET_RCNSH(base, ctx, 1);

	/* Turn on BFB prefetch */
	SET_BFBDFE(base, ctx, 1);

	/* Enable the MMU */
	SET_M(base, ctx, 1);
}

317
static struct iommu_domain *msm_iommu_domain_alloc(unsigned type)
S
Stepan Moskovchenko 已提交
318
{
319
	struct msm_priv *priv;
S
Stepan Moskovchenko 已提交
320

321 322 323 324
	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;

	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
S
Stepan Moskovchenko 已提交
325 326 327 328
	if (!priv)
		goto fail_nomem;

	INIT_LIST_HEAD(&priv->list_attached);
329

330 331 332
	priv->domain.geometry.aperture_start = 0;
	priv->domain.geometry.aperture_end   = (1ULL << 32) - 1;
	priv->domain.geometry.force_aperture = true;
333

334
	return &priv->domain;
S
Stepan Moskovchenko 已提交
335 336 337

fail_nomem:
	kfree(priv);
338
	return NULL;
S
Stepan Moskovchenko 已提交
339 340
}

341
static void msm_iommu_domain_free(struct iommu_domain *domain)
S
Stepan Moskovchenko 已提交
342 343 344 345 346
{
	struct msm_priv *priv;
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
347
	priv = to_msm_priv(domain);
348 349 350
	kfree(priv);
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
}
S
Stepan Moskovchenko 已提交
351

352 353 354
static int msm_iommu_domain_config(struct msm_priv *priv)
{
	spin_lock_init(&priv->pgtlock);
S
Stepan Moskovchenko 已提交
355

356 357 358 359 360 361 362 363
	priv->cfg = (struct io_pgtable_cfg) {
		.quirks = IO_PGTABLE_QUIRK_TLBI_ON_MAP,
		.pgsize_bitmap = msm_iommu_ops.pgsize_bitmap,
		.ias = 32,
		.oas = 32,
		.tlb = &msm_iommu_gather_ops,
		.iommu_dev = priv->dev,
	};
S
Stepan Moskovchenko 已提交
364

365 366 367 368 369
	priv->iop = alloc_io_pgtable_ops(ARM_V7S, &priv->cfg, priv);
	if (!priv->iop) {
		dev_err(priv->dev, "Failed to allocate pgtable\n");
		return -EINVAL;
	}
S
Stepan Moskovchenko 已提交
370

371 372 373
	msm_iommu_ops.pgsize_bitmap = priv->cfg.pgsize_bitmap;

	return 0;
S
Stepan Moskovchenko 已提交
374 375
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
/* Must be called under msm_iommu_lock */
static struct msm_iommu_dev *find_iommu_for_dev(struct device *dev)
{
	struct msm_iommu_dev *iommu, *ret = NULL;
	struct msm_iommu_ctx_dev *master;

	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
		master = list_first_entry(&iommu->ctx_list,
					  struct msm_iommu_ctx_dev,
					  list);
		if (master->of_node == dev->of_node) {
			ret = iommu;
			break;
		}
	}

	return ret;
}

static int msm_iommu_add_device(struct device *dev)
{
	struct msm_iommu_dev *iommu;
398
	struct iommu_group *group;
399 400 401 402
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	iommu = find_iommu_for_dev(dev);
403 404
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

405 406 407
	if (iommu)
		iommu_device_link(&iommu->iommu, dev);
	else
408
		return -ENODEV;
409 410 411 412 413 414 415 416

	group = iommu_group_get_for_dev(dev);
	if (IS_ERR(group))
		return PTR_ERR(group);

	iommu_group_put(group);

	return 0;
417 418 419 420 421 422 423 424 425
}

static void msm_iommu_remove_device(struct device *dev)
{
	struct msm_iommu_dev *iommu;
	unsigned long flags;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	iommu = find_iommu_for_dev(dev);
426 427
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

428 429 430
	if (iommu)
		iommu_device_unlink(&iommu->iommu, dev);

431
	iommu_group_remove_device(dev);
432 433
}

S
Stepan Moskovchenko 已提交
434 435 436 437
static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
{
	int ret = 0;
	unsigned long flags;
S
Sricharan R 已提交
438 439 440
	struct msm_iommu_dev *iommu;
	struct msm_priv *priv = to_msm_priv(domain);
	struct msm_iommu_ctx_dev *master;
S
Stepan Moskovchenko 已提交
441

442 443 444
	priv->dev = dev;
	msm_iommu_domain_config(priv);

S
Stepan Moskovchenko 已提交
445
	spin_lock_irqsave(&msm_iommu_lock, flags);
S
Sricharan R 已提交
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
		master = list_first_entry(&iommu->ctx_list,
					  struct msm_iommu_ctx_dev,
					  list);
		if (master->of_node == dev->of_node) {
			ret = __enable_clocks(iommu);
			if (ret)
				goto fail;

			list_for_each_entry(master, &iommu->ctx_list, list) {
				if (master->num) {
					dev_err(dev, "domain already attached");
					ret = -EEXIST;
					goto fail;
				}
				master->num =
					msm_iommu_alloc_ctx(iommu->context_map,
							    0, iommu->ncb);
J
Julia Lawall 已提交
464 465 466 467
				if (IS_ERR_VALUE(master->num)) {
					ret = -ENODEV;
					goto fail;
				}
S
Sricharan R 已提交
468 469
				config_mids(iommu, master);
				__program_context(iommu->base, master->num,
470
						  priv);
S
Sricharan R 已提交
471 472 473
			}
			__disable_clocks(iommu);
			list_add(&iommu->dom_node, &priv->list_attached);
S
Stepan Moskovchenko 已提交
474
		}
S
Sricharan R 已提交
475
	}
S
Stepan Moskovchenko 已提交
476 477 478

fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
S
Sricharan R 已提交
479

S
Stepan Moskovchenko 已提交
480 481 482 483 484 485
	return ret;
}

static void msm_iommu_detach_dev(struct iommu_domain *domain,
				 struct device *dev)
{
S
Sricharan R 已提交
486
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
487
	unsigned long flags;
S
Sricharan R 已提交
488 489
	struct msm_iommu_dev *iommu;
	struct msm_iommu_ctx_dev *master;
490
	int ret;
S
Stepan Moskovchenko 已提交
491

492
	free_io_pgtable_ops(priv->iop);
493

494
	spin_lock_irqsave(&msm_iommu_lock, flags);
S
Sricharan R 已提交
495 496 497 498
	list_for_each_entry(iommu, &priv->list_attached, dom_node) {
		ret = __enable_clocks(iommu);
		if (ret)
			goto fail;
S
Stepan Moskovchenko 已提交
499

S
Sricharan R 已提交
500 501 502 503 504 505
		list_for_each_entry(master, &iommu->ctx_list, list) {
			msm_iommu_free_ctx(iommu->context_map, master->num);
			__reset_context(iommu->base, master->num);
		}
		__disable_clocks(iommu);
	}
S
Stepan Moskovchenko 已提交
506 507 508 509
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
}

510
static int msm_iommu_map(struct iommu_domain *domain, unsigned long iova,
511
			 phys_addr_t pa, size_t len, int prot)
S
Stepan Moskovchenko 已提交
512
{
513
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
514
	unsigned long flags;
515
	int ret;
S
Stepan Moskovchenko 已提交
516

517 518 519
	spin_lock_irqsave(&priv->pgtlock, flags);
	ret = priv->iop->map(priv->iop, iova, pa, len, prot);
	spin_unlock_irqrestore(&priv->pgtlock, flags);
S
Stepan Moskovchenko 已提交
520 521 522 523

	return ret;
}

524 525
static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
			      size_t len)
S
Stepan Moskovchenko 已提交
526
{
527
	struct msm_priv *priv = to_msm_priv(domain);
S
Stepan Moskovchenko 已提交
528 529
	unsigned long flags;

530 531 532
	spin_lock_irqsave(&priv->pgtlock, flags);
	len = priv->iop->unmap(priv->iop, iova, len);
	spin_unlock_irqrestore(&priv->pgtlock, flags);
S
Stepan Moskovchenko 已提交
533

534
	return len;
S
Stepan Moskovchenko 已提交
535 536 537
}

static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
538
					  dma_addr_t va)
S
Stepan Moskovchenko 已提交
539 540
{
	struct msm_priv *priv;
S
Sricharan R 已提交
541 542
	struct msm_iommu_dev *iommu;
	struct msm_iommu_ctx_dev *master;
S
Stepan Moskovchenko 已提交
543 544 545 546 547 548
	unsigned int par;
	unsigned long flags;
	phys_addr_t ret = 0;

	spin_lock_irqsave(&msm_iommu_lock, flags);

549
	priv = to_msm_priv(domain);
S
Sricharan R 已提交
550 551
	iommu = list_first_entry(&priv->list_attached,
				 struct msm_iommu_dev, dom_node);
S
Stepan Moskovchenko 已提交
552

S
Sricharan R 已提交
553 554
	if (list_empty(&iommu->ctx_list))
		goto fail;
S
Stepan Moskovchenko 已提交
555

S
Sricharan R 已提交
556 557 558 559
	master = list_first_entry(&iommu->ctx_list,
				  struct msm_iommu_ctx_dev, list);
	if (!master)
		goto fail;
S
Stepan Moskovchenko 已提交
560

S
Sricharan R 已提交
561
	ret = __enable_clocks(iommu);
562 563 564
	if (ret)
		goto fail;

S
Stepan Moskovchenko 已提交
565
	/* Invalidate context TLB */
S
Sricharan R 已提交
566 567
	SET_CTX_TLBIALL(iommu->base, master->num, 0);
	SET_V2PPR(iommu->base, master->num, va & V2Pxx_VA);
S
Stepan Moskovchenko 已提交
568

S
Sricharan R 已提交
569
	par = GET_PAR(iommu->base, master->num);
S
Stepan Moskovchenko 已提交
570 571

	/* We are dealing with a supersection */
S
Sricharan R 已提交
572
	if (GET_NOFAULT_SS(iommu->base, master->num))
S
Stepan Moskovchenko 已提交
573 574 575 576
		ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
	else	/* Upper 20 bits from PAR, lower 12 from VA */
		ret = (par & 0xFFFFF000) | (va & 0x00000FFF);

S
Sricharan R 已提交
577
	if (GET_FAULT(iommu->base, master->num))
578 579
		ret = 0;

S
Sricharan R 已提交
580
	__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
581 582 583 584 585
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);
	return ret;
}

586
static bool msm_iommu_capable(enum iommu_cap cap)
S
Stepan Moskovchenko 已提交
587
{
588
	return false;
S
Stepan Moskovchenko 已提交
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
}

static void print_ctx_regs(void __iomem *base, int ctx)
{
	unsigned int fsr = GET_FSR(base, ctx);
	pr_err("FAR    = %08x    PAR    = %08x\n",
	       GET_FAR(base, ctx), GET_PAR(base, ctx));
	pr_err("FSR    = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr,
			(fsr & 0x02) ? "TF " : "",
			(fsr & 0x04) ? "AFF " : "",
			(fsr & 0x08) ? "APF " : "",
			(fsr & 0x10) ? "TLBMF " : "",
			(fsr & 0x20) ? "HTWDEEF " : "",
			(fsr & 0x40) ? "HTWSEEF " : "",
			(fsr & 0x80) ? "MHF " : "",
			(fsr & 0x10000) ? "SL " : "",
			(fsr & 0x40000000) ? "SS " : "",
			(fsr & 0x80000000) ? "MULTI " : "");

	pr_err("FSYNR0 = %08x    FSYNR1 = %08x\n",
	       GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
	pr_err("TTBR0  = %08x    TTBR1  = %08x\n",
	       GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
	pr_err("SCTLR  = %08x    ACTLR  = %08x\n",
	       GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
}

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
static void insert_iommu_master(struct device *dev,
				struct msm_iommu_dev **iommu,
				struct of_phandle_args *spec)
{
	struct msm_iommu_ctx_dev *master = dev->archdata.iommu;
	int sid;

	if (list_empty(&(*iommu)->ctx_list)) {
		master = kzalloc(sizeof(*master), GFP_ATOMIC);
		master->of_node = dev->of_node;
		list_add(&master->list, &(*iommu)->ctx_list);
		dev->archdata.iommu = master;
	}

	for (sid = 0; sid < master->num_mids; sid++)
		if (master->mids[sid] == spec->args[0]) {
			dev_warn(dev, "Stream ID 0x%hx repeated; ignoring\n",
				 sid);
			return;
		}

	master->mids[master->num_mids++] = spec->args[0];
}

static int qcom_iommu_of_xlate(struct device *dev,
			       struct of_phandle_args *spec)
{
	struct msm_iommu_dev *iommu;
	unsigned long flags;
	int ret = 0;

	spin_lock_irqsave(&msm_iommu_lock, flags);
	list_for_each_entry(iommu, &qcom_iommu_devices, dev_node)
		if (iommu->dev->of_node == spec->np)
			break;

	if (!iommu || iommu->dev->of_node != spec->np) {
		ret = -ENODEV;
		goto fail;
	}

	insert_iommu_master(dev, &iommu, spec);
fail:
	spin_unlock_irqrestore(&msm_iommu_lock, flags);

	return ret;
}

S
Stepan Moskovchenko 已提交
664 665
irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id)
{
S
Sricharan R 已提交
666
	struct msm_iommu_dev *iommu = dev_id;
667
	unsigned int fsr;
668
	int i, ret;
S
Stepan Moskovchenko 已提交
669 670 671

	spin_lock(&msm_iommu_lock);

S
Sricharan R 已提交
672
	if (!iommu) {
S
Stepan Moskovchenko 已提交
673 674 675 676 677
		pr_err("Invalid device ID in context interrupt handler\n");
		goto fail;
	}

	pr_err("Unexpected IOMMU page fault!\n");
S
Sricharan R 已提交
678
	pr_err("base = %08x\n", (unsigned int)iommu->base);
S
Stepan Moskovchenko 已提交
679

S
Sricharan R 已提交
680
	ret = __enable_clocks(iommu);
681 682 683
	if (ret)
		goto fail;

S
Sricharan R 已提交
684 685
	for (i = 0; i < iommu->ncb; i++) {
		fsr = GET_FSR(iommu->base, i);
S
Stepan Moskovchenko 已提交
686 687 688
		if (fsr) {
			pr_err("Fault occurred in context %d.\n", i);
			pr_err("Interesting registers:\n");
S
Sricharan R 已提交
689 690
			print_ctx_regs(iommu->base, i);
			SET_FSR(iommu->base, i, 0x4000000F);
S
Stepan Moskovchenko 已提交
691 692
		}
	}
S
Sricharan R 已提交
693
	__disable_clocks(iommu);
S
Stepan Moskovchenko 已提交
694 695 696 697 698
fail:
	spin_unlock(&msm_iommu_lock);
	return 0;
}

699
static struct iommu_ops msm_iommu_ops = {
700
	.capable = msm_iommu_capable,
701 702
	.domain_alloc = msm_iommu_domain_alloc,
	.domain_free = msm_iommu_domain_free,
S
Stepan Moskovchenko 已提交
703 704 705 706 707
	.attach_dev = msm_iommu_attach_dev,
	.detach_dev = msm_iommu_detach_dev,
	.map = msm_iommu_map,
	.unmap = msm_iommu_unmap,
	.iova_to_phys = msm_iommu_iova_to_phys,
708 709
	.add_device = msm_iommu_add_device,
	.remove_device = msm_iommu_remove_device,
710
	.device_group = generic_device_group,
711
	.pgsize_bitmap = MSM_IOMMU_PGSIZES,
712
	.of_xlate = qcom_iommu_of_xlate,
S
Stepan Moskovchenko 已提交
713 714
};

715 716 717
static int msm_iommu_probe(struct platform_device *pdev)
{
	struct resource *r;
718
	resource_size_t ioaddr;
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
	struct msm_iommu_dev *iommu;
	int ret, par, val;

	iommu = devm_kzalloc(&pdev->dev, sizeof(*iommu), GFP_KERNEL);
	if (!iommu)
		return -ENODEV;

	iommu->dev = &pdev->dev;
	INIT_LIST_HEAD(&iommu->ctx_list);

	iommu->pclk = devm_clk_get(iommu->dev, "smmu_pclk");
	if (IS_ERR(iommu->pclk)) {
		dev_err(iommu->dev, "could not get smmu_pclk\n");
		return PTR_ERR(iommu->pclk);
	}

	ret = clk_prepare(iommu->pclk);
	if (ret) {
		dev_err(iommu->dev, "could not prepare smmu_pclk\n");
		return ret;
	}

	iommu->clk = devm_clk_get(iommu->dev, "iommu_clk");
	if (IS_ERR(iommu->clk)) {
		dev_err(iommu->dev, "could not get iommu_clk\n");
		clk_unprepare(iommu->pclk);
		return PTR_ERR(iommu->clk);
	}

	ret = clk_prepare(iommu->clk);
	if (ret) {
		dev_err(iommu->dev, "could not prepare iommu_clk\n");
		clk_unprepare(iommu->pclk);
		return ret;
	}

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	iommu->base = devm_ioremap_resource(iommu->dev, r);
	if (IS_ERR(iommu->base)) {
		dev_err(iommu->dev, "could not get iommu base\n");
		ret = PTR_ERR(iommu->base);
		goto fail;
	}
762
	ioaddr = r->start;
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803

	iommu->irq = platform_get_irq(pdev, 0);
	if (iommu->irq < 0) {
		dev_err(iommu->dev, "could not get iommu irq\n");
		ret = -ENODEV;
		goto fail;
	}

	ret = of_property_read_u32(iommu->dev->of_node, "qcom,ncb", &val);
	if (ret) {
		dev_err(iommu->dev, "could not get ncb\n");
		goto fail;
	}
	iommu->ncb = val;

	msm_iommu_reset(iommu->base, iommu->ncb);
	SET_M(iommu->base, 0, 1);
	SET_PAR(iommu->base, 0, 0);
	SET_V2PCFG(iommu->base, 0, 1);
	SET_V2PPR(iommu->base, 0, 0);
	par = GET_PAR(iommu->base, 0);
	SET_V2PCFG(iommu->base, 0, 0);
	SET_M(iommu->base, 0, 0);

	if (!par) {
		pr_err("Invalid PAR value detected\n");
		ret = -ENODEV;
		goto fail;
	}

	ret = devm_request_threaded_irq(iommu->dev, iommu->irq, NULL,
					msm_iommu_fault_handler,
					IRQF_ONESHOT | IRQF_SHARED,
					"msm_iommu_secure_irpt_handler",
					iommu);
	if (ret) {
		pr_err("Request IRQ %d failed with ret=%d\n", iommu->irq, ret);
		goto fail;
	}

	list_add(&iommu->dev_node, &qcom_iommu_devices);
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820

	ret = iommu_device_sysfs_add(&iommu->iommu, iommu->dev, NULL,
				     "msm-smmu.%pa", &ioaddr);
	if (ret) {
		pr_err("Could not add msm-smmu at %pa to sysfs\n", &ioaddr);
		goto fail;
	}

	iommu_device_set_ops(&iommu->iommu, &msm_iommu_ops);
	iommu_device_set_fwnode(&iommu->iommu, &pdev->dev.of_node->fwnode);

	ret = iommu_device_register(&iommu->iommu);
	if (ret) {
		pr_err("Could not register msm-smmu at %pa\n", &ioaddr);
		goto fail;
	}

R
Robin Murphy 已提交
821 822
	bus_set_iommu(&platform_bus_type, &msm_iommu_ops);

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
	pr_info("device mapped at %p, irq %d with %d ctx banks\n",
		iommu->base, iommu->irq, iommu->ncb);

	return ret;
fail:
	clk_unprepare(iommu->clk);
	clk_unprepare(iommu->pclk);
	return ret;
}

static const struct of_device_id msm_iommu_dt_match[] = {
	{ .compatible = "qcom,apq8064-iommu" },
	{}
};

static int msm_iommu_remove(struct platform_device *pdev)
{
	struct msm_iommu_dev *iommu = platform_get_drvdata(pdev);

	clk_unprepare(iommu->clk);
	clk_unprepare(iommu->pclk);
	return 0;
}

static struct platform_driver msm_iommu_driver = {
	.driver = {
		.name	= "msm_iommu",
		.of_match_table = msm_iommu_dt_match,
	},
	.probe		= msm_iommu_probe,
	.remove		= msm_iommu_remove,
};

static int __init msm_iommu_driver_init(void)
{
	int ret;

	ret = platform_driver_register(&msm_iommu_driver);
	if (ret != 0)
		pr_err("Failed to register IOMMU driver\n");

	return ret;
}
subsys_initcall(msm_iommu_driver_init);