igb_main.c 245.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/* Intel(R) Gigabit Ethernet Linux driver
 * Copyright(c) 2007-2014 Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, see <http://www.gnu.org/licenses/>.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 */
23

J
Jeff Kirsher 已提交
24 25
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

26 27 28
#include <linux/module.h>
#include <linux/types.h>
#include <linux/init.h>
J
Jiri Pirko 已提交
29
#include <linux/bitops.h>
30 31 32 33
#include <linux/vmalloc.h>
#include <linux/pagemap.h>
#include <linux/netdevice.h>
#include <linux/ipv6.h>
34
#include <linux/slab.h>
35 36
#include <net/checksum.h>
#include <net/ip6_checksum.h>
A
Andre Guedes 已提交
37
#include <net/pkt_sched.h>
38
#include <linux/net_tstamp.h>
39 40
#include <linux/mii.h>
#include <linux/ethtool.h>
41
#include <linux/if.h>
42 43
#include <linux/if_vlan.h>
#include <linux/pci.h>
44
#include <linux/pci-aspm.h>
45 46
#include <linux/delay.h>
#include <linux/interrupt.h>
47 48 49
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/sctp.h>
50
#include <linux/if_ether.h>
51
#include <linux/aer.h>
52
#include <linux/prefetch.h>
Y
Yan, Zheng 已提交
53
#include <linux/pm_runtime.h>
54
#include <linux/etherdevice.h>
55
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
56 57
#include <linux/dca.h>
#endif
C
Carolyn Wyborny 已提交
58
#include <linux/i2c.h>
59 60
#include "igb.h"

C
Carolyn Wyborny 已提交
61
#define MAJ 5
T
Todd Fujinaka 已提交
62
#define MIN 4
T
Todd Fujinaka 已提交
63
#define BUILD 0
C
Carolyn Wyborny 已提交
64
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
65
__stringify(BUILD) "-k"
A
Andre Guedes 已提交
66 67 68 69 70 71 72 73 74 75 76

enum queue_mode {
	QUEUE_MODE_STRICT_PRIORITY,
	QUEUE_MODE_STREAM_RESERVATION,
};

enum tx_queue_prio {
	TX_QUEUE_PRIO_HIGH,
	TX_QUEUE_PRIO_LOW,
};

77 78 79 80
char igb_driver_name[] = "igb";
char igb_driver_version[] = DRV_VERSION;
static const char igb_driver_string[] =
				"Intel(R) Gigabit Ethernet Network Driver";
81
static const char igb_copyright[] =
82
				"Copyright (c) 2007-2014 Intel Corporation.";
83 84 85 86 87

static const struct e1000_info *igb_info_tbl[] = {
	[board_82575] = &e1000_82575_info,
};

88
static const struct pci_device_id igb_pci_tbl[] = {
89 90 91
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
92 93 94 95 96
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
97 98
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
99 100 101 102
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
103 104
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
105
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
106 107 108
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
109 110
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
G
Gasparakis, Joseph 已提交
111 112
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
A
Alexander Duyck 已提交
113
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
114
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
115
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
A
Alexander Duyck 已提交
116 117
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
118
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
119
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
120
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
121 122 123 124 125 126 127 128 129 130 131 132 133
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
	/* required last entry */
	{0, }
};

MODULE_DEVICE_TABLE(pci, igb_pci_tbl);

static int igb_setup_all_tx_resources(struct igb_adapter *);
static int igb_setup_all_rx_resources(struct igb_adapter *);
static void igb_free_all_tx_resources(struct igb_adapter *);
static void igb_free_all_rx_resources(struct igb_adapter *);
134
static void igb_setup_mrqc(struct igb_adapter *);
135
static int igb_probe(struct pci_dev *, const struct pci_device_id *);
136
static void igb_remove(struct pci_dev *pdev);
137
static int igb_sw_init(struct igb_adapter *);
138 139
int igb_open(struct net_device *);
int igb_close(struct net_device *);
140
static void igb_configure(struct igb_adapter *);
141 142 143 144
static void igb_configure_tx(struct igb_adapter *);
static void igb_configure_rx(struct igb_adapter *);
static void igb_clean_all_tx_rings(struct igb_adapter *);
static void igb_clean_all_rx_rings(struct igb_adapter *);
145 146
static void igb_clean_tx_ring(struct igb_ring *);
static void igb_clean_rx_ring(struct igb_ring *);
147
static void igb_set_rx_mode(struct net_device *);
148 149
static void igb_update_phy_info(struct timer_list *);
static void igb_watchdog(struct timer_list *);
150
static void igb_watchdog_task(struct work_struct *);
151
static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
152 153
static void igb_get_stats64(struct net_device *dev,
			    struct rtnl_link_stats64 *stats);
154 155
static int igb_change_mtu(struct net_device *, int);
static int igb_set_mac(struct net_device *, void *);
156
static void igb_set_uta(struct igb_adapter *adapter, bool set);
157 158 159
static irqreturn_t igb_intr(int irq, void *);
static irqreturn_t igb_intr_msi(int irq, void *);
static irqreturn_t igb_msix_other(int irq, void *);
160
static irqreturn_t igb_msix_ring(int irq, void *);
161
#ifdef CONFIG_IGB_DCA
162
static void igb_update_dca(struct igb_q_vector *);
J
Jeb Cramer 已提交
163
static void igb_setup_dca(struct igb_adapter *);
164
#endif /* CONFIG_IGB_DCA */
165
static int igb_poll(struct napi_struct *, int);
166
static bool igb_clean_tx_irq(struct igb_q_vector *, int);
167
static int igb_clean_rx_irq(struct igb_q_vector *, int);
168 169 170
static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
static void igb_tx_timeout(struct net_device *);
static void igb_reset_task(struct work_struct *);
171 172
static void igb_vlan_mode(struct net_device *netdev,
			  netdev_features_t features);
173 174
static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
175
static void igb_restore_vlan(struct igb_adapter *);
Y
Yury Kylulin 已提交
176
static void igb_rar_set_index(struct igb_adapter *, u32);
177 178 179
static void igb_ping_all_vfs(struct igb_adapter *);
static void igb_msg_task(struct igb_adapter *);
static void igb_vmm_control(struct igb_adapter *);
180
static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Y
Yury Kylulin 已提交
181 182 183 184 185
static void igb_flush_mac_table(struct igb_adapter *);
static int igb_available_rars(struct igb_adapter *, u8);
static void igb_set_default_mac_filter(struct igb_adapter *);
static int igb_uc_sync(struct net_device *, const unsigned char *);
static int igb_uc_unsync(struct net_device *, const unsigned char *);
186
static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
187 188
static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
static int igb_ndo_set_vf_vlan(struct net_device *netdev,
189
			       int vf, u16 vlan, u8 qos, __be16 vlan_proto);
190
static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
L
Lior Levy 已提交
191 192
static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
				   bool setting);
193 194
static int igb_ndo_set_vf_trust(struct net_device *netdev, int vf,
				bool setting);
195 196
static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
				 struct ifla_vf_info *ivi);
197
static void igb_check_vf_rate_limit(struct igb_adapter *);
198 199
static void igb_nfc_filter_exit(struct igb_adapter *adapter);
static void igb_nfc_filter_restore(struct igb_adapter *adapter);
R
RongQing Li 已提交
200 201

#ifdef CONFIG_PCI_IOV
202
static int igb_vf_configure(struct igb_adapter *adapter, int vf);
203
static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
204 205
static int igb_disable_sriov(struct pci_dev *dev);
static int igb_pci_disable_sriov(struct pci_dev *dev);
R
RongQing Li 已提交
206
#endif
207

Y
Yan, Zheng 已提交
208 209 210 211 212 213 214 215 216 217
static int igb_suspend(struct device *);
static int igb_resume(struct device *);
static int igb_runtime_suspend(struct device *dev);
static int igb_runtime_resume(struct device *dev);
static int igb_runtime_idle(struct device *dev);
static const struct dev_pm_ops igb_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
	SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
			igb_runtime_idle)
};
218
static void igb_shutdown(struct pci_dev *);
219
static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
220
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
221 222 223 224 225 226 227
static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
static struct notifier_block dca_notifier = {
	.notifier_call	= igb_notify_dca,
	.next		= NULL,
	.priority	= 0
};
#endif
228 229 230 231
#ifdef CONFIG_NET_POLL_CONTROLLER
/* for netdump / net console */
static void igb_netpoll(struct net_device *);
#endif
232
#ifdef CONFIG_PCI_IOV
233
static unsigned int max_vfs;
234
module_param(max_vfs, uint, 0);
C
Carolyn Wyborny 已提交
235
MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
236 237
#endif /* CONFIG_PCI_IOV */

238 239 240 241 242
static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
		     pci_channel_state_t);
static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
static void igb_io_resume(struct pci_dev *);

243
static const struct pci_error_handlers igb_err_handler = {
244 245 246 247 248
	.error_detected = igb_io_error_detected,
	.slot_reset = igb_io_slot_reset,
	.resume = igb_io_resume,
};

249
static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
250 251 252 253 254

static struct pci_driver igb_driver = {
	.name     = igb_driver_name,
	.id_table = igb_pci_tbl,
	.probe    = igb_probe,
255
	.remove   = igb_remove,
256
#ifdef CONFIG_PM
Y
Yan, Zheng 已提交
257
	.driver.pm = &igb_pm_ops,
258 259
#endif
	.shutdown = igb_shutdown,
260
	.sriov_configure = igb_pci_sriov_configure,
261 262 263 264 265 266 267 268
	.err_handler = &igb_err_handler
};

MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

269 270 271 272 273
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
struct igb_reg_info {
	u32 ofs;
	char *name;
};

static const struct igb_reg_info igb_reg_info_tbl[] = {

	/* General Registers */
	{E1000_CTRL, "CTRL"},
	{E1000_STATUS, "STATUS"},
	{E1000_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{E1000_ICR, "ICR"},

	/* RX Registers */
	{E1000_RCTL, "RCTL"},
	{E1000_RDLEN(0), "RDLEN"},
	{E1000_RDH(0), "RDH"},
	{E1000_RDT(0), "RDT"},
	{E1000_RXDCTL(0), "RXDCTL"},
	{E1000_RDBAL(0), "RDBAL"},
	{E1000_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{E1000_TCTL, "TCTL"},
	{E1000_TDBAL(0), "TDBAL"},
	{E1000_TDBAH(0), "TDBAH"},
	{E1000_TDLEN(0), "TDLEN"},
	{E1000_TDH(0), "TDH"},
	{E1000_TDT(0), "TDT"},
	{E1000_TXDCTL(0), "TXDCTL"},
	{E1000_TDFH, "TDFH"},
	{E1000_TDFT, "TDFT"},
	{E1000_TDFHS, "TDFHS"},
	{E1000_TDFPC, "TDFPC"},

	/* List Terminator */
	{}
};

315
/* igb_regdump - register printout routine */
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
{
	int n = 0;
	char rname[16];
	u32 regs[8];

	switch (reginfo->ofs) {
	case E1000_RDLEN(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDLEN(n));
		break;
	case E1000_RDH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDH(n));
		break;
	case E1000_RDT(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDT(n));
		break;
	case E1000_RXDCTL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RXDCTL(n));
		break;
	case E1000_RDBAL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAL(n));
		break;
	case E1000_RDBAH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAH(n));
		break;
	case E1000_TDBAL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAL(n));
		break;
	case E1000_TDBAH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDBAH(n));
		break;
	case E1000_TDLEN(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDLEN(n));
		break;
	case E1000_TDH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDH(n));
		break;
	case E1000_TDT(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDT(n));
		break;
	case E1000_TXDCTL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TXDCTL(n));
		break;
	default:
J
Jeff Kirsher 已提交
372
		pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
373 374 375 376
		return;
	}

	snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
J
Jeff Kirsher 已提交
377 378
	pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
		regs[2], regs[3]);
379 380
}

381
/* igb_dump - Print registers, Tx-rings and Rx-rings */
382 383 384 385 386 387 388 389 390 391 392
static void igb_dump(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct e1000_hw *hw = &adapter->hw;
	struct igb_reg_info *reginfo;
	struct igb_ring *tx_ring;
	union e1000_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct igb_ring *rx_ring;
	union e1000_adv_rx_desc *rx_desc;
	u32 staterr;
393
	u16 i, n;
394 395 396 397 398 399 400

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
401 402 403
		pr_info("Device Name     state            trans_start\n");
		pr_info("%-15s %016lX %016lX\n", netdev->name,
			netdev->state, dev_trans_start(netdev));
404 405 406 407
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
J
Jeff Kirsher 已提交
408
	pr_info(" Register Name   Value\n");
409 410 411 412 413 414 415 416 417 418
	for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
	     reginfo->name; reginfo++) {
		igb_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Jeff Kirsher 已提交
419
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
420
	for (n = 0; n < adapter->num_tx_queues; n++) {
421
		struct igb_tx_buffer *buffer_info;
422
		tx_ring = adapter->tx_ring[n];
423
		buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Jeff Kirsher 已提交
424 425
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
			n, tx_ring->next_to_use, tx_ring->next_to_clean,
426 427
			(u64)dma_unmap_addr(buffer_info, dma),
			dma_unmap_len(buffer_info, len),
J
Jeff Kirsher 已提交
428 429
			buffer_info->next_to_watch,
			(u64)buffer_info->time_stamp);
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 | PAYLEN  | PORTS  |CC|IDX | STA | DCMD  |DTYP|MAC|RSV| DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63      46 45    40 39 38 36 35 32 31   24             15       0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
J
Jeff Kirsher 已提交
451 452 453
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
C
Carolyn Wyborny 已提交
454
		pr_info("T [desc]     [address 63:0  ] [PlPOCIStDDM Ln] [bi->dma       ] leng  ntw timestamp        bi->skb\n");
455 456

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
J
Jeff Kirsher 已提交
457
			const char *next_desc;
458
			struct igb_tx_buffer *buffer_info;
459
			tx_desc = IGB_TX_DESC(tx_ring, i);
460
			buffer_info = &tx_ring->tx_buffer_info[i];
461
			u0 = (struct my_u0 *)tx_desc;
J
Jeff Kirsher 已提交
462 463 464 465 466 467 468 469 470 471
			if (i == tx_ring->next_to_use &&
			    i == tx_ring->next_to_clean)
				next_desc = " NTC/U";
			else if (i == tx_ring->next_to_use)
				next_desc = " NTU";
			else if (i == tx_ring->next_to_clean)
				next_desc = " NTC";
			else
				next_desc = "";

C
Carolyn Wyborny 已提交
472 473
			pr_info("T [0x%03X]    %016llX %016llX %016llX %04X  %p %016llX %p%s\n",
				i, le64_to_cpu(u0->a),
474
				le64_to_cpu(u0->b),
475 476
				(u64)dma_unmap_addr(buffer_info, dma),
				dma_unmap_len(buffer_info, len),
477 478
				buffer_info->next_to_watch,
				(u64)buffer_info->time_stamp,
J
Jeff Kirsher 已提交
479
				buffer_info->skb, next_desc);
480

481
			if (netif_msg_pktdata(adapter) && buffer_info->skb)
482 483
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS,
484
					16, 1, buffer_info->skb->data,
485 486
					dma_unmap_len(buffer_info, len),
					true);
487 488 489 490 491 492
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
J
Jeff Kirsher 已提交
493
	pr_info("Queue [NTU] [NTC]\n");
494 495
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
J
Jeff Kirsher 已提交
496 497
		pr_info(" %5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */

	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
J
Jeff Kirsher 已提交
529 530 531
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
C
Carolyn Wyborny 已提交
532 533
		pr_info("R  [desc]      [ PktBuf     A0] [  HeadBuf   DD] [bi->dma       ] [bi->skb] <-- Adv Rx Read format\n");
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
534 535

		for (i = 0; i < rx_ring->count; i++) {
J
Jeff Kirsher 已提交
536
			const char *next_desc;
537 538
			struct igb_rx_buffer *buffer_info;
			buffer_info = &rx_ring->rx_buffer_info[i];
539
			rx_desc = IGB_RX_DESC(rx_ring, i);
540 541
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
J
Jeff Kirsher 已提交
542 543 544 545 546 547 548 549

			if (i == rx_ring->next_to_use)
				next_desc = " NTU";
			else if (i == rx_ring->next_to_clean)
				next_desc = " NTC";
			else
				next_desc = "";

550 551
			if (staterr & E1000_RXD_STAT_DD) {
				/* Descriptor Done */
552 553
				pr_info("%s[0x%03X]     %016llX %016llX ---------------- %s\n",
					"RWB", i,
554 555
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
556
					next_desc);
557
			} else {
558 559
				pr_info("%s[0x%03X]     %016llX %016llX %016llX %s\n",
					"R  ", i,
560 561 562
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)buffer_info->dma,
563
					next_desc);
564

565
				if (netif_msg_pktdata(adapter) &&
566
				    buffer_info->dma && buffer_info->page) {
567 568 569
					print_hex_dump(KERN_INFO, "",
					  DUMP_PREFIX_ADDRESS,
					  16, 1,
570 571
					  page_address(buffer_info->page) +
						      buffer_info->page_offset,
572
					  igb_rx_bufsz(rx_ring), true);
573 574 575 576 577 578 579 580 581
				}
			}
		}
	}

exit:
	return;
}

582 583
/**
 *  igb_get_i2c_data - Reads the I2C SDA data bit
C
Carolyn Wyborny 已提交
584 585 586 587
 *  @hw: pointer to hardware structure
 *  @i2cctl: Current value of I2CCTL register
 *
 *  Returns the I2C data bit value
588
 **/
C
Carolyn Wyborny 已提交
589 590 591 592 593 594
static int igb_get_i2c_data(void *data)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

595
	return !!(i2cctl & E1000_I2C_DATA_IN);
C
Carolyn Wyborny 已提交
596 597
}

598 599
/**
 *  igb_set_i2c_data - Sets the I2C data bit
C
Carolyn Wyborny 已提交
600 601 602 603
 *  @data: pointer to hardware structure
 *  @state: I2C data value (0 or 1) to set
 *
 *  Sets the I2C data bit
604
 **/
C
Carolyn Wyborny 已提交
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
static void igb_set_i2c_data(void *data, int state)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

	if (state)
		i2cctl |= E1000_I2C_DATA_OUT;
	else
		i2cctl &= ~E1000_I2C_DATA_OUT;

	i2cctl &= ~E1000_I2C_DATA_OE_N;
	i2cctl |= E1000_I2C_CLK_OE_N;
	wr32(E1000_I2CPARAMS, i2cctl);
	wrfl();

}

623 624
/**
 *  igb_set_i2c_clk - Sets the I2C SCL clock
C
Carolyn Wyborny 已提交
625 626 627 628
 *  @data: pointer to hardware structure
 *  @state: state to set clock
 *
 *  Sets the I2C clock line to state
629
 **/
C
Carolyn Wyborny 已提交
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
static void igb_set_i2c_clk(void *data, int state)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

	if (state) {
		i2cctl |= E1000_I2C_CLK_OUT;
		i2cctl &= ~E1000_I2C_CLK_OE_N;
	} else {
		i2cctl &= ~E1000_I2C_CLK_OUT;
		i2cctl &= ~E1000_I2C_CLK_OE_N;
	}
	wr32(E1000_I2CPARAMS, i2cctl);
	wrfl();
}

647 648
/**
 *  igb_get_i2c_clk - Gets the I2C SCL clock state
C
Carolyn Wyborny 已提交
649 650 651
 *  @data: pointer to hardware structure
 *
 *  Gets the I2C clock state
652
 **/
C
Carolyn Wyborny 已提交
653 654 655 656 657 658
static int igb_get_i2c_clk(void *data)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

659
	return !!(i2cctl & E1000_I2C_CLK_IN);
C
Carolyn Wyborny 已提交
660 661 662 663 664 665 666 667 668 669 670
}

static const struct i2c_algo_bit_data igb_i2c_algo = {
	.setsda		= igb_set_i2c_data,
	.setscl		= igb_set_i2c_clk,
	.getsda		= igb_get_i2c_data,
	.getscl		= igb_get_i2c_clk,
	.udelay		= 5,
	.timeout	= 20,
};

671
/**
672 673 674 675
 *  igb_get_hw_dev - return device
 *  @hw: pointer to hardware structure
 *
 *  used by hardware layer to print debugging information
676
 **/
677
struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
678 679
{
	struct igb_adapter *adapter = hw->back;
680
	return adapter->netdev;
681
}
P
Patrick Ohly 已提交
682

683
/**
684
 *  igb_init_module - Driver Registration Routine
685
 *
686 687
 *  igb_init_module is the first routine called when the driver is
 *  loaded. All it does is register with the PCI subsystem.
688 689 690 691
 **/
static int __init igb_init_module(void)
{
	int ret;
692

J
Jeff Kirsher 已提交
693
	pr_info("%s - version %s\n",
694
	       igb_driver_string, igb_driver_version);
J
Jeff Kirsher 已提交
695
	pr_info("%s\n", igb_copyright);
696

697
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
698 699
	dca_register_notify(&dca_notifier);
#endif
700
	ret = pci_register_driver(&igb_driver);
701 702 703 704 705 706
	return ret;
}

module_init(igb_init_module);

/**
707
 *  igb_exit_module - Driver Exit Cleanup Routine
708
 *
709 710
 *  igb_exit_module is called just before the driver is removed
 *  from memory.
711 712 713
 **/
static void __exit igb_exit_module(void)
{
714
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
715 716
	dca_unregister_notify(&dca_notifier);
#endif
717 718 719 720 721
	pci_unregister_driver(&igb_driver);
}

module_exit(igb_exit_module);

722 723
#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
/**
724 725
 *  igb_cache_ring_register - Descriptor ring to register mapping
 *  @adapter: board private structure to initialize
726
 *
727 728
 *  Once we know the feature-set enabled for the device, we'll cache
 *  the register offset the descriptor ring is assigned to.
729 730 731
 **/
static void igb_cache_ring_register(struct igb_adapter *adapter)
{
732
	int i = 0, j = 0;
733
	u32 rbase_offset = adapter->vfs_allocated_count;
734 735 736 737 738 739 740 741

	switch (adapter->hw.mac.type) {
	case e1000_82576:
		/* The queues are allocated for virtualization such that VF 0
		 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
		 * In order to avoid collision we start at the first free queue
		 * and continue consuming queues in the same sequence
		 */
742
		if (adapter->vfs_allocated_count) {
743
			for (; i < adapter->rss_queues; i++)
744
				adapter->rx_ring[i]->reg_idx = rbase_offset +
745
							       Q_IDX_82576(i);
746
		}
747
		/* Fall through */
748
	case e1000_82575:
749
	case e1000_82580:
750
	case e1000_i350:
751
	case e1000_i354:
752 753
	case e1000_i210:
	case e1000_i211:
754
		/* Fall through */
755
	default:
756
		for (; i < adapter->num_rx_queues; i++)
757
			adapter->rx_ring[i]->reg_idx = rbase_offset + i;
758
		for (; j < adapter->num_tx_queues; j++)
759
			adapter->tx_ring[j]->reg_idx = rbase_offset + j;
760 761 762 763
		break;
	}
}

764 765 766
u32 igb_rd32(struct e1000_hw *hw, u32 reg)
{
	struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
767
	u8 __iomem *hw_addr = READ_ONCE(hw->hw_addr);
768 769 770 771 772 773 774 775 776 777 778
	u32 value = 0;

	if (E1000_REMOVED(hw_addr))
		return ~value;

	value = readl(&hw_addr[reg]);

	/* reads should not return all F's */
	if (!(~value) && (!reg || !(~readl(hw_addr)))) {
		struct net_device *netdev = igb->netdev;
		hw->hw_addr = NULL;
779
		netdev_err(netdev, "PCIe link lost\n");
780 781 782 783 784
	}

	return value;
}

A
Alexander Duyck 已提交
785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
/**
 *  igb_write_ivar - configure ivar for given MSI-X vector
 *  @hw: pointer to the HW structure
 *  @msix_vector: vector number we are allocating to a given ring
 *  @index: row index of IVAR register to write within IVAR table
 *  @offset: column offset of in IVAR, should be multiple of 8
 *
 *  This function is intended to handle the writing of the IVAR register
 *  for adapters 82576 and newer.  The IVAR table consists of 2 columns,
 *  each containing an cause allocation for an Rx and Tx ring, and a
 *  variable number of rows depending on the number of queues supported.
 **/
static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
			   int index, int offset)
{
	u32 ivar = array_rd32(E1000_IVAR0, index);

	/* clear any bits that are currently set */
	ivar &= ~((u32)0xFF << offset);

	/* write vector and valid bit */
	ivar |= (msix_vector | E1000_IVAR_VALID) << offset;

	array_wr32(E1000_IVAR0, index, ivar);
}

811
#define IGB_N0_QUEUE -1
812
static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
813
{
814
	struct igb_adapter *adapter = q_vector->adapter;
815
	struct e1000_hw *hw = &adapter->hw;
816 817
	int rx_queue = IGB_N0_QUEUE;
	int tx_queue = IGB_N0_QUEUE;
A
Alexander Duyck 已提交
818
	u32 msixbm = 0;
819

820 821 822 823
	if (q_vector->rx.ring)
		rx_queue = q_vector->rx.ring->reg_idx;
	if (q_vector->tx.ring)
		tx_queue = q_vector->tx.ring->reg_idx;
A
Alexander Duyck 已提交
824 825 826

	switch (hw->mac.type) {
	case e1000_82575:
827
		/* The 82575 assigns vectors using a bitmask, which matches the
828 829 830 831
		 * bitmask for the EICR/EIMS/EIMC registers.  To assign one
		 * or more queues to a vector, we write the appropriate bits
		 * into the MSIXBM register for that vector.
		 */
832
		if (rx_queue > IGB_N0_QUEUE)
833
			msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
834
		if (tx_queue > IGB_N0_QUEUE)
835
			msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
836
		if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
837
			msixbm |= E1000_EIMS_OTHER;
838
		array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
839
		q_vector->eims_value = msixbm;
A
Alexander Duyck 已提交
840 841
		break;
	case e1000_82576:
842
		/* 82576 uses a table that essentially consists of 2 columns
A
Alexander Duyck 已提交
843 844 845 846 847 848 849 850 851 852 853 854
		 * with 8 rows.  The ordering is column-major so we use the
		 * lower 3 bits as the row index, and the 4th bit as the
		 * column offset.
		 */
		if (rx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       rx_queue & 0x7,
				       (rx_queue & 0x8) << 1);
		if (tx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       tx_queue & 0x7,
				       ((tx_queue & 0x8) << 1) + 8);
855
		q_vector->eims_value = BIT(msix_vector);
A
Alexander Duyck 已提交
856
		break;
857
	case e1000_82580:
858
	case e1000_i350:
859
	case e1000_i354:
860 861
	case e1000_i210:
	case e1000_i211:
862
		/* On 82580 and newer adapters the scheme is similar to 82576
A
Alexander Duyck 已提交
863 864 865 866 867 868 869 870 871 872 873 874 875
		 * however instead of ordering column-major we have things
		 * ordered row-major.  So we traverse the table by using
		 * bit 0 as the column offset, and the remaining bits as the
		 * row index.
		 */
		if (rx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       rx_queue >> 1,
				       (rx_queue & 0x1) << 4);
		if (tx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       tx_queue >> 1,
				       ((tx_queue & 0x1) << 4) + 8);
876
		q_vector->eims_value = BIT(msix_vector);
877
		break;
A
Alexander Duyck 已提交
878 879 880 881
	default:
		BUG();
		break;
	}
882 883 884 885 886 887

	/* add q_vector eims value to global eims_enable_mask */
	adapter->eims_enable_mask |= q_vector->eims_value;

	/* configure q_vector to set itr on first interrupt */
	q_vector->set_itr = 1;
888 889 890
}

/**
891 892
 *  igb_configure_msix - Configure MSI-X hardware
 *  @adapter: board private structure to initialize
893
 *
894 895
 *  igb_configure_msix sets up the hardware to properly
 *  generate MSI-X interrupts.
896 897 898 899 900 901 902 903 904 905
 **/
static void igb_configure_msix(struct igb_adapter *adapter)
{
	u32 tmp;
	int i, vector = 0;
	struct e1000_hw *hw = &adapter->hw;

	adapter->eims_enable_mask = 0;

	/* set vector for other causes, i.e. link changes */
A
Alexander Duyck 已提交
906 907
	switch (hw->mac.type) {
	case e1000_82575:
908 909 910 911 912 913 914 915 916
		tmp = rd32(E1000_CTRL_EXT);
		/* enable MSI-X PBA support*/
		tmp |= E1000_CTRL_EXT_PBA_CLR;

		/* Auto-Mask interrupts upon ICR read. */
		tmp |= E1000_CTRL_EXT_EIAME;
		tmp |= E1000_CTRL_EXT_IRCA;

		wr32(E1000_CTRL_EXT, tmp);
917 918

		/* enable msix_other interrupt */
919
		array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
P
PJ Waskiewicz 已提交
920
		adapter->eims_other = E1000_EIMS_OTHER;
921

A
Alexander Duyck 已提交
922 923 924
		break;

	case e1000_82576:
925
	case e1000_82580:
926
	case e1000_i350:
927
	case e1000_i354:
928 929
	case e1000_i210:
	case e1000_i211:
930
		/* Turn on MSI-X capability first, or our settings
931 932
		 * won't stick.  And it will take days to debug.
		 */
933
		wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
934 935
		     E1000_GPIE_PBA | E1000_GPIE_EIAME |
		     E1000_GPIE_NSICR);
936 937

		/* enable msix_other interrupt */
938
		adapter->eims_other = BIT(vector);
A
Alexander Duyck 已提交
939 940
		tmp = (vector++ | E1000_IVAR_VALID) << 8;

941
		wr32(E1000_IVAR_MISC, tmp);
A
Alexander Duyck 已提交
942 943 944 945 946
		break;
	default:
		/* do nothing, since nothing else supports MSI-X */
		break;
	} /* switch (hw->mac.type) */
947 948 949

	adapter->eims_enable_mask |= adapter->eims_other;

950 951
	for (i = 0; i < adapter->num_q_vectors; i++)
		igb_assign_vector(adapter->q_vector[i], vector++);
952

953 954 955 956
	wrfl();
}

/**
957 958
 *  igb_request_msix - Initialize MSI-X interrupts
 *  @adapter: board private structure to initialize
959
 *
960 961
 *  igb_request_msix allocates MSI-X vectors and requests interrupts from the
 *  kernel.
962 963 964 965
 **/
static int igb_request_msix(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
966
	int i, err = 0, vector = 0, free_vector = 0;
967

968
	err = request_irq(adapter->msix_entries[vector].vector,
969
			  igb_msix_other, 0, netdev->name, adapter);
970
	if (err)
971
		goto err_out;
972 973 974 975

	for (i = 0; i < adapter->num_q_vectors; i++) {
		struct igb_q_vector *q_vector = adapter->q_vector[i];

976 977
		vector++;

978
		q_vector->itr_register = adapter->io_addr + E1000_EITR(vector);
979

980
		if (q_vector->rx.ring && q_vector->tx.ring)
981
			sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
982 983
				q_vector->rx.ring->queue_index);
		else if (q_vector->tx.ring)
984
			sprintf(q_vector->name, "%s-tx-%u", netdev->name,
985 986
				q_vector->tx.ring->queue_index);
		else if (q_vector->rx.ring)
987
			sprintf(q_vector->name, "%s-rx-%u", netdev->name,
988
				q_vector->rx.ring->queue_index);
989
		else
990 991
			sprintf(q_vector->name, "%s-unused", netdev->name);

992
		err = request_irq(adapter->msix_entries[vector].vector,
993 994
				  igb_msix_ring, 0, q_vector->name,
				  q_vector);
995
		if (err)
996
			goto err_free;
997 998 999 1000
	}

	igb_configure_msix(adapter);
	return 0;
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011

err_free:
	/* free already assigned IRQs */
	free_irq(adapter->msix_entries[free_vector++].vector, adapter);

	vector--;
	for (i = 0; i < vector; i++) {
		free_irq(adapter->msix_entries[free_vector++].vector,
			 adapter->q_vector[i]);
	}
err_out:
1012 1013 1014
	return err;
}

1015
/**
1016 1017 1018
 *  igb_free_q_vector - Free memory allocated for specific interrupt vector
 *  @adapter: board private structure to initialize
 *  @v_idx: Index of vector to be freed
1019
 *
1020
 *  This function frees the memory allocated to the q_vector.
1021 1022 1023 1024 1025
 **/
static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
{
	struct igb_q_vector *q_vector = adapter->q_vector[v_idx];

1026 1027 1028 1029 1030
	adapter->q_vector[v_idx] = NULL;

	/* igb_get_stats64() might access the rings on this vector,
	 * we must wait a grace period before freeing it.
	 */
1031 1032
	if (q_vector)
		kfree_rcu(q_vector, rcu);
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
}

/**
 *  igb_reset_q_vector - Reset config for interrupt vector
 *  @adapter: board private structure to initialize
 *  @v_idx: Index of vector to be reset
 *
 *  If NAPI is enabled it will delete any references to the
 *  NAPI struct. This is preparation for igb_free_q_vector.
 **/
static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
{
	struct igb_q_vector *q_vector = adapter->q_vector[v_idx];

1047 1048 1049 1050 1051 1052
	/* Coming from igb_set_interrupt_capability, the vectors are not yet
	 * allocated. So, q_vector is NULL so we should stop here.
	 */
	if (!q_vector)
		return;

1053 1054 1055 1056
	if (q_vector->tx.ring)
		adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;

	if (q_vector->rx.ring)
1057
		adapter->rx_ring[q_vector->rx.ring->queue_index] = NULL;
1058 1059 1060

	netif_napi_del(&q_vector->napi);

1061 1062 1063 1064 1065 1066
}

static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
{
	int v_idx = adapter->num_q_vectors;

1067
	if (adapter->flags & IGB_FLAG_HAS_MSIX)
1068
		pci_disable_msix(adapter->pdev);
1069
	else if (adapter->flags & IGB_FLAG_HAS_MSI)
1070 1071 1072 1073
		pci_disable_msi(adapter->pdev);

	while (v_idx--)
		igb_reset_q_vector(adapter, v_idx);
1074 1075
}

1076
/**
1077 1078
 *  igb_free_q_vectors - Free memory allocated for interrupt vectors
 *  @adapter: board private structure to initialize
1079
 *
1080 1081 1082
 *  This function frees the memory allocated to the q_vectors.  In addition if
 *  NAPI is enabled it will delete any references to the NAPI struct prior
 *  to freeing the q_vector.
1083 1084 1085
 **/
static void igb_free_q_vectors(struct igb_adapter *adapter)
{
1086 1087 1088 1089
	int v_idx = adapter->num_q_vectors;

	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;
1090
	adapter->num_q_vectors = 0;
1091

1092 1093
	while (v_idx--) {
		igb_reset_q_vector(adapter, v_idx);
1094
		igb_free_q_vector(adapter, v_idx);
1095
	}
1096 1097 1098
}

/**
1099 1100
 *  igb_clear_interrupt_scheme - reset the device to a state of no interrupts
 *  @adapter: board private structure to initialize
1101
 *
1102 1103
 *  This function resets the device so that it has 0 Rx queues, Tx queues, and
 *  MSI-X interrupts allocated.
1104 1105 1106 1107 1108 1109
 */
static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
{
	igb_free_q_vectors(adapter);
	igb_reset_interrupt_capability(adapter);
}
1110 1111

/**
1112 1113 1114
 *  igb_set_interrupt_capability - set MSI or MSI-X if supported
 *  @adapter: board private structure to initialize
 *  @msix: boolean value of MSIX capability
1115
 *
1116 1117
 *  Attempt to configure interrupts using the best available
 *  capabilities of the hardware and kernel.
1118
 **/
1119
static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
1120 1121 1122 1123
{
	int err;
	int numvecs, i;

1124 1125
	if (!msix)
		goto msi_only;
1126
	adapter->flags |= IGB_FLAG_HAS_MSIX;
1127

1128
	/* Number of supported queues. */
1129
	adapter->num_rx_queues = adapter->rss_queues;
1130 1131 1132 1133
	if (adapter->vfs_allocated_count)
		adapter->num_tx_queues = 1;
	else
		adapter->num_tx_queues = adapter->rss_queues;
1134

1135
	/* start with one vector for every Rx queue */
1136 1137
	numvecs = adapter->num_rx_queues;

1138
	/* if Tx handler is separate add 1 for every Tx queue */
1139 1140
	if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
		numvecs += adapter->num_tx_queues;
1141 1142 1143 1144 1145 1146

	/* store the number of vectors reserved for queues */
	adapter->num_q_vectors = numvecs;

	/* add 1 vector for link status interrupts */
	numvecs++;
1147 1148 1149
	for (i = 0; i < numvecs; i++)
		adapter->msix_entries[i].entry = i;

1150 1151 1152 1153 1154
	err = pci_enable_msix_range(adapter->pdev,
				    adapter->msix_entries,
				    numvecs,
				    numvecs);
	if (err > 0)
1155
		return;
1156 1157 1158 1159 1160

	igb_reset_interrupt_capability(adapter);

	/* If we can't do MSI-X, try MSI */
msi_only:
1161
	adapter->flags &= ~IGB_FLAG_HAS_MSIX;
1162 1163 1164 1165 1166 1167 1168 1169
#ifdef CONFIG_PCI_IOV
	/* disable SR-IOV for non MSI-X configurations */
	if (adapter->vf_data) {
		struct e1000_hw *hw = &adapter->hw;
		/* disable iov and allow time for transactions to clear */
		pci_disable_sriov(adapter->pdev);
		msleep(500);

1170 1171
		kfree(adapter->vf_mac_list);
		adapter->vf_mac_list = NULL;
1172 1173 1174
		kfree(adapter->vf_data);
		adapter->vf_data = NULL;
		wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
1175
		wrfl();
1176 1177 1178 1179
		msleep(100);
		dev_info(&adapter->pdev->dev, "IOV Disabled\n");
	}
#endif
1180
	adapter->vfs_allocated_count = 0;
1181
	adapter->rss_queues = 1;
1182
	adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
1183
	adapter->num_rx_queues = 1;
1184
	adapter->num_tx_queues = 1;
1185
	adapter->num_q_vectors = 1;
1186
	if (!pci_enable_msi(adapter->pdev))
1187
		adapter->flags |= IGB_FLAG_HAS_MSI;
1188 1189
}

1190 1191 1192 1193 1194 1195 1196
static void igb_add_ring(struct igb_ring *ring,
			 struct igb_ring_container *head)
{
	head->ring = ring;
	head->count++;
}

1197
/**
1198 1199 1200 1201 1202 1203 1204 1205
 *  igb_alloc_q_vector - Allocate memory for a single interrupt vector
 *  @adapter: board private structure to initialize
 *  @v_count: q_vectors allocated on adapter, used for ring interleaving
 *  @v_idx: index of vector in adapter struct
 *  @txr_count: total number of Tx rings to allocate
 *  @txr_idx: index of first Tx ring to allocate
 *  @rxr_count: total number of Rx rings to allocate
 *  @rxr_idx: index of first Rx ring to allocate
1206
 *
1207
 *  We allocate one q_vector.  If allocation fails we return -ENOMEM.
1208
 **/
1209 1210 1211 1212
static int igb_alloc_q_vector(struct igb_adapter *adapter,
			      int v_count, int v_idx,
			      int txr_count, int txr_idx,
			      int rxr_count, int rxr_idx)
1213 1214
{
	struct igb_q_vector *q_vector;
1215 1216
	struct igb_ring *ring;
	int ring_count, size;
1217

1218 1219 1220 1221 1222 1223 1224 1225 1226
	/* igb only supports 1 Tx and/or 1 Rx queue per vector */
	if (txr_count > 1 || rxr_count > 1)
		return -ENOMEM;

	ring_count = txr_count + rxr_count;
	size = sizeof(struct igb_q_vector) +
	       (sizeof(struct igb_ring) * ring_count);

	/* allocate q_vector and rings */
1227
	q_vector = adapter->q_vector[v_idx];
1228
	if (!q_vector) {
1229
		q_vector = kzalloc(size, GFP_KERNEL);
1230 1231 1232 1233
	} else if (size > ksize(q_vector)) {
		kfree_rcu(q_vector, rcu);
		q_vector = kzalloc(size, GFP_KERNEL);
	} else {
1234
		memset(q_vector, 0, size);
1235
	}
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
	if (!q_vector)
		return -ENOMEM;

	/* initialize NAPI */
	netif_napi_add(adapter->netdev, &q_vector->napi,
		       igb_poll, 64);

	/* tie q_vector and adapter together */
	adapter->q_vector[v_idx] = q_vector;
	q_vector->adapter = adapter;

	/* initialize work limits */
	q_vector->tx.work_limit = adapter->tx_work_limit;

	/* initialize ITR configuration */
1251
	q_vector->itr_register = adapter->io_addr + E1000_EITR(0);
1252 1253 1254 1255 1256
	q_vector->itr_val = IGB_START_ITR;

	/* initialize pointer to rings */
	ring = q_vector->ring;

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	/* intialize ITR */
	if (rxr_count) {
		/* rx or rx/tx vector */
		if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
			q_vector->itr_val = adapter->rx_itr_setting;
	} else {
		/* tx only vector */
		if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
			q_vector->itr_val = adapter->tx_itr_setting;
	}

1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	if (txr_count) {
		/* assign generic ring traits */
		ring->dev = &adapter->pdev->dev;
		ring->netdev = adapter->netdev;

		/* configure backlink on ring */
		ring->q_vector = q_vector;

		/* update q_vector Tx values */
		igb_add_ring(ring, &q_vector->tx);

		/* For 82575, context index must be unique per ring. */
		if (adapter->hw.mac.type == e1000_82575)
			set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);

		/* apply Tx specific ring traits */
		ring->count = adapter->tx_ring_count;
		ring->queue_index = txr_idx;

A
Andre Guedes 已提交
1287 1288 1289 1290 1291 1292
		ring->cbs_enable = false;
		ring->idleslope = 0;
		ring->sendslope = 0;
		ring->hicredit = 0;
		ring->locredit = 0;

1293 1294 1295
		u64_stats_init(&ring->tx_syncp);
		u64_stats_init(&ring->tx_syncp2);

1296 1297 1298 1299 1300
		/* assign ring to adapter */
		adapter->tx_ring[txr_idx] = ring;

		/* push pointer to next ring */
		ring++;
1301
	}
1302

1303 1304 1305 1306
	if (rxr_count) {
		/* assign generic ring traits */
		ring->dev = &adapter->pdev->dev;
		ring->netdev = adapter->netdev;
1307

1308 1309
		/* configure backlink on ring */
		ring->q_vector = q_vector;
1310

1311 1312
		/* update q_vector Rx values */
		igb_add_ring(ring, &q_vector->rx);
1313

1314 1315 1316
		/* set flag indicating ring supports SCTP checksum offload */
		if (adapter->hw.mac.type >= e1000_82576)
			set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
1317

1318
		/* On i350, i354, i210, and i211, loopback VLAN packets
1319
		 * have the tag byte-swapped.
1320
		 */
1321 1322
		if (adapter->hw.mac.type >= e1000_i350)
			set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
1323

1324 1325 1326 1327
		/* apply Rx specific ring traits */
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rxr_idx;

1328 1329
		u64_stats_init(&ring->rx_syncp);

1330 1331 1332 1333 1334
		/* assign ring to adapter */
		adapter->rx_ring[rxr_idx] = ring;
	}

	return 0;
1335 1336
}

1337

1338
/**
1339 1340
 *  igb_alloc_q_vectors - Allocate memory for interrupt vectors
 *  @adapter: board private structure to initialize
1341
 *
1342 1343
 *  We allocate one q_vector per queue interrupt.  If allocation fails we
 *  return -ENOMEM.
1344
 **/
1345
static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1346
{
1347 1348 1349 1350 1351
	int q_vectors = adapter->num_q_vectors;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int rxr_idx = 0, txr_idx = 0, v_idx = 0;
	int err;
1352

1353 1354 1355 1356
	if (q_vectors >= (rxr_remaining + txr_remaining)) {
		for (; rxr_remaining; v_idx++) {
			err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
						 0, 0, 1, rxr_idx);
1357

1358 1359 1360 1361 1362 1363
			if (err)
				goto err_out;

			/* update counts and index */
			rxr_remaining--;
			rxr_idx++;
1364 1365
		}
	}
1366 1367 1368 1369

	for (; v_idx < q_vectors; v_idx++) {
		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1370

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
		err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
					 tqpv, txr_idx, rqpv, rxr_idx);

		if (err)
			goto err_out;

		/* update counts and index */
		rxr_remaining -= rqpv;
		txr_remaining -= tqpv;
		rxr_idx++;
		txr_idx++;
	}

1384
	return 0;
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394

err_out:
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;
	adapter->num_q_vectors = 0;

	while (v_idx--)
		igb_free_q_vector(adapter, v_idx);

	return -ENOMEM;
1395 1396 1397
}

/**
1398 1399 1400
 *  igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
 *  @adapter: board private structure to initialize
 *  @msix: boolean value of MSIX capability
1401
 *
1402
 *  This function initializes the interrupts and allocates all of the queues.
1403
 **/
1404
static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
1405 1406 1407 1408
{
	struct pci_dev *pdev = adapter->pdev;
	int err;

1409
	igb_set_interrupt_capability(adapter, msix);
1410 1411 1412 1413 1414 1415 1416

	err = igb_alloc_q_vectors(adapter);
	if (err) {
		dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
		goto err_alloc_q_vectors;
	}

1417
	igb_cache_ring_register(adapter);
1418 1419

	return 0;
1420

1421 1422 1423 1424 1425
err_alloc_q_vectors:
	igb_reset_interrupt_capability(adapter);
	return err;
}

1426
/**
1427 1428
 *  igb_request_irq - initialize interrupts
 *  @adapter: board private structure to initialize
1429
 *
1430 1431
 *  Attempts to configure interrupts using the best available
 *  capabilities of the hardware and kernel.
1432 1433 1434 1435
 **/
static int igb_request_irq(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
1436
	struct pci_dev *pdev = adapter->pdev;
1437 1438
	int err = 0;

1439
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1440
		err = igb_request_msix(adapter);
P
PJ Waskiewicz 已提交
1441
		if (!err)
1442 1443
			goto request_done;
		/* fall back to MSI */
1444 1445
		igb_free_all_tx_resources(adapter);
		igb_free_all_rx_resources(adapter);
1446

1447
		igb_clear_interrupt_scheme(adapter);
1448 1449
		err = igb_init_interrupt_scheme(adapter, false);
		if (err)
1450
			goto request_done;
1451

1452 1453
		igb_setup_all_tx_resources(adapter);
		igb_setup_all_rx_resources(adapter);
1454
		igb_configure(adapter);
1455
	}
P
PJ Waskiewicz 已提交
1456

1457 1458
	igb_assign_vector(adapter->q_vector[0], 0);

1459
	if (adapter->flags & IGB_FLAG_HAS_MSI) {
1460
		err = request_irq(pdev->irq, igb_intr_msi, 0,
1461
				  netdev->name, adapter);
1462 1463
		if (!err)
			goto request_done;
1464

1465 1466
		/* fall back to legacy interrupts */
		igb_reset_interrupt_capability(adapter);
1467
		adapter->flags &= ~IGB_FLAG_HAS_MSI;
1468 1469
	}

1470
	err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
1471
			  netdev->name, adapter);
1472

A
Andy Gospodarek 已提交
1473
	if (err)
1474
		dev_err(&pdev->dev, "Error %d getting interrupt\n",
1475 1476 1477 1478 1479 1480 1481 1482
			err);

request_done:
	return err;
}

static void igb_free_irq(struct igb_adapter *adapter)
{
1483
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1484 1485
		int vector = 0, i;

1486
		free_irq(adapter->msix_entries[vector++].vector, adapter);
1487

1488
		for (i = 0; i < adapter->num_q_vectors; i++)
1489
			free_irq(adapter->msix_entries[vector++].vector,
1490
				 adapter->q_vector[i]);
1491 1492
	} else {
		free_irq(adapter->pdev->irq, adapter);
1493 1494 1495 1496
	}
}

/**
1497 1498
 *  igb_irq_disable - Mask off interrupt generation on the NIC
 *  @adapter: board private structure
1499 1500 1501 1502 1503
 **/
static void igb_irq_disable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;

1504
	/* we need to be careful when disabling interrupts.  The VFs are also
1505 1506 1507
	 * mapped into these registers and so clearing the bits can cause
	 * issues on the VF drivers so we only need to clear what we set
	 */
1508
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1509
		u32 regval = rd32(E1000_EIAM);
1510

1511 1512 1513 1514
		wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
		wr32(E1000_EIMC, adapter->eims_enable_mask);
		regval = rd32(E1000_EIAC);
		wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
1515
	}
P
PJ Waskiewicz 已提交
1516 1517

	wr32(E1000_IAM, 0);
1518 1519
	wr32(E1000_IMC, ~0);
	wrfl();
1520
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1521
		int i;
1522

1523 1524 1525 1526 1527
		for (i = 0; i < adapter->num_q_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
1528 1529 1530
}

/**
1531 1532
 *  igb_irq_enable - Enable default interrupt generation settings
 *  @adapter: board private structure
1533 1534 1535 1536 1537
 **/
static void igb_irq_enable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;

1538
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1539
		u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
1540
		u32 regval = rd32(E1000_EIAC);
1541

1542 1543 1544
		wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
		regval = rd32(E1000_EIAM);
		wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
P
PJ Waskiewicz 已提交
1545
		wr32(E1000_EIMS, adapter->eims_enable_mask);
1546
		if (adapter->vfs_allocated_count) {
1547
			wr32(E1000_MBVFIMR, 0xFF);
1548 1549 1550
			ims |= E1000_IMS_VMMB;
		}
		wr32(E1000_IMS, ims);
P
PJ Waskiewicz 已提交
1551
	} else {
1552 1553 1554 1555
		wr32(E1000_IMS, IMS_ENABLE_MASK |
				E1000_IMS_DRSTA);
		wr32(E1000_IAM, IMS_ENABLE_MASK |
				E1000_IMS_DRSTA);
P
PJ Waskiewicz 已提交
1556
	}
1557 1558 1559 1560
}

static void igb_update_mng_vlan(struct igb_adapter *adapter)
{
1561
	struct e1000_hw *hw = &adapter->hw;
1562
	u16 pf_id = adapter->vfs_allocated_count;
1563 1564
	u16 vid = adapter->hw.mng_cookie.vlan_id;
	u16 old_vid = adapter->mng_vlan_id;
1565 1566 1567

	if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
		/* add VID to filter table */
1568
		igb_vfta_set(hw, vid, pf_id, true, true);
1569 1570 1571 1572 1573 1574 1575
		adapter->mng_vlan_id = vid;
	} else {
		adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
	}

	if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
	    (vid != old_vid) &&
J
Jiri Pirko 已提交
1576
	    !test_bit(old_vid, adapter->active_vlans)) {
1577
		/* remove VID from filter table */
1578
		igb_vfta_set(hw, vid, pf_id, false, true);
1579 1580 1581 1582
	}
}

/**
1583 1584
 *  igb_release_hw_control - release control of the h/w to f/w
 *  @adapter: address of board private structure
1585
 *
1586 1587 1588
 *  igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
 *  For ASF and Pass Through versions of f/w this means that the
 *  driver is no longer loaded.
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
 **/
static void igb_release_hw_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = rd32(E1000_CTRL_EXT);
	wr32(E1000_CTRL_EXT,
			ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
}

/**
1602 1603
 *  igb_get_hw_control - get control of the h/w from f/w
 *  @adapter: address of board private structure
1604
 *
1605 1606 1607
 *  igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
 *  For ASF and Pass Through versions of f/w this means that
 *  the driver is loaded.
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
 **/
static void igb_get_hw_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = rd32(E1000_CTRL_EXT);
	wr32(E1000_CTRL_EXT,
			ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
}

A
Andre Guedes 已提交
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
static void enable_fqtss(struct igb_adapter *adapter, bool enable)
{
	struct net_device *netdev = adapter->netdev;
	struct e1000_hw *hw = &adapter->hw;

	WARN_ON(hw->mac.type != e1000_i210);

	if (enable)
		adapter->flags |= IGB_FLAG_FQTSS;
	else
		adapter->flags &= ~IGB_FLAG_FQTSS;

	if (netif_running(netdev))
		schedule_work(&adapter->reset_task);
}

static bool is_fqtss_enabled(struct igb_adapter *adapter)
{
	return (adapter->flags & IGB_FLAG_FQTSS) ? true : false;
}

static void set_tx_desc_fetch_prio(struct e1000_hw *hw, int queue,
				   enum tx_queue_prio prio)
{
	u32 val;

	WARN_ON(hw->mac.type != e1000_i210);
	WARN_ON(queue < 0 || queue > 4);

	val = rd32(E1000_I210_TXDCTL(queue));

	if (prio == TX_QUEUE_PRIO_HIGH)
		val |= E1000_TXDCTL_PRIORITY;
	else
		val &= ~E1000_TXDCTL_PRIORITY;

	wr32(E1000_I210_TXDCTL(queue), val);
}

static void set_queue_mode(struct e1000_hw *hw, int queue, enum queue_mode mode)
{
	u32 val;

	WARN_ON(hw->mac.type != e1000_i210);
	WARN_ON(queue < 0 || queue > 1);

	val = rd32(E1000_I210_TQAVCC(queue));

	if (mode == QUEUE_MODE_STREAM_RESERVATION)
		val |= E1000_TQAVCC_QUEUEMODE;
	else
		val &= ~E1000_TQAVCC_QUEUEMODE;

	wr32(E1000_I210_TQAVCC(queue), val);
}

/**
 *  igb_configure_cbs - Configure Credit-Based Shaper (CBS)
 *  @adapter: pointer to adapter struct
 *  @queue: queue number
 *  @enable: true = enable CBS, false = disable CBS
 *  @idleslope: idleSlope in kbps
 *  @sendslope: sendSlope in kbps
 *  @hicredit: hiCredit in bytes
 *  @locredit: loCredit in bytes
 *
 *  Configure CBS for a given hardware queue. When disabling, idleslope,
 *  sendslope, hicredit, locredit arguments are ignored. Returns 0 if
 *  success. Negative otherwise.
 **/
static void igb_configure_cbs(struct igb_adapter *adapter, int queue,
			      bool enable, int idleslope, int sendslope,
			      int hicredit, int locredit)
{
	struct net_device *netdev = adapter->netdev;
	struct e1000_hw *hw = &adapter->hw;
	u32 tqavcc;
	u16 value;

	WARN_ON(hw->mac.type != e1000_i210);
	WARN_ON(queue < 0 || queue > 1);

	if (enable) {
		set_tx_desc_fetch_prio(hw, queue, TX_QUEUE_PRIO_HIGH);
		set_queue_mode(hw, queue, QUEUE_MODE_STREAM_RESERVATION);

		/* According to i210 datasheet section 7.2.7.7, we should set
		 * the 'idleSlope' field from TQAVCC register following the
		 * equation:
		 *
		 * For 100 Mbps link speed:
		 *
		 *     value = BW * 0x7735 * 0.2                          (E1)
		 *
		 * For 1000Mbps link speed:
		 *
		 *     value = BW * 0x7735 * 2                            (E2)
		 *
		 * E1 and E2 can be merged into one equation as shown below.
		 * Note that 'link-speed' is in Mbps.
		 *
		 *     value = BW * 0x7735 * 2 * link-speed
		 *                           --------------               (E3)
		 *                                1000
		 *
		 * 'BW' is the percentage bandwidth out of full link speed
		 * which can be found with the following equation. Note that
		 * idleSlope here is the parameter from this function which
		 * is in kbps.
		 *
		 *     BW =     idleSlope
		 *          -----------------                             (E4)
		 *          link-speed * 1000
		 *
		 * That said, we can come up with a generic equation to
		 * calculate the value we should set it TQAVCC register by
		 * replacing 'BW' in E3 by E4. The resulting equation is:
		 *
		 * value =     idleSlope     * 0x7735 * 2 * link-speed
		 *         -----------------            --------------    (E5)
		 *         link-speed * 1000                 1000
		 *
		 * 'link-speed' is present in both sides of the fraction so
		 * it is canceled out. The final equation is the following:
		 *
		 *     value = idleSlope * 61034
		 *             -----------------                          (E6)
		 *                  1000000
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
		 *
		 * NOTE: For i210, given the above, we can see that idleslope
		 *       is represented in 16.38431 kbps units by the value at
		 *       the TQAVCC register (1Gbps / 61034), which reduces
		 *       the granularity for idleslope increments.
		 *       For instance, if you want to configure a 2576kbps
		 *       idleslope, the value to be written on the register
		 *       would have to be 157.23. If rounded down, you end
		 *       up with less bandwidth available than originally
		 *       required (~2572 kbps). If rounded up, you end up
		 *       with a higher bandwidth (~2589 kbps). Below the
		 *       approach we take is to always round up the
		 *       calculated value, so the resulting bandwidth might
		 *       be slightly higher for some configurations.
A
Andre Guedes 已提交
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
		 */
		value = DIV_ROUND_UP_ULL(idleslope * 61034ULL, 1000000);

		tqavcc = rd32(E1000_I210_TQAVCC(queue));
		tqavcc &= ~E1000_TQAVCC_IDLESLOPE_MASK;
		tqavcc |= value;
		wr32(E1000_I210_TQAVCC(queue), tqavcc);

		wr32(E1000_I210_TQAVHC(queue), 0x80000000 + hicredit * 0x7735);
	} else {
		set_tx_desc_fetch_prio(hw, queue, TX_QUEUE_PRIO_LOW);
		set_queue_mode(hw, queue, QUEUE_MODE_STRICT_PRIORITY);

		/* Set idleSlope to zero. */
		tqavcc = rd32(E1000_I210_TQAVCC(queue));
		tqavcc &= ~E1000_TQAVCC_IDLESLOPE_MASK;
		wr32(E1000_I210_TQAVCC(queue), tqavcc);

		/* Set hiCredit to zero. */
		wr32(E1000_I210_TQAVHC(queue), 0);
	}

	/* XXX: In i210 controller the sendSlope and loCredit parameters from
	 * CBS are not configurable by software so we don't do any 'controller
	 * configuration' in respect to these parameters.
	 */

	netdev_dbg(netdev, "CBS %s: queue %d idleslope %d sendslope %d hiCredit %d locredit %d\n",
		   (enable) ? "enabled" : "disabled", queue,
		   idleslope, sendslope, hicredit, locredit);
}

static int igb_save_cbs_params(struct igb_adapter *adapter, int queue,
			       bool enable, int idleslope, int sendslope,
			       int hicredit, int locredit)
{
	struct igb_ring *ring;

	if (queue < 0 || queue > adapter->num_tx_queues)
		return -EINVAL;

	ring = adapter->tx_ring[queue];

	ring->cbs_enable = enable;
	ring->idleslope = idleslope;
	ring->sendslope = sendslope;
	ring->hicredit = hicredit;
	ring->locredit = locredit;

	return 0;
}

static bool is_any_cbs_enabled(struct igb_adapter *adapter)
{
	struct igb_ring *ring;
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		ring = adapter->tx_ring[i];

		if (ring->cbs_enable)
			return true;
	}

	return false;
}

static void igb_setup_tx_mode(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct e1000_hw *hw = &adapter->hw;
	u32 val;

	/* Only i210 controller supports changing the transmission mode. */
	if (hw->mac.type != e1000_i210)
		return;

	if (is_fqtss_enabled(adapter)) {
		int i, max_queue;

		/* Configure TQAVCTRL register: set transmit mode to 'Qav',
		 * set data fetch arbitration to 'round robin' and set data
		 * transfer arbitration to 'credit shaper algorithm.
		 */
		val = rd32(E1000_I210_TQAVCTRL);
		val |= E1000_TQAVCTRL_XMIT_MODE | E1000_TQAVCTRL_DATATRANARB;
		val &= ~E1000_TQAVCTRL_DATAFETCHARB;
		wr32(E1000_I210_TQAVCTRL, val);

		/* Configure Tx and Rx packet buffers sizes as described in
		 * i210 datasheet section 7.2.7.7.
		 */
		val = rd32(E1000_TXPBS);
		val &= ~I210_TXPBSIZE_MASK;
		val |= I210_TXPBSIZE_PB0_8KB | I210_TXPBSIZE_PB1_8KB |
			I210_TXPBSIZE_PB2_4KB | I210_TXPBSIZE_PB3_4KB;
		wr32(E1000_TXPBS, val);

		val = rd32(E1000_RXPBS);
		val &= ~I210_RXPBSIZE_MASK;
		val |= I210_RXPBSIZE_PB_32KB;
		wr32(E1000_RXPBS, val);

		/* Section 8.12.9 states that MAX_TPKT_SIZE from DTXMXPKTSZ
		 * register should not exceed the buffer size programmed in
		 * TXPBS. The smallest buffer size programmed in TXPBS is 4kB
		 * so according to the datasheet we should set MAX_TPKT_SIZE to
		 * 4kB / 64.
		 *
		 * However, when we do so, no frame from queue 2 and 3 are
		 * transmitted.  It seems the MAX_TPKT_SIZE should not be great
		 * or _equal_ to the buffer size programmed in TXPBS. For this
		 * reason, we set set MAX_ TPKT_SIZE to (4kB - 1) / 64.
		 */
		val = (4096 - 1) / 64;
		wr32(E1000_I210_DTXMXPKTSZ, val);

		/* Since FQTSS mode is enabled, apply any CBS configuration
		 * previously set. If no previous CBS configuration has been
		 * done, then the initial configuration is applied, which means
		 * CBS is disabled.
		 */
		max_queue = (adapter->num_tx_queues < I210_SR_QUEUES_NUM) ?
			    adapter->num_tx_queues : I210_SR_QUEUES_NUM;

		for (i = 0; i < max_queue; i++) {
			struct igb_ring *ring = adapter->tx_ring[i];

			igb_configure_cbs(adapter, i, ring->cbs_enable,
					  ring->idleslope, ring->sendslope,
					  ring->hicredit, ring->locredit);
		}
	} else {
		wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
		wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
		wr32(E1000_I210_DTXMXPKTSZ, I210_DTXMXPKTSZ_DEFAULT);

		val = rd32(E1000_I210_TQAVCTRL);
		/* According to Section 8.12.21, the other flags we've set when
		 * enabling FQTSS are not relevant when disabling FQTSS so we
		 * don't set they here.
		 */
		val &= ~E1000_TQAVCTRL_XMIT_MODE;
		wr32(E1000_I210_TQAVCTRL, val);
	}

	netdev_dbg(netdev, "FQTSS %s\n", (is_fqtss_enabled(adapter)) ?
		   "enabled" : "disabled");
}

1912
/**
1913 1914
 *  igb_configure - configure the hardware for RX and TX
 *  @adapter: private board structure
1915 1916 1917 1918 1919 1920 1921
 **/
static void igb_configure(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	int i;

	igb_get_hw_control(adapter);
1922
	igb_set_rx_mode(netdev);
A
Andre Guedes 已提交
1923
	igb_setup_tx_mode(adapter);
1924 1925 1926

	igb_restore_vlan(adapter);

1927
	igb_setup_tctl(adapter);
1928
	igb_setup_mrqc(adapter);
1929
	igb_setup_rctl(adapter);
1930

1931
	igb_nfc_filter_restore(adapter);
1932
	igb_configure_tx(adapter);
1933
	igb_configure_rx(adapter);
1934 1935 1936

	igb_rx_fifo_flush_82575(&adapter->hw);

1937
	/* call igb_desc_unused which always leaves
1938
	 * at least 1 descriptor unused to make sure
1939 1940
	 * next_to_use != next_to_clean
	 */
1941
	for (i = 0; i < adapter->num_rx_queues; i++) {
1942
		struct igb_ring *ring = adapter->rx_ring[i];
1943
		igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
1944 1945 1946
	}
}

1947
/**
1948 1949
 *  igb_power_up_link - Power up the phy/serdes link
 *  @adapter: address of board private structure
1950 1951 1952
 **/
void igb_power_up_link(struct igb_adapter *adapter)
{
1953 1954
	igb_reset_phy(&adapter->hw);

1955 1956 1957 1958
	if (adapter->hw.phy.media_type == e1000_media_type_copper)
		igb_power_up_phy_copper(&adapter->hw);
	else
		igb_power_up_serdes_link_82575(&adapter->hw);
1959 1960

	igb_setup_link(&adapter->hw);
1961 1962 1963
}

/**
1964 1965
 *  igb_power_down_link - Power down the phy/serdes link
 *  @adapter: address of board private structure
1966 1967 1968 1969 1970 1971 1972 1973
 */
static void igb_power_down_link(struct igb_adapter *adapter)
{
	if (adapter->hw.phy.media_type == e1000_media_type_copper)
		igb_power_down_phy_copper_82575(&adapter->hw);
	else
		igb_shutdown_serdes_link_82575(&adapter->hw);
}
1974

1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
/**
 * Detect and switch function for Media Auto Sense
 * @adapter: address of the board private structure
 **/
static void igb_check_swap_media(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext, connsw;
	bool swap_now = false;

	ctrl_ext = rd32(E1000_CTRL_EXT);
	connsw = rd32(E1000_CONNSW);

	/* need to live swap if current media is copper and we have fiber/serdes
	 * to go to.
	 */

	if ((hw->phy.media_type == e1000_media_type_copper) &&
	    (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
		swap_now = true;
	} else if (!(connsw & E1000_CONNSW_SERDESD)) {
		/* copper signal takes time to appear */
		if (adapter->copper_tries < 4) {
			adapter->copper_tries++;
			connsw |= E1000_CONNSW_AUTOSENSE_CONF;
			wr32(E1000_CONNSW, connsw);
			return;
		} else {
			adapter->copper_tries = 0;
			if ((connsw & E1000_CONNSW_PHYSD) &&
			    (!(connsw & E1000_CONNSW_PHY_PDN))) {
				swap_now = true;
				connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
				wr32(E1000_CONNSW, connsw);
			}
		}
	}

	if (!swap_now)
		return;

	switch (hw->phy.media_type) {
	case e1000_media_type_copper:
		netdev_info(adapter->netdev,
			"MAS: changing media to fiber/serdes\n");
		ctrl_ext |=
			E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
		adapter->flags |= IGB_FLAG_MEDIA_RESET;
		adapter->copper_tries = 0;
		break;
	case e1000_media_type_internal_serdes:
	case e1000_media_type_fiber:
		netdev_info(adapter->netdev,
			"MAS: changing media to copper\n");
		ctrl_ext &=
			~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
		adapter->flags |= IGB_FLAG_MEDIA_RESET;
		break;
	default:
		/* shouldn't get here during regular operation */
		netdev_err(adapter->netdev,
			"AMS: Invalid media type found, returning\n");
		break;
	}
	wr32(E1000_CTRL_EXT, ctrl_ext);
}

2042
/**
2043 2044
 *  igb_up - Open the interface and prepare it to handle traffic
 *  @adapter: board private structure
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
 **/
int igb_up(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	int i;

	/* hardware has been reset, we need to reload some things */
	igb_configure(adapter);

	clear_bit(__IGB_DOWN, &adapter->state);

2056 2057 2058
	for (i = 0; i < adapter->num_q_vectors; i++)
		napi_enable(&(adapter->q_vector[i]->napi));

2059
	if (adapter->flags & IGB_FLAG_HAS_MSIX)
2060
		igb_configure_msix(adapter);
2061 2062
	else
		igb_assign_vector(adapter->q_vector[0], 0);
2063 2064 2065 2066 2067

	/* Clear any pending interrupts. */
	rd32(E1000_ICR);
	igb_irq_enable(adapter);

2068 2069 2070
	/* notify VFs that reset has been completed */
	if (adapter->vfs_allocated_count) {
		u32 reg_data = rd32(E1000_CTRL_EXT);
2071

2072 2073 2074 2075
		reg_data |= E1000_CTRL_EXT_PFRSTD;
		wr32(E1000_CTRL_EXT, reg_data);
	}

2076 2077
	netif_tx_start_all_queues(adapter->netdev);

2078 2079 2080 2081
	/* start the watchdog. */
	hw->mac.get_link_status = 1;
	schedule_work(&adapter->watchdog_task);

2082 2083 2084 2085
	if ((adapter->flags & IGB_FLAG_EEE) &&
	    (!hw->dev_spec._82575.eee_disable))
		adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;

2086 2087 2088 2089 2090 2091
	return 0;
}

void igb_down(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2092
	struct e1000_hw *hw = &adapter->hw;
2093 2094 2095 2096
	u32 tctl, rctl;
	int i;

	/* signal that we're down so the interrupt handler does not
2097 2098
	 * reschedule our watchdog timer
	 */
2099 2100 2101 2102 2103 2104 2105
	set_bit(__IGB_DOWN, &adapter->state);

	/* disable receives in the hardware */
	rctl = rd32(E1000_RCTL);
	wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
	/* flush and sleep below */

2106 2107
	igb_nfc_filter_exit(adapter);

2108
	netif_carrier_off(netdev);
2109
	netif_tx_stop_all_queues(netdev);
2110 2111 2112 2113 2114 2115 2116

	/* disable transmits in the hardware */
	tctl = rd32(E1000_TCTL);
	tctl &= ~E1000_TCTL_EN;
	wr32(E1000_TCTL, tctl);
	/* flush both disables and wait for them to finish */
	wrfl();
2117
	usleep_range(10000, 11000);
2118

2119 2120
	igb_irq_disable(adapter);

2121 2122
	adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;

2123
	for (i = 0; i < adapter->num_q_vectors; i++) {
2124 2125 2126 2127
		if (adapter->q_vector[i]) {
			napi_synchronize(&adapter->q_vector[i]->napi);
			napi_disable(&adapter->q_vector[i]->napi);
		}
2128
	}
2129 2130 2131 2132

	del_timer_sync(&adapter->watchdog_timer);
	del_timer_sync(&adapter->phy_info_timer);

2133
	/* record the stats before reset*/
E
Eric Dumazet 已提交
2134
	spin_lock(&adapter->stats64_lock);
B
Benjamin Poirier 已提交
2135
	igb_update_stats(adapter);
E
Eric Dumazet 已提交
2136
	spin_unlock(&adapter->stats64_lock);
2137

2138 2139 2140
	adapter->link_speed = 0;
	adapter->link_duplex = 0;

2141 2142
	if (!pci_channel_offline(adapter->pdev))
		igb_reset(adapter);
2143 2144 2145 2146

	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;

2147 2148
	igb_clean_all_tx_rings(adapter);
	igb_clean_all_rx_rings(adapter);
2149 2150 2151 2152 2153
#ifdef CONFIG_IGB_DCA

	/* since we reset the hardware DCA settings were cleared */
	igb_setup_dca(adapter);
#endif
2154 2155 2156 2157 2158 2159
}

void igb_reinit_locked(struct igb_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
2160
		usleep_range(1000, 2000);
2161 2162 2163 2164 2165
	igb_down(adapter);
	igb_up(adapter);
	clear_bit(__IGB_RESETTING, &adapter->state);
}

2166 2167 2168 2169
/** igb_enable_mas - Media Autosense re-enable after swap
 *
 * @adapter: adapter struct
 **/
2170
static void igb_enable_mas(struct igb_adapter *adapter)
2171 2172
{
	struct e1000_hw *hw = &adapter->hw;
2173
	u32 connsw = rd32(E1000_CONNSW);
2174 2175

	/* configure for SerDes media detect */
2176 2177
	if ((hw->phy.media_type == e1000_media_type_copper) &&
	    (!(connsw & E1000_CONNSW_SERDESD))) {
2178 2179 2180 2181 2182 2183 2184
		connsw |= E1000_CONNSW_ENRGSRC;
		connsw |= E1000_CONNSW_AUTOSENSE_EN;
		wr32(E1000_CONNSW, connsw);
		wrfl();
	}
}

2185 2186
void igb_reset(struct igb_adapter *adapter)
{
2187
	struct pci_dev *pdev = adapter->pdev;
2188
	struct e1000_hw *hw = &adapter->hw;
A
Alexander Duyck 已提交
2189 2190
	struct e1000_mac_info *mac = &hw->mac;
	struct e1000_fc_info *fc = &hw->fc;
2191
	u32 pba, hwm;
2192 2193 2194 2195

	/* Repartition Pba for greater than 9k mtu
	 * To take effect CTRL.RST is required.
	 */
2196
	switch (mac->type) {
2197
	case e1000_i350:
2198
	case e1000_i354:
2199 2200 2201 2202
	case e1000_82580:
		pba = rd32(E1000_RXPBS);
		pba = igb_rxpbs_adjust_82580(pba);
		break;
2203
	case e1000_82576:
2204 2205
		pba = rd32(E1000_RXPBS);
		pba &= E1000_RXPBS_SIZE_MASK_82576;
2206 2207
		break;
	case e1000_82575:
2208 2209
	case e1000_i210:
	case e1000_i211:
2210 2211 2212
	default:
		pba = E1000_PBA_34K;
		break;
A
Alexander Duyck 已提交
2213
	}
2214

2215 2216 2217 2218
	if (mac->type == e1000_82575) {
		u32 min_rx_space, min_tx_space, needed_tx_space;

		/* write Rx PBA so that hardware can report correct Tx PBA */
2219 2220 2221 2222 2223 2224 2225
		wr32(E1000_PBA, pba);

		/* To maintain wire speed transmits, the Tx FIFO should be
		 * large enough to accommodate two full transmit packets,
		 * rounded up to the next 1KB and expressed in KB.  Likewise,
		 * the Rx FIFO should be large enough to accommodate at least
		 * one full receive packet and is similarly rounded up and
2226 2227
		 * expressed in KB.
		 */
2228 2229 2230 2231 2232 2233
		min_rx_space = DIV_ROUND_UP(MAX_JUMBO_FRAME_SIZE, 1024);

		/* The Tx FIFO also stores 16 bytes of information about the Tx
		 * but don't include Ethernet FCS because hardware appends it.
		 * We only need to round down to the nearest 512 byte block
		 * count since the value we care about is 2 frames, not 1.
2234
		 */
2235 2236 2237 2238 2239 2240
		min_tx_space = adapter->max_frame_size;
		min_tx_space += sizeof(union e1000_adv_tx_desc) - ETH_FCS_LEN;
		min_tx_space = DIV_ROUND_UP(min_tx_space, 512);

		/* upper 16 bits has Tx packet buffer allocation size in KB */
		needed_tx_space = min_tx_space - (rd32(E1000_PBA) >> 16);
2241 2242 2243

		/* If current Tx allocation is less than the min Tx FIFO size,
		 * and the min Tx FIFO size is less than the current Rx FIFO
2244
		 * allocation, take space away from current Rx allocation.
2245
		 */
2246 2247
		if (needed_tx_space < pba) {
			pba -= needed_tx_space;
2248

2249 2250 2251
			/* if short on Rx space, Rx wins and must trump Tx
			 * adjustment
			 */
2252 2253 2254
			if (pba < min_rx_space)
				pba = min_rx_space;
		}
2255 2256

		/* adjust PBA for jumbo frames */
A
Alexander Duyck 已提交
2257
		wr32(E1000_PBA, pba);
2258 2259
	}

2260 2261 2262 2263 2264 2265 2266
	/* flow control settings
	 * The high water mark must be low enough to fit one full frame
	 * after transmitting the pause frame.  As such we must have enough
	 * space to allow for us to complete our current transmit and then
	 * receive the frame that is in progress from the link partner.
	 * Set it to:
	 * - the full Rx FIFO size minus one full Tx plus one full Rx frame
2267
	 */
2268
	hwm = (pba << 10) - (adapter->max_frame_size + MAX_JUMBO_FRAME_SIZE);
2269

2270
	fc->high_water = hwm & 0xFFFFFFF0;	/* 16-byte granularity */
2271
	fc->low_water = fc->high_water - 16;
2272 2273
	fc->pause_time = 0xFFFF;
	fc->send_xon = 1;
2274
	fc->current_mode = fc->requested_mode;
2275

2276 2277 2278
	/* disable receive for all VFs and wait one second */
	if (adapter->vfs_allocated_count) {
		int i;
2279

2280
		for (i = 0 ; i < adapter->vfs_allocated_count; i++)
G
Greg Rose 已提交
2281
			adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
2282 2283

		/* ping all the active vfs to let them know we are going down */
2284
		igb_ping_all_vfs(adapter);
2285 2286 2287 2288 2289 2290

		/* disable transmits and receives */
		wr32(E1000_VFRE, 0);
		wr32(E1000_VFTE, 0);
	}

2291
	/* Allow time for pending master requests to run */
2292
	hw->mac.ops.reset_hw(hw);
2293 2294
	wr32(E1000_WUC, 0);

2295 2296 2297 2298 2299
	if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
		/* need to resetup here after media swap */
		adapter->ei.get_invariants(hw);
		adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
	}
2300 2301 2302
	if ((mac->type == e1000_82575) &&
	    (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
		igb_enable_mas(adapter);
2303
	}
2304
	if (hw->mac.ops.init_hw(hw))
2305
		dev_err(&pdev->dev, "Hardware Error\n");
2306

Y
Yury Kylulin 已提交
2307 2308 2309 2310 2311 2312 2313
	/* RAR registers were cleared during init_hw, clear mac table */
	igb_flush_mac_table(adapter);
	__dev_uc_unsync(adapter->netdev, NULL);

	/* Recover default RAR entry */
	igb_set_default_mac_filter(adapter);

2314
	/* Flow control settings reset on hardware reset, so guarantee flow
2315 2316 2317 2318 2319
	 * control is off when forcing speed.
	 */
	if (!hw->mac.autoneg)
		igb_force_mac_fc(hw);

2320
	igb_init_dmac(adapter, pba);
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
#ifdef CONFIG_IGB_HWMON
	/* Re-initialize the thermal sensor on i350 devices. */
	if (!test_bit(__IGB_DOWN, &adapter->state)) {
		if (mac->type == e1000_i350 && hw->bus.func == 0) {
			/* If present, re-initialize the external thermal sensor
			 * interface.
			 */
			if (adapter->ets)
				mac->ops.init_thermal_sensor_thresh(hw);
		}
	}
#endif
J
Jeff Kirsher 已提交
2333
	/* Re-establish EEE setting */
2334 2335 2336 2337 2338
	if (hw->phy.media_type == e1000_media_type_copper) {
		switch (mac->type) {
		case e1000_i350:
		case e1000_i210:
		case e1000_i211:
2339
			igb_set_eee_i350(hw, true, true);
2340 2341
			break;
		case e1000_i354:
2342
			igb_set_eee_i354(hw, true, true);
2343 2344 2345 2346 2347
			break;
		default:
			break;
		}
	}
2348 2349 2350
	if (!netif_running(adapter->netdev))
		igb_power_down_link(adapter);

2351 2352 2353 2354 2355
	igb_update_mng_vlan(adapter);

	/* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
	wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);

2356
	/* Re-enable PTP, where applicable. */
2357 2358
	if (adapter->ptp_flags & IGB_PTP_ENABLED)
		igb_ptp_reset(adapter);
2359

2360
	igb_get_phy_info(hw);
2361 2362
}

2363 2364
static netdev_features_t igb_fix_features(struct net_device *netdev,
	netdev_features_t features)
J
Jiri Pirko 已提交
2365
{
2366 2367
	/* Since there is no support for separate Rx/Tx vlan accel
	 * enable/disable make sure Tx flag is always in same state as Rx.
J
Jiri Pirko 已提交
2368
	 */
2369 2370
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		features |= NETIF_F_HW_VLAN_CTAG_TX;
J
Jiri Pirko 已提交
2371
	else
2372
		features &= ~NETIF_F_HW_VLAN_CTAG_TX;
J
Jiri Pirko 已提交
2373 2374 2375 2376

	return features;
}

2377 2378
static int igb_set_features(struct net_device *netdev,
	netdev_features_t features)
2379
{
2380
	netdev_features_t changed = netdev->features ^ features;
B
Ben Greear 已提交
2381
	struct igb_adapter *adapter = netdev_priv(netdev);
2382

2383
	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
J
Jiri Pirko 已提交
2384 2385
		igb_vlan_mode(netdev, features);

2386
	if (!(changed & (NETIF_F_RXALL | NETIF_F_NTUPLE)))
B
Ben Greear 已提交
2387 2388
		return 0;

2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
	if (!(features & NETIF_F_NTUPLE)) {
		struct hlist_node *node2;
		struct igb_nfc_filter *rule;

		spin_lock(&adapter->nfc_lock);
		hlist_for_each_entry_safe(rule, node2,
					  &adapter->nfc_filter_list, nfc_node) {
			igb_erase_filter(adapter, rule);
			hlist_del(&rule->nfc_node);
			kfree(rule);
		}
		spin_unlock(&adapter->nfc_lock);
		adapter->nfc_filter_count = 0;
	}

B
Ben Greear 已提交
2404 2405 2406 2407 2408 2409 2410
	netdev->features = features;

	if (netif_running(netdev))
		igb_reinit_locked(adapter);
	else
		igb_reset(adapter);

2411 2412 2413
	return 0;
}

2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
static int igb_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
			   struct net_device *dev,
			   const unsigned char *addr, u16 vid,
			   u16 flags)
{
	/* guarantee we can provide a unique filter for the unicast address */
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
		struct igb_adapter *adapter = netdev_priv(dev);
		int vfn = adapter->vfs_allocated_count;

Y
Yury Kylulin 已提交
2424
		if (netdev_uc_count(dev) >= igb_available_rars(adapter, vfn))
2425 2426 2427 2428 2429 2430
			return -ENOMEM;
	}

	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
}

2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
#define IGB_MAX_MAC_HDR_LEN	127
#define IGB_MAX_NETWORK_HDR_LEN	511

static netdev_features_t
igb_features_check(struct sk_buff *skb, struct net_device *dev,
		   netdev_features_t features)
{
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IGB_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IGB_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;

	return features;
}

A
Andre Guedes 已提交
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
static int igb_offload_cbs(struct igb_adapter *adapter,
			   struct tc_cbs_qopt_offload *qopt)
{
	struct e1000_hw *hw = &adapter->hw;
	int err;

	/* CBS offloading is only supported by i210 controller. */
	if (hw->mac.type != e1000_i210)
		return -EOPNOTSUPP;

	/* CBS offloading is only supported by queue 0 and queue 1. */
	if (qopt->queue < 0 || qopt->queue > 1)
		return -EINVAL;

	err = igb_save_cbs_params(adapter, qopt->queue, qopt->enable,
				  qopt->idleslope, qopt->sendslope,
				  qopt->hicredit, qopt->locredit);
	if (err)
		return err;

	if (is_fqtss_enabled(adapter)) {
		igb_configure_cbs(adapter, qopt->queue, qopt->enable,
				  qopt->idleslope, qopt->sendslope,
				  qopt->hicredit, qopt->locredit);

		if (!is_any_cbs_enabled(adapter))
			enable_fqtss(adapter, false);

	} else {
		enable_fqtss(adapter, true);
	}

	return 0;
}

static int igb_setup_tc(struct net_device *dev, enum tc_setup_type type,
			void *type_data)
{
	struct igb_adapter *adapter = netdev_priv(dev);

	switch (type) {
2506
	case TC_SETUP_QDISC_CBS:
A
Andre Guedes 已提交
2507 2508 2509 2510 2511 2512 2513
		return igb_offload_cbs(adapter, type_data);

	default:
		return -EOPNOTSUPP;
	}
}

S
Stephen Hemminger 已提交
2514
static const struct net_device_ops igb_netdev_ops = {
2515
	.ndo_open		= igb_open,
S
Stephen Hemminger 已提交
2516
	.ndo_stop		= igb_close,
2517
	.ndo_start_xmit		= igb_xmit_frame,
E
Eric Dumazet 已提交
2518
	.ndo_get_stats64	= igb_get_stats64,
2519
	.ndo_set_rx_mode	= igb_set_rx_mode,
S
Stephen Hemminger 已提交
2520 2521 2522 2523 2524 2525 2526
	.ndo_set_mac_address	= igb_set_mac,
	.ndo_change_mtu		= igb_change_mtu,
	.ndo_do_ioctl		= igb_ioctl,
	.ndo_tx_timeout		= igb_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_vlan_rx_add_vid	= igb_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= igb_vlan_rx_kill_vid,
2527 2528
	.ndo_set_vf_mac		= igb_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= igb_ndo_set_vf_vlan,
2529
	.ndo_set_vf_rate	= igb_ndo_set_vf_bw,
L
Lior Levy 已提交
2530
	.ndo_set_vf_spoofchk	= igb_ndo_set_vf_spoofchk,
2531
	.ndo_set_vf_trust	= igb_ndo_set_vf_trust,
2532
	.ndo_get_vf_config	= igb_ndo_get_vf_config,
S
Stephen Hemminger 已提交
2533 2534 2535
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= igb_netpoll,
#endif
J
Jiri Pirko 已提交
2536 2537
	.ndo_fix_features	= igb_fix_features,
	.ndo_set_features	= igb_set_features,
2538
	.ndo_fdb_add		= igb_ndo_fdb_add,
2539
	.ndo_features_check	= igb_features_check,
A
Andre Guedes 已提交
2540
	.ndo_setup_tc		= igb_setup_tc,
S
Stephen Hemminger 已提交
2541 2542
};

2543 2544 2545 2546 2547 2548 2549
/**
 * igb_set_fw_version - Configure version string for ethtool
 * @adapter: adapter struct
 **/
void igb_set_fw_version(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
2550 2551 2552 2553 2554
	struct e1000_fw_version fw;

	igb_get_fw_version(hw, &fw);

	switch (hw->mac.type) {
2555
	case e1000_i210:
2556
	case e1000_i211:
2557 2558 2559 2560 2561 2562 2563 2564 2565
		if (!(igb_get_flash_presence_i210(hw))) {
			snprintf(adapter->fw_version,
				 sizeof(adapter->fw_version),
				 "%2d.%2d-%d",
				 fw.invm_major, fw.invm_minor,
				 fw.invm_img_type);
			break;
		}
		/* fall through */
2566 2567 2568 2569 2570 2571 2572 2573 2574
	default:
		/* if option is rom valid, display its version too */
		if (fw.or_valid) {
			snprintf(adapter->fw_version,
				 sizeof(adapter->fw_version),
				 "%d.%d, 0x%08x, %d.%d.%d",
				 fw.eep_major, fw.eep_minor, fw.etrack_id,
				 fw.or_major, fw.or_build, fw.or_patch);
		/* no option rom */
2575
		} else if (fw.etrack_id != 0X0000) {
2576
			snprintf(adapter->fw_version,
2577 2578 2579 2580 2581 2582 2583 2584
			    sizeof(adapter->fw_version),
			    "%d.%d, 0x%08x",
			    fw.eep_major, fw.eep_minor, fw.etrack_id);
		} else {
		snprintf(adapter->fw_version,
		    sizeof(adapter->fw_version),
		    "%d.%d.%d",
		    fw.eep_major, fw.eep_minor, fw.eep_build);
2585 2586
		}
		break;
2587 2588 2589
	}
}

2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
/**
 * igb_init_mas - init Media Autosense feature if enabled in the NVM
 *
 * @adapter: adapter struct
 **/
static void igb_init_mas(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u16 eeprom_data;

	hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
	switch (hw->bus.func) {
	case E1000_FUNC_0:
		if (eeprom_data & IGB_MAS_ENABLE_0) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	case E1000_FUNC_1:
		if (eeprom_data & IGB_MAS_ENABLE_1) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	case E1000_FUNC_2:
		if (eeprom_data & IGB_MAS_ENABLE_2) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	case E1000_FUNC_3:
		if (eeprom_data & IGB_MAS_ENABLE_3) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	default:
		/* Shouldn't get here */
		netdev_err(adapter->netdev,
			"MAS: Invalid port configuration, returning\n");
		break;
	}
}

2642 2643
/**
 *  igb_init_i2c - Init I2C interface
C
Carolyn Wyborny 已提交
2644
 *  @adapter: pointer to adapter structure
2645
 **/
C
Carolyn Wyborny 已提交
2646 2647
static s32 igb_init_i2c(struct igb_adapter *adapter)
{
T
Todd Fujinaka 已提交
2648
	s32 status = 0;
C
Carolyn Wyborny 已提交
2649 2650 2651

	/* I2C interface supported on i350 devices */
	if (adapter->hw.mac.type != e1000_i350)
T
Todd Fujinaka 已提交
2652
		return 0;
C
Carolyn Wyborny 已提交
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668

	/* Initialize the i2c bus which is controlled by the registers.
	 * This bus will use the i2c_algo_bit structue that implements
	 * the protocol through toggling of the 4 bits in the register.
	 */
	adapter->i2c_adap.owner = THIS_MODULE;
	adapter->i2c_algo = igb_i2c_algo;
	adapter->i2c_algo.data = adapter;
	adapter->i2c_adap.algo_data = &adapter->i2c_algo;
	adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
	strlcpy(adapter->i2c_adap.name, "igb BB",
		sizeof(adapter->i2c_adap.name));
	status = i2c_bit_add_bus(&adapter->i2c_adap);
	return status;
}

2669
/**
2670 2671 2672
 *  igb_probe - Device Initialization Routine
 *  @pdev: PCI device information struct
 *  @ent: entry in igb_pci_tbl
2673
 *
2674
 *  Returns 0 on success, negative on failure
2675
 *
2676 2677 2678
 *  igb_probe initializes an adapter identified by a pci_dev structure.
 *  The OS initialization, configuring of the adapter private structure,
 *  and a hardware reset occur.
2679
 **/
2680
static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
2681 2682 2683 2684
{
	struct net_device *netdev;
	struct igb_adapter *adapter;
	struct e1000_hw *hw;
2685
	u16 eeprom_data = 0;
2686
	s32 ret_val;
2687
	static int global_quad_port_a; /* global quad port a indication */
2688
	const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
2689
	int err, pci_using_dac;
2690
	u8 part_str[E1000_PBANUM_LENGTH];
2691

2692 2693 2694 2695 2696
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
2697
			pci_name(pdev), pdev->vendor, pdev->device);
2698 2699 2700
		return -EINVAL;
	}

2701
	err = pci_enable_device_mem(pdev);
2702 2703 2704 2705
	if (err)
		return err;

	pci_using_dac = 0;
2706
	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
2707
	if (!err) {
2708
		pci_using_dac = 1;
2709
	} else {
2710
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2711
		if (err) {
2712 2713 2714
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
2715 2716 2717
		}
	}

2718
	err = pci_request_mem_regions(pdev, igb_driver_name);
2719 2720 2721
	if (err)
		goto err_pci_reg;

2722
	pci_enable_pcie_error_reporting(pdev);
2723

2724
	pci_set_master(pdev);
2725
	pci_save_state(pdev);
2726 2727

	err = -ENOMEM;
2728
	netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
2729
				   IGB_MAX_TX_QUEUES);
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
	if (!netdev)
		goto err_alloc_etherdev;

	SET_NETDEV_DEV(netdev, &pdev->dev);

	pci_set_drvdata(pdev, netdev);
	adapter = netdev_priv(netdev);
	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
2741
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
2742 2743

	err = -EIO;
J
Jarod Wilson 已提交
2744 2745
	adapter->io_addr = pci_iomap(pdev, 0, 0);
	if (!adapter->io_addr)
2746
		goto err_ioremap;
J
Jarod Wilson 已提交
2747 2748
	/* hw->hw_addr can be altered, we'll use adapter->io_addr for unmap */
	hw->hw_addr = adapter->io_addr;
2749

S
Stephen Hemminger 已提交
2750
	netdev->netdev_ops = &igb_netdev_ops;
2751 2752 2753 2754 2755
	igb_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;

	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);

2756 2757
	netdev->mem_start = pci_resource_start(pdev, 0);
	netdev->mem_end = pci_resource_end(pdev, 0);
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772

	/* PCI config space info */
	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

	/* Copy the default MAC, PHY and NVM function pointers */
	memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
	memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
	memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
	/* Initialize skew-specific constants */
	err = ei->get_invariants(hw);
	if (err)
2773
		goto err_sw_init;
2774

2775
	/* setup the private structure */
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
	err = igb_sw_init(adapter);
	if (err)
		goto err_sw_init;

	igb_get_bus_info_pcie(hw);

	hw->phy.autoneg_wait_to_complete = false;

	/* Copper options */
	if (hw->phy.media_type == e1000_media_type_copper) {
		hw->phy.mdix = AUTO_ALL_MODES;
		hw->phy.disable_polarity_correction = false;
		hw->phy.ms_type = e1000_ms_hw_default;
	}

	if (igb_check_reset_block(hw))
		dev_info(&pdev->dev,
			"PHY reset is blocked due to SOL/IDER session.\n");

2795
	/* features is initialized to 0 in allocation, it might have bits
2796 2797 2798 2799 2800 2801 2802 2803
	 * set by igb_sw_init so we should use an or instead of an
	 * assignment.
	 */
	netdev->features |= NETIF_F_SG |
			    NETIF_F_TSO |
			    NETIF_F_TSO6 |
			    NETIF_F_RXHASH |
			    NETIF_F_RXCSUM |
2804
			    NETIF_F_HW_CSUM;
2805

2806 2807 2808
	if (hw->mac.type >= e1000_82576)
		netdev->features |= NETIF_F_SCTP_CRC;

2809 2810
#define IGB_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				  NETIF_F_GSO_GRE_CSUM | \
2811
				  NETIF_F_GSO_IPXIP4 | \
2812
				  NETIF_F_GSO_IPXIP6 | \
2813 2814 2815 2816 2817 2818
				  NETIF_F_GSO_UDP_TUNNEL | \
				  NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IGB_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL | IGB_GSO_PARTIAL_FEATURES;

2819
	/* copy netdev features into list of user selectable features */
2820 2821 2822 2823
	netdev->hw_features |= netdev->features |
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL;
2824

2825 2826 2827
	if (hw->mac.type >= e1000_i350)
		netdev->hw_features |= NETIF_F_NTUPLE;

2828 2829
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;
2830

2831
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
2832
	netdev->mpls_features |= NETIF_F_HW_CSUM;
2833
	netdev->hw_enc_features |= netdev->vlan_features;
2834

2835 2836 2837 2838
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
2839

2840
	netdev->priv_flags |= IFF_SUPP_NOFCS;
2841

2842 2843
	netdev->priv_flags |= IFF_UNICAST_FLT;

2844 2845 2846 2847
	/* MTU range: 68 - 9216 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = MAX_STD_JUMBO_FRAME_SIZE;

2848
	adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
2849 2850

	/* before reading the NVM, reset the controller to put the device in a
2851 2852
	 * known good starting state
	 */
2853 2854
	hw->mac.ops.reset_hw(hw);

2855 2856
	/* make sure the NVM is good , i211/i210 parts can have special NVM
	 * that doesn't contain a checksum
2857
	 */
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
	switch (hw->mac.type) {
	case e1000_i210:
	case e1000_i211:
		if (igb_get_flash_presence_i210(hw)) {
			if (hw->nvm.ops.validate(hw) < 0) {
				dev_err(&pdev->dev,
					"The NVM Checksum Is Not Valid\n");
				err = -EIO;
				goto err_eeprom;
			}
		}
		break;
	default:
2871 2872 2873 2874 2875
		if (hw->nvm.ops.validate(hw) < 0) {
			dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
			err = -EIO;
			goto err_eeprom;
		}
2876
		break;
2877 2878
	}

2879 2880 2881 2882 2883
	if (eth_platform_get_mac_address(&pdev->dev, hw->mac.addr)) {
		/* copy the MAC address out of the NVM */
		if (hw->mac.ops.read_mac_addr(hw))
			dev_err(&pdev->dev, "NVM Read Error\n");
	}
2884 2885 2886

	memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);

2887
	if (!is_valid_ether_addr(netdev->dev_addr)) {
2888 2889 2890 2891 2892
		dev_err(&pdev->dev, "Invalid MAC Address\n");
		err = -EIO;
		goto err_eeprom;
	}

Y
Yury Kylulin 已提交
2893 2894
	igb_set_default_mac_filter(adapter);

2895 2896 2897
	/* get firmware version for ethtool -i */
	igb_set_fw_version(adapter);

2898 2899 2900 2901 2902 2903
	/* configure RXPBSIZE and TXPBSIZE */
	if (hw->mac.type == e1000_i210) {
		wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
		wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
	}

2904 2905
	timer_setup(&adapter->watchdog_timer, igb_watchdog, 0);
	timer_setup(&adapter->phy_info_timer, igb_update_phy_info, 0);
2906 2907 2908 2909

	INIT_WORK(&adapter->reset_task, igb_reset_task);
	INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);

2910
	/* Initialize link properties that are user-changeable */
2911 2912 2913 2914
	adapter->fc_autoneg = true;
	hw->mac.autoneg = true;
	hw->phy.autoneg_advertised = 0x2f;

2915 2916
	hw->fc.requested_mode = e1000_fc_default;
	hw->fc.current_mode = e1000_fc_default;
2917 2918 2919

	igb_validate_mdi_setting(hw);

2920
	/* By default, support wake on port A */
2921
	if (hw->bus.func == 0)
2922 2923 2924 2925
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;

	/* Check the NVM for wake support on non-port A ports */
	if (hw->mac.type >= e1000_82580)
2926
		hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
2927 2928
				 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
				 &eeprom_data);
2929 2930
	else if (hw->bus.func == 1)
		hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
2931

2932 2933
	if (eeprom_data & IGB_EEPROM_APME)
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2934 2935 2936

	/* now that we have the eeprom settings, apply the special cases where
	 * the eeprom may be wrong or the board simply won't support wake on
2937 2938
	 * lan on a particular port
	 */
2939 2940
	switch (pdev->device) {
	case E1000_DEV_ID_82575GB_QUAD_COPPER:
2941
		adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2942 2943
		break;
	case E1000_DEV_ID_82575EB_FIBER_SERDES:
A
Alexander Duyck 已提交
2944 2945
	case E1000_DEV_ID_82576_FIBER:
	case E1000_DEV_ID_82576_SERDES:
2946
		/* Wake events only supported on port A for dual fiber
2947 2948
		 * regardless of eeprom setting
		 */
2949
		if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
2950
			adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2951
		break;
2952
	case E1000_DEV_ID_82576_QUAD_COPPER:
2953
	case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
2954 2955
		/* if quad port adapter, disable WoL on all but port A */
		if (global_quad_port_a != 0)
2956
			adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2957 2958 2959 2960 2961 2962
		else
			adapter->flags |= IGB_FLAG_QUAD_PORT_A;
		/* Reset for multiple quad port adapters */
		if (++global_quad_port_a == 4)
			global_quad_port_a = 0;
		break;
2963 2964 2965 2966
	default:
		/* If the device can't wake, don't set software support */
		if (!device_can_wakeup(&adapter->pdev->dev))
			adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2967 2968 2969
	}

	/* initialize the wol settings based on the eeprom settings */
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
	if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
		adapter->wol |= E1000_WUFC_MAG;

	/* Some vendors want WoL disabled by default, but still supported */
	if ((hw->mac.type == e1000_i350) &&
	    (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
		adapter->wol = 0;
	}

2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
	/* Some vendors want the ability to Use the EEPROM setting as
	 * enable/disable only, and not for capability
	 */
	if (((hw->mac.type == e1000_i350) ||
	     (hw->mac.type == e1000_i354)) &&
	    (pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)) {
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
		adapter->wol = 0;
	}
	if (hw->mac.type == e1000_i350) {
		if (((pdev->subsystem_device == 0x5001) ||
		     (pdev->subsystem_device == 0x5002)) &&
				(hw->bus.func == 0)) {
			adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
			adapter->wol = 0;
		}
		if (pdev->subsystem_device == 0x1F52)
			adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
	}

3000 3001
	device_set_wakeup_enable(&adapter->pdev->dev,
				 adapter->flags & IGB_FLAG_WOL_SUPPORTED);
3002 3003 3004 3005

	/* reset the hardware with the new settings */
	igb_reset(adapter);

C
Carolyn Wyborny 已提交
3006 3007 3008 3009 3010 3011 3012
	/* Init the I2C interface */
	err = igb_init_i2c(adapter);
	if (err) {
		dev_err(&pdev->dev, "failed to init i2c interface\n");
		goto err_eeprom;
	}

3013
	/* let the f/w know that the h/w is now under the control of the
3014 3015
	 * driver.
	 */
3016 3017 3018 3019 3020 3021 3022
	igb_get_hw_control(adapter);

	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

3023 3024 3025
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

3026
#ifdef CONFIG_IGB_DCA
3027
	if (dca_add_requester(&pdev->dev) == 0) {
3028
		adapter->flags |= IGB_FLAG_DCA_ENABLED;
J
Jeb Cramer 已提交
3029 3030 3031 3032
		dev_info(&pdev->dev, "DCA enabled\n");
		igb_setup_dca(adapter);
	}

P
Patrick Ohly 已提交
3033
#endif
3034 3035 3036 3037
#ifdef CONFIG_IGB_HWMON
	/* Initialize the thermal sensor on i350 devices. */
	if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
		u16 ets_word;
3038

3039
		/* Read the NVM to determine if this i350 device supports an
3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
		 * external thermal sensor.
		 */
		hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
		if (ets_word != 0x0000 && ets_word != 0xFFFF)
			adapter->ets = true;
		else
			adapter->ets = false;
		if (igb_sysfs_init(adapter))
			dev_err(&pdev->dev,
				"failed to allocate sysfs resources\n");
	} else {
		adapter->ets = false;
	}
#endif
3054 3055 3056 3057 3058
	/* Check if Media Autosense is enabled */
	adapter->ei = *ei;
	if (hw->dev_spec._82575.mas_capable)
		igb_init_mas(adapter);

A
Anders Berggren 已提交
3059
	/* do hw tstamp init after resetting */
3060
	igb_ptp_init(adapter);
A
Anders Berggren 已提交
3061

3062
	dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076
	/* print bus type/speed/width info, not applicable to i354 */
	if (hw->mac.type != e1000_i354) {
		dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
			 netdev->name,
			 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
			  (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
			   "unknown"),
			 ((hw->bus.width == e1000_bus_width_pcie_x4) ?
			  "Width x4" :
			  (hw->bus.width == e1000_bus_width_pcie_x2) ?
			  "Width x2" :
			  (hw->bus.width == e1000_bus_width_pcie_x1) ?
			  "Width x1" : "unknown"), netdev->dev_addr);
	}
3077

3078 3079 3080 3081 3082 3083 3084 3085
	if ((hw->mac.type >= e1000_i210 ||
	     igb_get_flash_presence_i210(hw))) {
		ret_val = igb_read_part_string(hw, part_str,
					       E1000_PBANUM_LENGTH);
	} else {
		ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
	}

3086 3087 3088
	if (ret_val)
		strcpy(part_str, "Unknown");
	dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
3089 3090
	dev_info(&pdev->dev,
		"Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
3091
		(adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
3092
		(adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
3093
		adapter->num_rx_queues, adapter->num_tx_queues);
3094 3095 3096 3097 3098 3099
	if (hw->phy.media_type == e1000_media_type_copper) {
		switch (hw->mac.type) {
		case e1000_i350:
		case e1000_i210:
		case e1000_i211:
			/* Enable EEE for internal copper PHY devices */
3100
			err = igb_set_eee_i350(hw, true, true);
3101 3102 3103 3104 3105 3106 3107 3108
			if ((!err) &&
			    (!hw->dev_spec._82575.eee_disable)) {
				adapter->eee_advert =
					MDIO_EEE_100TX | MDIO_EEE_1000T;
				adapter->flags |= IGB_FLAG_EEE;
			}
			break;
		case e1000_i354:
3109
			if ((rd32(E1000_CTRL_EXT) &
3110
			    E1000_CTRL_EXT_LINK_MODE_SGMII)) {
3111
				err = igb_set_eee_i354(hw, true, true);
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
				if ((!err) &&
					(!hw->dev_spec._82575.eee_disable)) {
					adapter->eee_advert =
					   MDIO_EEE_100TX | MDIO_EEE_1000T;
					adapter->flags |= IGB_FLAG_EEE;
				}
			}
			break;
		default:
			break;
3122
		}
3123
	}
Y
Yan, Zheng 已提交
3124
	pm_runtime_put_noidle(&pdev->dev);
3125 3126 3127 3128
	return 0;

err_register:
	igb_release_hw_control(adapter);
C
Carolyn Wyborny 已提交
3129
	memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
3130 3131
err_eeprom:
	if (!igb_check_reset_block(hw))
3132
		igb_reset_phy(hw);
3133 3134 3135 3136

	if (hw->flash_address)
		iounmap(hw->flash_address);
err_sw_init:
Y
Yury Kylulin 已提交
3137
	kfree(adapter->mac_table);
J
Jia-Ju Bai 已提交
3138
	kfree(adapter->shadow_vfta);
3139
	igb_clear_interrupt_scheme(adapter);
3140 3141 3142
#ifdef CONFIG_PCI_IOV
	igb_disable_sriov(pdev);
#endif
J
Jarod Wilson 已提交
3143
	pci_iounmap(pdev, adapter->io_addr);
3144 3145 3146
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
3147
	pci_release_mem_regions(pdev);
3148 3149 3150 3151 3152 3153
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

3154
#ifdef CONFIG_PCI_IOV
3155
static int igb_disable_sriov(struct pci_dev *pdev)
3156 3157 3158 3159 3160 3161 3162 3163
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;

	/* reclaim resources allocated to VFs */
	if (adapter->vf_data) {
		/* disable iov and allow time for transactions to clear */
3164
		if (pci_vfs_assigned(pdev)) {
3165 3166 3167 3168 3169 3170 3171 3172
			dev_warn(&pdev->dev,
				 "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
			return -EPERM;
		} else {
			pci_disable_sriov(pdev);
			msleep(500);
		}

3173 3174
		kfree(adapter->vf_mac_list);
		adapter->vf_mac_list = NULL;
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
		kfree(adapter->vf_data);
		adapter->vf_data = NULL;
		adapter->vfs_allocated_count = 0;
		wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
		wrfl();
		msleep(100);
		dev_info(&pdev->dev, "IOV Disabled\n");

		/* Re-enable DMA Coalescing flag since IOV is turned off */
		adapter->flags |= IGB_FLAG_DMAC;
	}

	return 0;
}

static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	int old_vfs = pci_num_vf(pdev);
3195
	struct vf_mac_filter *mac_list;
3196
	int err = 0;
3197
	int num_vf_mac_filters, i;
3198

3199
	if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
3200 3201 3202
		err = -EPERM;
		goto out;
	}
3203 3204 3205
	if (!num_vfs)
		goto out;

3206 3207 3208 3209 3210 3211
	if (old_vfs) {
		dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
			 old_vfs, max_vfs);
		adapter->vfs_allocated_count = old_vfs;
	} else
		adapter->vfs_allocated_count = num_vfs;
3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222

	adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
				sizeof(struct vf_data_storage), GFP_KERNEL);

	/* if allocation failed then we do not support SR-IOV */
	if (!adapter->vf_data) {
		adapter->vfs_allocated_count = 0;
		err = -ENOMEM;
		goto out;
	}

3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
	/* Due to the limited number of RAR entries calculate potential
	 * number of MAC filters available for the VFs. Reserve entries
	 * for PF default MAC, PF MAC filters and at least one RAR entry
	 * for each VF for VF MAC.
	 */
	num_vf_mac_filters = adapter->hw.mac.rar_entry_count -
			     (1 + IGB_PF_MAC_FILTERS_RESERVED +
			      adapter->vfs_allocated_count);

	adapter->vf_mac_list = kcalloc(num_vf_mac_filters,
				       sizeof(struct vf_mac_filter),
				       GFP_KERNEL);

	mac_list = adapter->vf_mac_list;
	INIT_LIST_HEAD(&adapter->vf_macs.l);

	if (adapter->vf_mac_list) {
		/* Initialize list of VF MAC filters */
		for (i = 0; i < num_vf_mac_filters; i++) {
			mac_list->vf = -1;
			mac_list->free = true;
			list_add(&mac_list->l, &adapter->vf_macs.l);
			mac_list++;
		}
	} else {
		/* If we could not allocate memory for the VF MAC filters
		 * we can continue without this feature but warn user.
		 */
		dev_err(&pdev->dev,
			"Unable to allocate memory for VF MAC filter list\n");
	}

3255 3256 3257 3258 3259 3260
	/* only call pci_enable_sriov() if no VFs are allocated already */
	if (!old_vfs) {
		err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
		if (err)
			goto err_out;
	}
3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
	dev_info(&pdev->dev, "%d VFs allocated\n",
		 adapter->vfs_allocated_count);
	for (i = 0; i < adapter->vfs_allocated_count; i++)
		igb_vf_configure(adapter, i);

	/* DMA Coalescing is not supported in IOV mode. */
	adapter->flags &= ~IGB_FLAG_DMAC;
	goto out;

err_out:
3271 3272
	kfree(adapter->vf_mac_list);
	adapter->vf_mac_list = NULL;
3273 3274 3275 3276 3277 3278 3279 3280
	kfree(adapter->vf_data);
	adapter->vf_data = NULL;
	adapter->vfs_allocated_count = 0;
out:
	return err;
}

#endif
3281
/**
C
Carolyn Wyborny 已提交
3282 3283
 *  igb_remove_i2c - Cleanup  I2C interface
 *  @adapter: pointer to adapter structure
3284
 **/
C
Carolyn Wyborny 已提交
3285 3286 3287 3288 3289 3290
static void igb_remove_i2c(struct igb_adapter *adapter)
{
	/* free the adapter bus structure */
	i2c_del_adapter(&adapter->i2c_adap);
}

3291
/**
3292 3293
 *  igb_remove - Device Removal Routine
 *  @pdev: PCI device information struct
3294
 *
3295 3296 3297 3298
 *  igb_remove is called by the PCI subsystem to alert the driver
 *  that it should release a PCI device.  The could be caused by a
 *  Hot-Plug event, or because the driver is going to be removed from
 *  memory.
3299
 **/
3300
static void igb_remove(struct pci_dev *pdev)
3301 3302 3303
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
J
Jeb Cramer 已提交
3304
	struct e1000_hw *hw = &adapter->hw;
3305

Y
Yan, Zheng 已提交
3306
	pm_runtime_get_noresume(&pdev->dev);
3307 3308 3309
#ifdef CONFIG_IGB_HWMON
	igb_sysfs_exit(adapter);
#endif
C
Carolyn Wyborny 已提交
3310
	igb_remove_i2c(adapter);
3311
	igb_ptp_stop(adapter);
3312
	/* The watchdog timer may be rescheduled, so explicitly
3313 3314
	 * disable watchdog from being rescheduled.
	 */
3315 3316 3317 3318
	set_bit(__IGB_DOWN, &adapter->state);
	del_timer_sync(&adapter->watchdog_timer);
	del_timer_sync(&adapter->phy_info_timer);

3319 3320
	cancel_work_sync(&adapter->reset_task);
	cancel_work_sync(&adapter->watchdog_task);
3321

3322
#ifdef CONFIG_IGB_DCA
3323
	if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
J
Jeb Cramer 已提交
3324 3325
		dev_info(&pdev->dev, "DCA disabled\n");
		dca_remove_requester(&pdev->dev);
3326
		adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
A
Alexander Duyck 已提交
3327
		wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
J
Jeb Cramer 已提交
3328 3329 3330
	}
#endif

3331
	/* Release control of h/w to f/w.  If f/w is AMT enabled, this
3332 3333
	 * would have already happened in close and is redundant.
	 */
3334 3335
	igb_release_hw_control(adapter);

3336
#ifdef CONFIG_PCI_IOV
3337
	igb_disable_sriov(pdev);
3338
#endif
3339

3340 3341 3342 3343
	unregister_netdev(netdev);

	igb_clear_interrupt_scheme(adapter);

J
Jarod Wilson 已提交
3344
	pci_iounmap(pdev, adapter->io_addr);
3345 3346
	if (hw->flash_address)
		iounmap(hw->flash_address);
3347
	pci_release_mem_regions(pdev);
3348

Y
Yury Kylulin 已提交
3349
	kfree(adapter->mac_table);
3350
	kfree(adapter->shadow_vfta);
3351 3352
	free_netdev(netdev);

3353
	pci_disable_pcie_error_reporting(pdev);
3354

3355 3356 3357
	pci_disable_device(pdev);
}

3358
/**
3359 3360
 *  igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
 *  @adapter: board private structure to initialize
3361
 *
3362 3363 3364 3365
 *  This function initializes the vf specific data storage and then attempts to
 *  allocate the VFs.  The reason for ordering it this way is because it is much
 *  mor expensive time wise to disable SR-IOV than it is to allocate and free
 *  the memory for the VFs.
3366
 **/
3367
static void igb_probe_vfs(struct igb_adapter *adapter)
3368 3369 3370
{
#ifdef CONFIG_PCI_IOV
	struct pci_dev *pdev = adapter->pdev;
3371
	struct e1000_hw *hw = &adapter->hw;
3372

3373 3374 3375 3376
	/* Virtualization features not supported on i210 family. */
	if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
		return;

3377 3378 3379 3380 3381 3382 3383
	/* Of the below we really only want the effect of getting
	 * IGB_FLAG_HAS_MSIX set (if available), without which
	 * igb_enable_sriov() has no effect.
	 */
	igb_set_interrupt_capability(adapter, true);
	igb_reset_interrupt_capability(adapter);

3384
	pci_sriov_set_totalvfs(pdev, 7);
3385
	igb_enable_sriov(pdev, max_vfs);
3386

3387 3388 3389
#endif /* CONFIG_PCI_IOV */
}

3390
unsigned int igb_get_max_rss_queues(struct igb_adapter *adapter)
3391 3392
{
	struct e1000_hw *hw = &adapter->hw;
3393
	unsigned int max_rss_queues;
3394

3395
	/* Determine the maximum number of RSS queues supported. */
3396
	switch (hw->mac.type) {
3397 3398 3399 3400
	case e1000_i211:
		max_rss_queues = IGB_MAX_RX_QUEUES_I211;
		break;
	case e1000_82575:
3401
	case e1000_i210:
3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
		max_rss_queues = IGB_MAX_RX_QUEUES_82575;
		break;
	case e1000_i350:
		/* I350 cannot do RSS and SR-IOV at the same time */
		if (!!adapter->vfs_allocated_count) {
			max_rss_queues = 1;
			break;
		}
		/* fall through */
	case e1000_82576:
		if (!!adapter->vfs_allocated_count) {
			max_rss_queues = 2;
			break;
		}
		/* fall through */
	case e1000_82580:
3418
	case e1000_i354:
3419 3420
	default:
		max_rss_queues = IGB_MAX_RX_QUEUES;
3421
		break;
3422 3423
	}

3424 3425 3426 3427 3428 3429 3430 3431
	return max_rss_queues;
}

static void igb_init_queue_configuration(struct igb_adapter *adapter)
{
	u32 max_rss_queues;

	max_rss_queues = igb_get_max_rss_queues(adapter);
3432 3433
	adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());

3434 3435 3436 3437 3438 3439 3440 3441
	igb_set_flag_queue_pairs(adapter, max_rss_queues);
}

void igb_set_flag_queue_pairs(struct igb_adapter *adapter,
			      const u32 max_rss_queues)
{
	struct e1000_hw *hw = &adapter->hw;

3442 3443 3444
	/* Determine if we need to pair queues. */
	switch (hw->mac.type) {
	case e1000_82575:
3445
	case e1000_i211:
3446
		/* Device supports enough interrupts without queue pairing. */
3447
		break;
3448 3449 3450
	case e1000_82576:
	case e1000_82580:
	case e1000_i350:
3451
	case e1000_i354:
3452
	case e1000_i210:
3453
	default:
3454
		/* If rss_queues > half of max_rss_queues, pair the queues in
3455 3456 3457 3458
		 * order to conserve interrupts due to limited supply.
		 */
		if (adapter->rss_queues > (max_rss_queues / 2))
			adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
3459 3460
		else
			adapter->flags &= ~IGB_FLAG_QUEUE_PAIRS;
3461 3462
		break;
	}
3463 3464 3465
}

/**
3466 3467
 *  igb_sw_init - Initialize general software structures (struct igb_adapter)
 *  @adapter: board private structure to initialize
3468
 *
3469 3470 3471
 *  igb_sw_init initializes the Adapter private data structure.
 *  Fields are initialized based on PCI device information and
 *  OS network device settings (MTU size).
3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
 **/
static int igb_sw_init(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	struct pci_dev *pdev = adapter->pdev;

	pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);

	/* set default ring sizes */
	adapter->tx_ring_count = IGB_DEFAULT_TXD;
	adapter->rx_ring_count = IGB_DEFAULT_RXD;

	/* set default ITR values */
	adapter->rx_itr_setting = IGB_DEFAULT_ITR;
	adapter->tx_itr_setting = IGB_DEFAULT_ITR;

	/* set default work limits */
	adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;

	adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
				  VLAN_HLEN;
	adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;

3496
	spin_lock_init(&adapter->nfc_lock);
3497 3498 3499 3500 3501 3502 3503 3504
	spin_lock_init(&adapter->stats64_lock);
#ifdef CONFIG_PCI_IOV
	switch (hw->mac.type) {
	case e1000_82576:
	case e1000_i350:
		if (max_vfs > 7) {
			dev_warn(&pdev->dev,
				 "Maximum of 7 VFs per PF, using max\n");
3505
			max_vfs = adapter->vfs_allocated_count = 7;
3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
		} else
			adapter->vfs_allocated_count = max_vfs;
		if (adapter->vfs_allocated_count)
			dev_warn(&pdev->dev,
				 "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
		break;
	default:
		break;
	}
#endif /* CONFIG_PCI_IOV */

3517 3518 3519
	/* Assume MSI-X interrupts, will be checked during IRQ allocation */
	adapter->flags |= IGB_FLAG_HAS_MSIX;

Y
Yury Kylulin 已提交
3520 3521 3522 3523 3524
	adapter->mac_table = kzalloc(sizeof(struct igb_mac_addr) *
				     hw->mac.rar_entry_count, GFP_ATOMIC);
	if (!adapter->mac_table)
		return -ENOMEM;

3525 3526
	igb_probe_vfs(adapter);

3527
	igb_init_queue_configuration(adapter);
3528

3529
	/* Setup and initialize a copy of the hw vlan table array */
3530 3531
	adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
				       GFP_ATOMIC);
3532 3533
	if (!adapter->shadow_vfta)
		return -ENOMEM;
3534

3535
	/* This call may decrease the number of queues */
3536
	if (igb_init_interrupt_scheme(adapter, true)) {
3537 3538 3539 3540 3541 3542 3543
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
	}

	/* Explicitly disable IRQ since the NIC can be in any state. */
	igb_irq_disable(adapter);

3544
	if (hw->mac.type >= e1000_i350)
3545 3546
		adapter->flags &= ~IGB_FLAG_DMAC;

3547 3548 3549 3550 3551
	set_bit(__IGB_DOWN, &adapter->state);
	return 0;
}

/**
3552 3553
 *  igb_open - Called when a network interface is made active
 *  @netdev: network interface device structure
3554
 *
3555
 *  Returns 0 on success, negative value on failure
3556
 *
3557 3558 3559 3560 3561
 *  The open entry point is called when a network interface is made
 *  active by the system (IFF_UP).  At this point all resources needed
 *  for transmit and receive operations are allocated, the interrupt
 *  handler is registered with the OS, the watchdog timer is started,
 *  and the stack is notified that the interface is ready.
3562
 **/
Y
Yan, Zheng 已提交
3563
static int __igb_open(struct net_device *netdev, bool resuming)
3564 3565 3566
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
Y
Yan, Zheng 已提交
3567
	struct pci_dev *pdev = adapter->pdev;
3568 3569 3570 3571
	int err;
	int i;

	/* disallow open during test */
Y
Yan, Zheng 已提交
3572 3573
	if (test_bit(__IGB_TESTING, &adapter->state)) {
		WARN_ON(resuming);
3574
		return -EBUSY;
Y
Yan, Zheng 已提交
3575 3576 3577 3578
	}

	if (!resuming)
		pm_runtime_get_sync(&pdev->dev);
3579

3580 3581
	netif_carrier_off(netdev);

3582 3583 3584 3585 3586 3587 3588 3589 3590 3591
	/* allocate transmit descriptors */
	err = igb_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = igb_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

3592
	igb_power_up_link(adapter);
3593 3594 3595 3596

	/* before we allocate an interrupt, we must be ready to handle it.
	 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
	 * as soon as we call pci_request_irq, so we have to setup our
3597 3598
	 * clean_rx handler before we do so.
	 */
3599 3600 3601 3602 3603 3604
	igb_configure(adapter);

	err = igb_request_irq(adapter);
	if (err)
		goto err_req_irq;

3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
	/* Notify the stack of the actual queue counts. */
	err = netif_set_real_num_tx_queues(adapter->netdev,
					   adapter->num_tx_queues);
	if (err)
		goto err_set_queues;

	err = netif_set_real_num_rx_queues(adapter->netdev,
					   adapter->num_rx_queues);
	if (err)
		goto err_set_queues;

3616 3617 3618
	/* From here on the code is the same as igb_up() */
	clear_bit(__IGB_DOWN, &adapter->state);

3619 3620
	for (i = 0; i < adapter->num_q_vectors; i++)
		napi_enable(&(adapter->q_vector[i]->napi));
3621 3622 3623

	/* Clear any pending interrupts. */
	rd32(E1000_ICR);
P
PJ Waskiewicz 已提交
3624 3625 3626

	igb_irq_enable(adapter);

3627 3628 3629
	/* notify VFs that reset has been completed */
	if (adapter->vfs_allocated_count) {
		u32 reg_data = rd32(E1000_CTRL_EXT);
3630

3631 3632 3633 3634
		reg_data |= E1000_CTRL_EXT_PFRSTD;
		wr32(E1000_CTRL_EXT, reg_data);
	}

3635 3636
	netif_tx_start_all_queues(netdev);

Y
Yan, Zheng 已提交
3637 3638 3639
	if (!resuming)
		pm_runtime_put(&pdev->dev);

3640 3641 3642
	/* start the watchdog. */
	hw->mac.get_link_status = 1;
	schedule_work(&adapter->watchdog_task);
3643 3644 3645

	return 0;

3646 3647
err_set_queues:
	igb_free_irq(adapter);
3648 3649
err_req_irq:
	igb_release_hw_control(adapter);
3650
	igb_power_down_link(adapter);
3651 3652 3653 3654 3655
	igb_free_all_rx_resources(adapter);
err_setup_rx:
	igb_free_all_tx_resources(adapter);
err_setup_tx:
	igb_reset(adapter);
Y
Yan, Zheng 已提交
3656 3657
	if (!resuming)
		pm_runtime_put(&pdev->dev);
3658 3659 3660 3661

	return err;
}

3662
int igb_open(struct net_device *netdev)
Y
Yan, Zheng 已提交
3663 3664 3665 3666
{
	return __igb_open(netdev, false);
}

3667
/**
3668 3669
 *  igb_close - Disables a network interface
 *  @netdev: network interface device structure
3670
 *
3671
 *  Returns 0, this is not allowed to fail
3672
 *
3673 3674 3675 3676
 *  The close entry point is called when an interface is de-activated
 *  by the OS.  The hardware is still under the driver's control, but
 *  needs to be disabled.  A global MAC reset is issued to stop the
 *  hardware, and all transmit and receive resources are freed.
3677
 **/
Y
Yan, Zheng 已提交
3678
static int __igb_close(struct net_device *netdev, bool suspending)
3679 3680
{
	struct igb_adapter *adapter = netdev_priv(netdev);
Y
Yan, Zheng 已提交
3681
	struct pci_dev *pdev = adapter->pdev;
3682 3683 3684

	WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));

Y
Yan, Zheng 已提交
3685 3686 3687 3688
	if (!suspending)
		pm_runtime_get_sync(&pdev->dev);

	igb_down(adapter);
3689 3690 3691 3692 3693
	igb_free_irq(adapter);

	igb_free_all_tx_resources(adapter);
	igb_free_all_rx_resources(adapter);

Y
Yan, Zheng 已提交
3694 3695
	if (!suspending)
		pm_runtime_put_sync(&pdev->dev);
3696 3697 3698
	return 0;
}

3699
int igb_close(struct net_device *netdev)
Y
Yan, Zheng 已提交
3700
{
3701
	if (netif_device_present(netdev) || netdev->dismantle)
3702 3703
		return __igb_close(netdev, false);
	return 0;
Y
Yan, Zheng 已提交
3704 3705
}

3706
/**
3707 3708
 *  igb_setup_tx_resources - allocate Tx resources (Descriptors)
 *  @tx_ring: tx descriptor ring (for a specific queue) to setup
3709
 *
3710
 *  Return 0 on success, negative on failure
3711
 **/
3712
int igb_setup_tx_resources(struct igb_ring *tx_ring)
3713
{
3714
	struct device *dev = tx_ring->dev;
3715 3716
	int size;

3717
	size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3718

3719
	tx_ring->tx_buffer_info = vmalloc(size);
3720
	if (!tx_ring->tx_buffer_info)
3721 3722 3723
		goto err;

	/* round up to nearest 4K */
3724
	tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
3725 3726
	tx_ring->size = ALIGN(tx_ring->size, 4096);

3727 3728
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
3729 3730 3731 3732 3733
	if (!tx_ring->desc)
		goto err;

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
3734

3735 3736 3737
	return 0;

err:
3738
	vfree(tx_ring->tx_buffer_info);
3739 3740
	tx_ring->tx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
3741 3742 3743 3744
	return -ENOMEM;
}

/**
3745 3746 3747
 *  igb_setup_all_tx_resources - wrapper to allocate Tx resources
 *				 (Descriptors) for all queues
 *  @adapter: board private structure
3748
 *
3749
 *  Return 0 on success, negative on failure
3750 3751 3752
 **/
static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
{
3753
	struct pci_dev *pdev = adapter->pdev;
3754 3755 3756
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
3757
		err = igb_setup_tx_resources(adapter->tx_ring[i]);
3758
		if (err) {
3759
			dev_err(&pdev->dev,
3760 3761
				"Allocation for Tx Queue %u failed\n", i);
			for (i--; i >= 0; i--)
3762
				igb_free_tx_resources(adapter->tx_ring[i]);
3763 3764 3765 3766 3767 3768 3769 3770
			break;
		}
	}

	return err;
}

/**
3771 3772
 *  igb_setup_tctl - configure the transmit control registers
 *  @adapter: Board private structure
3773
 **/
3774
void igb_setup_tctl(struct igb_adapter *adapter)
3775 3776 3777 3778
{
	struct e1000_hw *hw = &adapter->hw;
	u32 tctl;

3779 3780
	/* disable queue 0 which is enabled by default on 82575 and 82576 */
	wr32(E1000_TXDCTL(0), 0);
3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795

	/* Program the Transmit Control Register */
	tctl = rd32(E1000_TCTL);
	tctl &= ~E1000_TCTL_CT;
	tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
		(E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);

	igb_config_collision_dist(hw);

	/* Enable transmits */
	tctl |= E1000_TCTL_EN;

	wr32(E1000_TCTL, tctl);
}

3796
/**
3797 3798 3799
 *  igb_configure_tx_ring - Configure transmit ring after Reset
 *  @adapter: board private structure
 *  @ring: tx ring to configure
3800
 *
3801
 *  Configure a transmit ring after a reset.
3802
 **/
3803
void igb_configure_tx_ring(struct igb_adapter *adapter,
3804
			   struct igb_ring *ring)
3805 3806
{
	struct e1000_hw *hw = &adapter->hw;
3807
	u32 txdctl = 0;
3808 3809 3810 3811
	u64 tdba = ring->dma;
	int reg_idx = ring->reg_idx;

	/* disable the queue */
3812
	wr32(E1000_TXDCTL(reg_idx), 0);
3813 3814 3815 3816
	wrfl();
	mdelay(10);

	wr32(E1000_TDLEN(reg_idx),
3817
	     ring->count * sizeof(union e1000_adv_tx_desc));
3818
	wr32(E1000_TDBAL(reg_idx),
3819
	     tdba & 0x00000000ffffffffULL);
3820 3821
	wr32(E1000_TDBAH(reg_idx), tdba >> 32);

3822
	ring->tail = adapter->io_addr + E1000_TDT(reg_idx);
3823
	wr32(E1000_TDH(reg_idx), 0);
3824
	writel(0, ring->tail);
3825 3826 3827 3828 3829

	txdctl |= IGB_TX_PTHRESH;
	txdctl |= IGB_TX_HTHRESH << 8;
	txdctl |= IGB_TX_WTHRESH << 16;

3830 3831 3832 3833
	/* reinitialize tx_buffer_info */
	memset(ring->tx_buffer_info, 0,
	       sizeof(struct igb_tx_buffer) * ring->count);

3834 3835 3836 3837 3838
	txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
	wr32(E1000_TXDCTL(reg_idx), txdctl);
}

/**
3839 3840
 *  igb_configure_tx - Configure transmit Unit after Reset
 *  @adapter: board private structure
3841
 *
3842
 *  Configure the Tx unit of the MAC after a reset.
3843 3844 3845 3846 3847 3848
 **/
static void igb_configure_tx(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
3849
		igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
3850 3851
}

3852
/**
3853 3854
 *  igb_setup_rx_resources - allocate Rx resources (Descriptors)
 *  @rx_ring: Rx descriptor ring (for a specific queue) to setup
3855
 *
3856
 *  Returns 0 on success, negative on failure
3857
 **/
3858
int igb_setup_rx_resources(struct igb_ring *rx_ring)
3859
{
3860
	struct device *dev = rx_ring->dev;
3861
	int size;
3862

3863
	size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3864

3865
	rx_ring->rx_buffer_info = vmalloc(size);
3866
	if (!rx_ring->rx_buffer_info)
3867 3868 3869
		goto err;

	/* Round up to nearest 4K */
3870
	rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
3871 3872
	rx_ring->size = ALIGN(rx_ring->size, 4096);

3873 3874
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);
3875 3876 3877
	if (!rx_ring->desc)
		goto err;

3878
	rx_ring->next_to_alloc = 0;
3879 3880 3881 3882 3883 3884
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

	return 0;

err:
3885 3886
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
3887
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
3888 3889 3890 3891
	return -ENOMEM;
}

/**
3892 3893 3894
 *  igb_setup_all_rx_resources - wrapper to allocate Rx resources
 *				 (Descriptors) for all queues
 *  @adapter: board private structure
3895
 *
3896
 *  Return 0 on success, negative on failure
3897 3898 3899
 **/
static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
{
3900
	struct pci_dev *pdev = adapter->pdev;
3901 3902 3903
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
3904
		err = igb_setup_rx_resources(adapter->rx_ring[i]);
3905
		if (err) {
3906
			dev_err(&pdev->dev,
3907 3908
				"Allocation for Rx Queue %u failed\n", i);
			for (i--; i >= 0; i--)
3909
				igb_free_rx_resources(adapter->rx_ring[i]);
3910 3911 3912 3913 3914 3915 3916
			break;
		}
	}

	return err;
}

3917
/**
3918 3919
 *  igb_setup_mrqc - configure the multiple receive queue control registers
 *  @adapter: Board private structure
3920 3921 3922 3923 3924
 **/
static void igb_setup_mrqc(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 mrqc, rxcsum;
3925
	u32 j, num_rx_queues;
3926
	u32 rss_key[10];
3927

3928
	netdev_rss_key_fill(rss_key, sizeof(rss_key));
3929
	for (j = 0; j < 10; j++)
3930
		wr32(E1000_RSSRK(j), rss_key[j]);
3931

3932
	num_rx_queues = adapter->rss_queues;
3933

3934 3935 3936
	switch (hw->mac.type) {
	case e1000_82576:
		/* 82576 supports 2 RSS queues for SR-IOV */
3937
		if (adapter->vfs_allocated_count)
3938
			num_rx_queues = 2;
3939 3940 3941
		break;
	default:
		break;
3942 3943
	}

3944 3945
	if (adapter->rss_indir_tbl_init != num_rx_queues) {
		for (j = 0; j < IGB_RETA_SIZE; j++)
3946 3947
			adapter->rss_indir_tbl[j] =
			(j * num_rx_queues) / IGB_RETA_SIZE;
3948
		adapter->rss_indir_tbl_init = num_rx_queues;
3949
	}
3950
	igb_write_rss_indir_tbl(adapter);
3951

3952
	/* Disable raw packet checksumming so that RSS hash is placed in
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
	 * descriptor on writeback.  No need to enable TCP/UDP/IP checksum
	 * offloads as they are enabled by default
	 */
	rxcsum = rd32(E1000_RXCSUM);
	rxcsum |= E1000_RXCSUM_PCSD;

	if (adapter->hw.mac.type >= e1000_82576)
		/* Enable Receive Checksum Offload for SCTP */
		rxcsum |= E1000_RXCSUM_CRCOFL;

	/* Don't need to set TUOFL or IPOFL, they default to 1 */
	wr32(E1000_RXCSUM, rxcsum);
3965

3966 3967 3968
	/* Generate RSS hash based on packet types, TCP/UDP
	 * port numbers and/or IPv4/v6 src and dst addresses
	 */
3969 3970 3971 3972 3973
	mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
	       E1000_MRQC_RSS_FIELD_IPV4_TCP |
	       E1000_MRQC_RSS_FIELD_IPV6 |
	       E1000_MRQC_RSS_FIELD_IPV6_TCP |
	       E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
3974

3975 3976 3977 3978 3979
	if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
		mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
	if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
		mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;

3980 3981
	/* If VMDq is enabled then we set the appropriate mode for that, else
	 * we default to RSS so that an RSS hash is calculated per packet even
3982 3983
	 * if we are only using one queue
	 */
3984 3985 3986 3987
	if (adapter->vfs_allocated_count) {
		if (hw->mac.type > e1000_82575) {
			/* Set the default pool for the PF's first queue */
			u32 vtctl = rd32(E1000_VT_CTL);
3988

3989 3990 3991 3992 3993 3994
			vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
				   E1000_VT_CTL_DISABLE_DEF_POOL);
			vtctl |= adapter->vfs_allocated_count <<
				E1000_VT_CTL_DEFAULT_POOL_SHIFT;
			wr32(E1000_VT_CTL, vtctl);
		}
3995
		if (adapter->rss_queues > 1)
3996
			mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_MQ;
3997
		else
3998
			mrqc |= E1000_MRQC_ENABLE_VMDQ;
3999
	} else {
4000
		if (hw->mac.type != e1000_i211)
4001
			mrqc |= E1000_MRQC_ENABLE_RSS_MQ;
4002 4003 4004 4005 4006 4007
	}
	igb_vmm_control(adapter);

	wr32(E1000_MRQC, mrqc);
}

4008
/**
4009 4010
 *  igb_setup_rctl - configure the receive control registers
 *  @adapter: Board private structure
4011
 **/
4012
void igb_setup_rctl(struct igb_adapter *adapter)
4013 4014 4015 4016 4017 4018 4019
{
	struct e1000_hw *hw = &adapter->hw;
	u32 rctl;

	rctl = rd32(E1000_RCTL);

	rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
4020
	rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
4021

4022
	rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
4023
		(hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
4024

4025
	/* enable stripping of CRC. It's unlikely this will break BMC
4026 4027
	 * redirection as it did with e1000. Newer features require
	 * that the HW strips the CRC.
4028
	 */
4029
	rctl |= E1000_RCTL_SECRC;
4030

4031
	/* disable store bad packets and clear size bits. */
4032
	rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
4033

4034
	/* enable LPE to allow for reception of jumbo frames */
A
Alexander Duyck 已提交
4035
	rctl |= E1000_RCTL_LPE;
4036

4037 4038
	/* disable queue 0 to prevent tail write w/o re-config */
	wr32(E1000_RXDCTL(0), 0);
4039

4040 4041 4042 4043 4044 4045 4046 4047 4048
	/* Attention!!!  For SR-IOV PF driver operations you must enable
	 * queue drop for all VF and PF queues to prevent head of line blocking
	 * if an un-trusted VF does not provide descriptors to hardware.
	 */
	if (adapter->vfs_allocated_count) {
		/* set all queue drop enable bits */
		wr32(E1000_QDE, ALL_QUEUES);
	}

B
Ben Greear 已提交
4049 4050 4051
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
4052 4053
		 * in e1000e_set_rx_mode
		 */
B
Ben Greear 已提交
4054 4055 4056 4057
		rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
			 E1000_RCTL_BAM | /* RX All Bcast Pkts */
			 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */

4058
		rctl &= ~(E1000_RCTL_DPF | /* Allow filtered pause */
B
Ben Greear 已提交
4059 4060 4061 4062 4063 4064
			  E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
		/* Do not mess with E1000_CTRL_VME, it affects transmit as well,
		 * and that breaks VLANs.
		 */
	}

4065 4066 4067
	wr32(E1000_RCTL, rctl);
}

4068
static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
4069
				   int vfn)
4070 4071 4072 4073
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr;

4074 4075
	if (size > MAX_JUMBO_FRAME_SIZE)
		size = MAX_JUMBO_FRAME_SIZE;
4076 4077 4078 4079 4080 4081 4082 4083 4084

	vmolr = rd32(E1000_VMOLR(vfn));
	vmolr &= ~E1000_VMOLR_RLPML_MASK;
	vmolr |= size | E1000_VMOLR_LPE;
	wr32(E1000_VMOLR(vfn), vmolr);

	return 0;
}

4085 4086
static inline void igb_set_vf_vlan_strip(struct igb_adapter *adapter,
					 int vfn, bool enable)
4087 4088
{
	struct e1000_hw *hw = &adapter->hw;
4089
	u32 val, reg;
4090

4091 4092
	if (hw->mac.type < e1000_82576)
		return;
4093

4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
	if (hw->mac.type == e1000_i350)
		reg = E1000_DVMOLR(vfn);
	else
		reg = E1000_VMOLR(vfn);

	val = rd32(reg);
	if (enable)
		val |= E1000_VMOLR_STRVLAN;
	else
		val &= ~(E1000_VMOLR_STRVLAN);
	wr32(reg, val);
4105 4106
}

4107 4108
static inline void igb_set_vmolr(struct igb_adapter *adapter,
				 int vfn, bool aupe)
4109 4110 4111 4112
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr;

4113
	/* This register exists only on 82576 and newer so if we are older then
4114 4115 4116 4117 4118 4119
	 * we should exit and do nothing
	 */
	if (hw->mac.type < e1000_82576)
		return;

	vmolr = rd32(E1000_VMOLR(vfn));
4120
	if (aupe)
4121
		vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
4122 4123
	else
		vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
4124 4125 4126 4127

	/* clear all bits that might not be set */
	vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);

4128
	if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
4129
		vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
4130
	/* for VMDq only allow the VFs and pool 0 to accept broadcast and
4131 4132 4133
	 * multicast packets
	 */
	if (vfn <= adapter->vfs_allocated_count)
4134
		vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
4135 4136 4137 4138

	wr32(E1000_VMOLR(vfn), vmolr);
}

4139
/**
4140 4141 4142
 *  igb_configure_rx_ring - Configure a receive ring after Reset
 *  @adapter: board private structure
 *  @ring: receive ring to be configured
4143
 *
4144
 *  Configure the Rx unit of the MAC after a reset.
4145
 **/
4146
void igb_configure_rx_ring(struct igb_adapter *adapter,
4147
			   struct igb_ring *ring)
4148 4149
{
	struct e1000_hw *hw = &adapter->hw;
4150
	union e1000_adv_rx_desc *rx_desc;
4151 4152
	u64 rdba = ring->dma;
	int reg_idx = ring->reg_idx;
4153
	u32 srrctl = 0, rxdctl = 0;
4154 4155

	/* disable the queue */
4156
	wr32(E1000_RXDCTL(reg_idx), 0);
4157 4158 4159 4160 4161 4162

	/* Set DMA base address registers */
	wr32(E1000_RDBAL(reg_idx),
	     rdba & 0x00000000ffffffffULL);
	wr32(E1000_RDBAH(reg_idx), rdba >> 32);
	wr32(E1000_RDLEN(reg_idx),
4163
	     ring->count * sizeof(union e1000_adv_rx_desc));
4164 4165

	/* initialize head and tail */
4166
	ring->tail = adapter->io_addr + E1000_RDT(reg_idx);
4167
	wr32(E1000_RDH(reg_idx), 0);
4168
	writel(0, ring->tail);
4169

4170
	/* set descriptor configuration */
4171
	srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
4172 4173 4174 4175
	if (ring_uses_large_buffer(ring))
		srrctl |= IGB_RXBUFFER_3072 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
	else
		srrctl |= IGB_RXBUFFER_2048 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
4176
	srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
4177
	if (hw->mac.type >= e1000_82580)
N
Nick Nunley 已提交
4178
		srrctl |= E1000_SRRCTL_TIMESTAMP;
4179 4180 4181
	/* Only set Drop Enable if we are supporting multiple queues */
	if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
		srrctl |= E1000_SRRCTL_DROP_EN;
4182 4183 4184

	wr32(E1000_SRRCTL(reg_idx), srrctl);

4185
	/* set filtering for VMDQ pools */
4186
	igb_set_vmolr(adapter, reg_idx & 0x7, true);
4187

4188 4189 4190
	rxdctl |= IGB_RX_PTHRESH;
	rxdctl |= IGB_RX_HTHRESH << 8;
	rxdctl |= IGB_RX_WTHRESH << 16;
4191

4192 4193 4194 4195
	/* initialize rx_buffer_info */
	memset(ring->rx_buffer_info, 0,
	       sizeof(struct igb_rx_buffer) * ring->count);

4196 4197 4198 4199
	/* initialize Rx descriptor 0 */
	rx_desc = IGB_RX_DESC(ring, 0);
	rx_desc->wb.upper.length = 0;

4200 4201
	/* enable receive descriptor fetching */
	rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
4202 4203 4204
	wr32(E1000_RXDCTL(reg_idx), rxdctl);
}

4205 4206 4207 4208
static void igb_set_rx_buffer_len(struct igb_adapter *adapter,
				  struct igb_ring *rx_ring)
{
	/* set build_skb and buffer size flags */
4209
	clear_ring_build_skb_enabled(rx_ring);
4210 4211 4212 4213 4214
	clear_ring_uses_large_buffer(rx_ring);

	if (adapter->flags & IGB_FLAG_RX_LEGACY)
		return;

4215 4216
	set_ring_build_skb_enabled(rx_ring);

4217 4218 4219 4220 4221 4222 4223 4224
#if (PAGE_SIZE < 8192)
	if (adapter->max_frame_size <= IGB_MAX_FRAME_BUILD_SKB)
		return;

	set_ring_uses_large_buffer(rx_ring);
#endif
}

4225
/**
4226 4227
 *  igb_configure_rx - Configure receive Unit after Reset
 *  @adapter: board private structure
4228
 *
4229
 *  Configure the Rx unit of the MAC after a reset.
4230 4231 4232
 **/
static void igb_configure_rx(struct igb_adapter *adapter)
{
4233
	int i;
4234

4235
	/* set the correct pool for the PF default MAC address in entry 0 */
Y
Yury Kylulin 已提交
4236
	igb_set_default_mac_filter(adapter);
4237

4238
	/* Setup the HW Rx Head and Tail Descriptor Pointers and
4239 4240
	 * the Base and Length of the Rx Descriptor Ring
	 */
4241 4242 4243 4244 4245 4246
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct igb_ring *rx_ring = adapter->rx_ring[i];

		igb_set_rx_buffer_len(adapter, rx_ring);
		igb_configure_rx_ring(adapter, rx_ring);
	}
4247 4248 4249
}

/**
4250 4251
 *  igb_free_tx_resources - Free Tx Resources per Queue
 *  @tx_ring: Tx descriptor ring for a specific queue
4252
 *
4253
 *  Free all transmit software resources
4254
 **/
4255
void igb_free_tx_resources(struct igb_ring *tx_ring)
4256
{
4257
	igb_clean_tx_ring(tx_ring);
4258

4259 4260
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
4261

4262 4263 4264 4265
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

4266 4267
	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
4268 4269 4270 4271 4272

	tx_ring->desc = NULL;
}

/**
4273 4274
 *  igb_free_all_tx_resources - Free Tx Resources for All Queues
 *  @adapter: board private structure
4275
 *
4276
 *  Free all transmit software resources
4277 4278 4279 4280 4281 4282
 **/
static void igb_free_all_tx_resources(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
4283 4284
		if (adapter->tx_ring[i])
			igb_free_tx_resources(adapter->tx_ring[i]);
4285 4286 4287
}

/**
4288 4289
 *  igb_clean_tx_ring - Free Tx Buffers
 *  @tx_ring: ring to be cleaned
4290
 **/
4291
static void igb_clean_tx_ring(struct igb_ring *tx_ring)
4292
{
4293 4294
	u16 i = tx_ring->next_to_clean;
	struct igb_tx_buffer *tx_buffer = &tx_ring->tx_buffer_info[i];
4295

4296 4297
	while (i != tx_ring->next_to_use) {
		union e1000_adv_tx_desc *eop_desc, *tx_desc;
4298

4299 4300
		/* Free all the Tx ring sk_buffs */
		dev_kfree_skb_any(tx_buffer->skb);
4301

4302 4303 4304 4305 4306
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
4307

4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329
		/* check for eop_desc to determine the end of the packet */
		eop_desc = tx_buffer->next_to_watch;
		tx_desc = IGB_TX_DESC(tx_ring, i);

		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
			tx_buffer++;
			tx_desc++;
			i++;
			if (unlikely(i == tx_ring->count)) {
				i = 0;
				tx_buffer = tx_ring->tx_buffer_info;
				tx_desc = IGB_TX_DESC(tx_ring, 0);
			}

			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len))
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
		}
4330

4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341
		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		i++;
		if (unlikely(i == tx_ring->count)) {
			i = 0;
			tx_buffer = tx_ring->tx_buffer_info;
		}
	}

	/* reset BQL for queue */
	netdev_tx_reset_queue(txring_txq(tx_ring));
4342

4343
	/* reset next_to_use and next_to_clean */
4344 4345 4346 4347 4348
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4349 4350
 *  igb_clean_all_tx_rings - Free Tx Buffers for all queues
 *  @adapter: board private structure
4351 4352 4353 4354 4355 4356
 **/
static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
4357 4358
		if (adapter->tx_ring[i])
			igb_clean_tx_ring(adapter->tx_ring[i]);
4359 4360 4361
}

/**
4362 4363
 *  igb_free_rx_resources - Free Rx Resources
 *  @rx_ring: ring to clean the resources from
4364
 *
4365
 *  Free all receive software resources
4366
 **/
4367
void igb_free_rx_resources(struct igb_ring *rx_ring)
4368
{
4369
	igb_clean_rx_ring(rx_ring);
4370

4371 4372
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
4373

4374 4375 4376 4377
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

4378 4379
	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
4380 4381 4382 4383 4384

	rx_ring->desc = NULL;
}

/**
4385 4386
 *  igb_free_all_rx_resources - Free Rx Resources for All Queues
 *  @adapter: board private structure
4387
 *
4388
 *  Free all receive software resources
4389 4390 4391 4392 4393 4394
 **/
static void igb_free_all_rx_resources(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
4395 4396
		if (adapter->rx_ring[i])
			igb_free_rx_resources(adapter->rx_ring[i]);
4397 4398 4399
}

/**
4400 4401
 *  igb_clean_rx_ring - Free Rx Buffers per Queue
 *  @rx_ring: ring to free buffers from
4402
 **/
4403
static void igb_clean_rx_ring(struct igb_ring *rx_ring)
4404
{
4405
	u16 i = rx_ring->next_to_clean;
4406

4407 4408 4409 4410
	if (rx_ring->skb)
		dev_kfree_skb(rx_ring->skb);
	rx_ring->skb = NULL;

4411
	/* Free all the Rx ring sk_buffs */
4412
	while (i != rx_ring->next_to_alloc) {
4413
		struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
4414

4415 4416 4417 4418 4419 4420
		/* Invalidate cache lines that may have been written to by
		 * device so that we avoid corrupting memory.
		 */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      buffer_info->dma,
					      buffer_info->page_offset,
4421
					      igb_rx_bufsz(rx_ring),
4422 4423 4424 4425 4426
					      DMA_FROM_DEVICE);

		/* free resources associated with mapping */
		dma_unmap_page_attrs(rx_ring->dev,
				     buffer_info->dma,
4427
				     igb_rx_pg_size(rx_ring),
4428
				     DMA_FROM_DEVICE,
4429
				     IGB_RX_DMA_ATTR);
4430 4431
		__page_frag_cache_drain(buffer_info->page,
					buffer_info->pagecnt_bias);
4432

4433 4434 4435
		i++;
		if (i == rx_ring->count)
			i = 0;
4436 4437
	}

4438
	rx_ring->next_to_alloc = 0;
4439 4440 4441 4442 4443
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
4444 4445
 *  igb_clean_all_rx_rings - Free Rx Buffers for all queues
 *  @adapter: board private structure
4446 4447 4448 4449 4450 4451
 **/
static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
4452 4453
		if (adapter->rx_ring[i])
			igb_clean_rx_ring(adapter->rx_ring[i]);
4454 4455 4456
}

/**
4457 4458 4459
 *  igb_set_mac - Change the Ethernet Address of the NIC
 *  @netdev: network interface device structure
 *  @p: pointer to an address structure
4460
 *
4461
 *  Returns 0 on success, negative on failure
4462 4463 4464 4465
 **/
static int igb_set_mac(struct net_device *netdev, void *p)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
4466
	struct e1000_hw *hw = &adapter->hw;
4467 4468 4469 4470 4471 4472
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
4473
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
4474

4475
	/* set the correct pool for the new PF MAC address in entry 0 */
Y
Yury Kylulin 已提交
4476
	igb_set_default_mac_filter(adapter);
4477

4478 4479 4480 4481
	return 0;
}

/**
4482 4483
 *  igb_write_mc_addr_list - write multicast addresses to MTA
 *  @netdev: network interface device structure
4484
 *
4485 4486 4487 4488
 *  Writes multicast address list to the MTA hash table.
 *  Returns: -ENOMEM on failure
 *           0 on no addresses written
 *           X on writing X addresses to MTA
4489
 **/
4490
static int igb_write_mc_addr_list(struct net_device *netdev)
4491 4492 4493
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
4494
	struct netdev_hw_addr *ha;
4495
	u8  *mta_list;
4496 4497
	int i;

4498
	if (netdev_mc_empty(netdev)) {
4499 4500 4501 4502 4503
		/* nothing to program, so clear mc list */
		igb_update_mc_addr_list(hw, NULL, 0);
		igb_restore_vf_multicasts(adapter);
		return 0;
	}
4504

4505
	mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
4506 4507
	if (!mta_list)
		return -ENOMEM;
4508

4509
	/* The shared function expects a packed array of only addresses. */
4510
	i = 0;
4511 4512
	netdev_for_each_mc_addr(ha, netdev)
		memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
4513 4514 4515 4516

	igb_update_mc_addr_list(hw, mta_list, i);
	kfree(mta_list);

4517
	return netdev_mc_count(netdev);
4518 4519
}

4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
static int igb_vlan_promisc_enable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 i, pf_id;

	switch (hw->mac.type) {
	case e1000_i210:
	case e1000_i211:
	case e1000_i350:
		/* VLAN filtering needed for VLAN prio filter */
		if (adapter->netdev->features & NETIF_F_NTUPLE)
			break;
		/* fall through */
	case e1000_82576:
	case e1000_82580:
	case e1000_i354:
		/* VLAN filtering needed for pool filtering */
		if (adapter->vfs_allocated_count)
			break;
		/* fall through */
	default:
		return 1;
	}

	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
		return 0;

	if (!adapter->vfs_allocated_count)
		goto set_vfta;

	/* Add PF to all active pools */
	pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;

	for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
		u32 vlvf = rd32(E1000_VLVF(i));

4557
		vlvf |= BIT(pf_id);
4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
		wr32(E1000_VLVF(i), vlvf);
	}

set_vfta:
	/* Set all bits in the VLAN filter table array */
	for (i = E1000_VLAN_FILTER_TBL_SIZE; i--;)
		hw->mac.ops.write_vfta(hw, i, ~0U);

	/* Set flag so we don't redo unnecessary work */
	adapter->flags |= IGB_FLAG_VLAN_PROMISC;

	return 0;
}

#define VFTA_BLOCK_SIZE 8
static void igb_scrub_vfta(struct igb_adapter *adapter, u32 vfta_offset)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits, pf_id;

	/* guarantee that we don't scrub out management VLAN */
	vid = adapter->mng_vlan_id;
	if (vid >= vid_start && vid < vid_end)
4584
		vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602

	if (!adapter->vfs_allocated_count)
		goto set_vfta;

	pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;

	for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
		u32 vlvf = rd32(E1000_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern ourselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf & E1000_VLVF_VLANID_ENABLE) {
			/* record VLAN ID in VFTA */
4603
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4604 4605 4606 4607 4608 4609 4610

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
4611
		bits = ~BIT(pf_id);
4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
		bits &= rd32(E1000_VLVF(i));
		wr32(E1000_VLVF(i), bits);
	}

set_vfta:
	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		hw->mac.ops.write_vfta(hw, vfta_offset + i, vfta[i]);
	}
}

static void igb_vlan_promisc_disable(struct igb_adapter *adapter)
{
	u32 i;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags & IGB_FLAG_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;

	for (i = 0; i < E1000_VLAN_FILTER_TBL_SIZE; i += VFTA_BLOCK_SIZE)
		igb_scrub_vfta(adapter, i);
}

4644
/**
4645 4646
 *  igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
 *  @netdev: network interface device structure
4647
 *
4648 4649 4650 4651
 *  The set_rx_mode entry point is called whenever the unicast or multicast
 *  address lists or the network interface flags are updated.  This routine is
 *  responsible for configuring the hardware for proper unicast, multicast,
 *  promiscuous mode, and all-multi behavior.
4652 4653 4654 4655 4656 4657
 **/
static void igb_set_rx_mode(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->vfs_allocated_count;
4658
	u32 rctl = 0, vmolr = 0, rlpml = MAX_JUMBO_FRAME_SIZE;
4659 4660 4661 4662
	int count;

	/* Check for Promiscuous and All Multicast modes */
	if (netdev->flags & IFF_PROMISC) {
4663
		rctl |= E1000_RCTL_UPE | E1000_RCTL_MPE;
4664 4665 4666 4667 4668
		vmolr |= E1000_VMOLR_MPME;

		/* enable use of UTA filter to force packets to default pool */
		if (hw->mac.type == e1000_82576)
			vmolr |= E1000_VMOLR_ROPE;
4669 4670 4671 4672 4673
	} else {
		if (netdev->flags & IFF_ALLMULTI) {
			rctl |= E1000_RCTL_MPE;
			vmolr |= E1000_VMOLR_MPME;
		} else {
4674
			/* Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
4675
			 * then we should just turn on promiscuous mode so
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685
			 * that we can at least receive multicast traffic
			 */
			count = igb_write_mc_addr_list(netdev);
			if (count < 0) {
				rctl |= E1000_RCTL_MPE;
				vmolr |= E1000_VMOLR_MPME;
			} else if (count) {
				vmolr |= E1000_VMOLR_ROMPE;
			}
		}
4686
	}
4687 4688 4689 4690 4691

	/* Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
Y
Yury Kylulin 已提交
4692
	if (__dev_uc_sync(netdev, igb_uc_sync, igb_uc_unsync)) {
4693 4694
		rctl |= E1000_RCTL_UPE;
		vmolr |= E1000_VMOLR_ROPE;
4695
	}
4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712

	/* enable VLAN filtering by default */
	rctl |= E1000_RCTL_VFE;

	/* disable VLAN filtering for modes that require it */
	if ((netdev->flags & IFF_PROMISC) ||
	    (netdev->features & NETIF_F_RXALL)) {
		/* if we fail to set all rules then just clear VFE */
		if (igb_vlan_promisc_enable(adapter))
			rctl &= ~E1000_RCTL_VFE;
	} else {
		igb_vlan_promisc_disable(adapter);
	}

	/* update state of unicast, multicast, and VLAN filtering modes */
	rctl |= rd32(E1000_RCTL) & ~(E1000_RCTL_UPE | E1000_RCTL_MPE |
				     E1000_RCTL_VFE);
4713
	wr32(E1000_RCTL, rctl);
4714

4715 4716 4717 4718 4719 4720 4721 4722
#if (PAGE_SIZE < 8192)
	if (!adapter->vfs_allocated_count) {
		if (adapter->max_frame_size <= IGB_MAX_FRAME_BUILD_SKB)
			rlpml = IGB_MAX_FRAME_BUILD_SKB;
	}
#endif
	wr32(E1000_RLPML, rlpml);

4723
	/* In order to support SR-IOV and eventually VMDq it is necessary to set
4724 4725 4726 4727
	 * the VMOLR to enable the appropriate modes.  Without this workaround
	 * we will have issues with VLAN tag stripping not being done for frames
	 * that are only arriving because we are the default pool
	 */
4728
	if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
4729
		return;
4730

4731 4732 4733
	/* set UTA to appropriate mode */
	igb_set_uta(adapter, !!(vmolr & E1000_VMOLR_ROPE));

4734
	vmolr |= rd32(E1000_VMOLR(vfn)) &
4735
		 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
4736

4737
	/* enable Rx jumbo frames, restrict as needed to support build_skb */
4738
	vmolr &= ~E1000_VMOLR_RLPML_MASK;
4739 4740 4741 4742 4743 4744 4745
#if (PAGE_SIZE < 8192)
	if (adapter->max_frame_size <= IGB_MAX_FRAME_BUILD_SKB)
		vmolr |= IGB_MAX_FRAME_BUILD_SKB;
	else
#endif
		vmolr |= MAX_JUMBO_FRAME_SIZE;
	vmolr |= E1000_VMOLR_LPE;
4746

4747
	wr32(E1000_VMOLR(vfn), vmolr);
4748

4749
	igb_restore_vf_multicasts(adapter);
4750 4751
}

G
Greg Rose 已提交
4752 4753 4754 4755 4756 4757 4758 4759
static void igb_check_wvbr(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 wvbr = 0;

	switch (hw->mac.type) {
	case e1000_82576:
	case e1000_i350:
4760 4761
		wvbr = rd32(E1000_WVBR);
		if (!wvbr)
G
Greg Rose 已提交
4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779
			return;
		break;
	default:
		break;
	}

	adapter->wvbr |= wvbr;
}

#define IGB_STAGGERED_QUEUE_OFFSET 8

static void igb_spoof_check(struct igb_adapter *adapter)
{
	int j;

	if (!adapter->wvbr)
		return;

4780
	for (j = 0; j < adapter->vfs_allocated_count; j++) {
4781 4782
		if (adapter->wvbr & BIT(j) ||
		    adapter->wvbr & BIT(j + IGB_STAGGERED_QUEUE_OFFSET)) {
G
Greg Rose 已提交
4783 4784 4785
			dev_warn(&adapter->pdev->dev,
				"Spoof event(s) detected on VF %d\n", j);
			adapter->wvbr &=
4786 4787
				~(BIT(j) |
				  BIT(j + IGB_STAGGERED_QUEUE_OFFSET));
G
Greg Rose 已提交
4788 4789 4790 4791
		}
	}
}

4792
/* Need to wait a few seconds after link up to get diagnostic information from
4793 4794
 * the phy
 */
4795
static void igb_update_phy_info(struct timer_list *t)
4796
{
4797
	struct igb_adapter *adapter = from_timer(adapter, t, phy_info_timer);
4798
	igb_get_phy_info(&adapter->hw);
4799 4800
}

A
Alexander Duyck 已提交
4801
/**
4802 4803
 *  igb_has_link - check shared code for link and determine up/down
 *  @adapter: pointer to driver private info
A
Alexander Duyck 已提交
4804
 **/
4805
bool igb_has_link(struct igb_adapter *adapter)
A
Alexander Duyck 已提交
4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816
{
	struct e1000_hw *hw = &adapter->hw;
	bool link_active = false;

	/* get_link_status is set on LSC (link status) interrupt or
	 * rx sequence error interrupt.  get_link_status will stay
	 * false until the e1000_check_for_link establishes link
	 * for copper adapters ONLY
	 */
	switch (hw->phy.media_type) {
	case e1000_media_type_copper:
4817 4818
		if (!hw->mac.get_link_status)
			return true;
A
Alexander Duyck 已提交
4819
	case e1000_media_type_internal_serdes:
4820 4821
		hw->mac.ops.check_for_link(hw);
		link_active = !hw->mac.get_link_status;
A
Alexander Duyck 已提交
4822 4823 4824 4825 4826 4827
		break;
	default:
	case e1000_media_type_unknown:
		break;
	}

4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
	if (((hw->mac.type == e1000_i210) ||
	     (hw->mac.type == e1000_i211)) &&
	     (hw->phy.id == I210_I_PHY_ID)) {
		if (!netif_carrier_ok(adapter->netdev)) {
			adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
		} else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
			adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
			adapter->link_check_timeout = jiffies;
		}
	}

A
Alexander Duyck 已提交
4839 4840 4841
	return link_active;
}

4842 4843 4844 4845 4846
static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
{
	bool ret = false;
	u32 ctrl_ext, thstat;

4847
	/* check for thermal sensor event on i350 copper only */
4848 4849 4850 4851 4852
	if (hw->mac.type == e1000_i350) {
		thstat = rd32(E1000_THSTAT);
		ctrl_ext = rd32(E1000_CTRL_EXT);

		if ((hw->phy.media_type == e1000_media_type_copper) &&
4853
		    !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
4854 4855 4856 4857 4858 4859
			ret = !!(thstat & event);
	}

	return ret;
}

4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879
/**
 *  igb_check_lvmmc - check for malformed packets received
 *  and indicated in LVMMC register
 *  @adapter: pointer to adapter
 **/
static void igb_check_lvmmc(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 lvmmc;

	lvmmc = rd32(E1000_LVMMC);
	if (lvmmc) {
		if (unlikely(net_ratelimit())) {
			netdev_warn(adapter->netdev,
				    "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
				    lvmmc);
		}
	}
}

4880
/**
4881 4882
 *  igb_watchdog - Timer Call-back
 *  @data: pointer to adapter cast into an unsigned long
4883
 **/
4884
static void igb_watchdog(struct timer_list *t)
4885
{
4886
	struct igb_adapter *adapter = from_timer(adapter, t, watchdog_timer);
4887 4888 4889 4890 4891 4892 4893
	/* Do the rest outside of interrupt context */
	schedule_work(&adapter->watchdog_task);
}

static void igb_watchdog_task(struct work_struct *work)
{
	struct igb_adapter *adapter = container_of(work,
4894 4895
						   struct igb_adapter,
						   watchdog_task);
4896
	struct e1000_hw *hw = &adapter->hw;
4897
	struct e1000_phy_info *phy = &hw->phy;
4898
	struct net_device *netdev = adapter->netdev;
4899
	u32 link;
4900
	int i;
4901
	u32 connsw;
4902
	u16 phy_data, retry_count = 20;
4903

A
Alexander Duyck 已提交
4904
	link = igb_has_link(adapter);
4905 4906 4907 4908 4909 4910 4911 4912

	if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
		if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
			adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
		else
			link = false;
	}

4913 4914 4915 4916 4917 4918 4919 4920
	/* Force link down if we have fiber to swap to */
	if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
		if (hw->phy.media_type == e1000_media_type_copper) {
			connsw = rd32(E1000_CONNSW);
			if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
				link = 0;
		}
	}
4921
	if (link) {
4922 4923 4924 4925 4926 4927
		/* Perform a reset if the media type changed. */
		if (hw->dev_spec._82575.media_changed) {
			hw->dev_spec._82575.media_changed = false;
			adapter->flags |= IGB_FLAG_MEDIA_RESET;
			igb_reset(adapter);
		}
Y
Yan, Zheng 已提交
4928 4929 4930
		/* Cancel scheduled suspend requests. */
		pm_runtime_resume(netdev->dev.parent);

4931 4932
		if (!netif_carrier_ok(netdev)) {
			u32 ctrl;
4933

4934
			hw->mac.ops.get_speed_and_duplex(hw,
4935 4936
							 &adapter->link_speed,
							 &adapter->link_duplex);
4937 4938

			ctrl = rd32(E1000_CTRL);
4939
			/* Links status message must follow this format */
C
Carolyn Wyborny 已提交
4940 4941
			netdev_info(netdev,
			       "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
4942 4943 4944
			       netdev->name,
			       adapter->link_speed,
			       adapter->link_duplex == FULL_DUPLEX ?
J
Jeff Kirsher 已提交
4945 4946 4947 4948 4949
			       "Full" : "Half",
			       (ctrl & E1000_CTRL_TFCE) &&
			       (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
			       (ctrl & E1000_CTRL_RFCE) ?  "RX" :
			       (ctrl & E1000_CTRL_TFCE) ?  "TX" : "None");
4950

4951 4952 4953 4954 4955 4956 4957 4958 4959
			/* disable EEE if enabled */
			if ((adapter->flags & IGB_FLAG_EEE) &&
				(adapter->link_duplex == HALF_DUPLEX)) {
				dev_info(&adapter->pdev->dev,
				"EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
				adapter->hw.dev_spec._82575.eee_disable = true;
				adapter->flags &= ~IGB_FLAG_EEE;
			}

4960 4961 4962 4963 4964
			/* check if SmartSpeed worked */
			igb_check_downshift(hw);
			if (phy->speed_downgraded)
				netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");

4965
			/* check for thermal sensor event */
J
Jeff Kirsher 已提交
4966
			if (igb_thermal_sensor_event(hw,
4967
			    E1000_THSTAT_LINK_THROTTLE))
C
Carolyn Wyborny 已提交
4968
				netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
4969

4970
			/* adjust timeout factor according to speed/duplex */
4971 4972 4973 4974 4975 4976 4977 4978 4979 4980
			adapter->tx_timeout_factor = 1;
			switch (adapter->link_speed) {
			case SPEED_10:
				adapter->tx_timeout_factor = 14;
				break;
			case SPEED_100:
				/* maybe add some timeout factor ? */
				break;
			}

4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
			if (adapter->link_speed != SPEED_1000)
				goto no_wait;

			/* wait for Remote receiver status OK */
retry_read_status:
			if (!igb_read_phy_reg(hw, PHY_1000T_STATUS,
					      &phy_data)) {
				if (!(phy_data & SR_1000T_REMOTE_RX_STATUS) &&
				    retry_count) {
					msleep(100);
					retry_count--;
					goto retry_read_status;
				} else if (!retry_count) {
					dev_err(&adapter->pdev->dev, "exceed max 2 second\n");
				}
			} else {
				dev_err(&adapter->pdev->dev, "read 1000Base-T Status Reg\n");
			}
no_wait:
5000 5001
			netif_carrier_on(netdev);

5002
			igb_ping_all_vfs(adapter);
5003
			igb_check_vf_rate_limit(adapter);
5004

5005
			/* link state has changed, schedule phy info update */
5006 5007 5008 5009 5010 5011 5012 5013
			if (!test_bit(__IGB_DOWN, &adapter->state))
				mod_timer(&adapter->phy_info_timer,
					  round_jiffies(jiffies + 2 * HZ));
		}
	} else {
		if (netif_carrier_ok(netdev)) {
			adapter->link_speed = 0;
			adapter->link_duplex = 0;
5014 5015

			/* check for thermal sensor event */
J
Jeff Kirsher 已提交
5016 5017
			if (igb_thermal_sensor_event(hw,
			    E1000_THSTAT_PWR_DOWN)) {
C
Carolyn Wyborny 已提交
5018
				netdev_err(netdev, "The network adapter was stopped because it overheated\n");
5019
			}
5020

5021
			/* Links status message must follow this format */
C
Carolyn Wyborny 已提交
5022
			netdev_info(netdev, "igb: %s NIC Link is Down\n",
5023
			       netdev->name);
5024
			netif_carrier_off(netdev);
5025

5026 5027
			igb_ping_all_vfs(adapter);

5028
			/* link state has changed, schedule phy info update */
5029 5030 5031
			if (!test_bit(__IGB_DOWN, &adapter->state))
				mod_timer(&adapter->phy_info_timer,
					  round_jiffies(jiffies + 2 * HZ));
Y
Yan, Zheng 已提交
5032

5033 5034 5035 5036 5037 5038 5039 5040 5041
			/* link is down, time to check for alternate media */
			if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
				igb_check_swap_media(adapter);
				if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
					schedule_work(&adapter->reset_task);
					/* return immediately */
					return;
				}
			}
Y
Yan, Zheng 已提交
5042 5043
			pm_schedule_suspend(netdev->dev.parent,
					    MSEC_PER_SEC * 5);
5044 5045 5046 5047 5048 5049 5050 5051 5052 5053

		/* also check for alternate media here */
		} else if (!netif_carrier_ok(netdev) &&
			   (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
			igb_check_swap_media(adapter);
			if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
				schedule_work(&adapter->reset_task);
				/* return immediately */
				return;
			}
5054 5055 5056
		}
	}

E
Eric Dumazet 已提交
5057
	spin_lock(&adapter->stats64_lock);
B
Benjamin Poirier 已提交
5058
	igb_update_stats(adapter);
E
Eric Dumazet 已提交
5059
	spin_unlock(&adapter->stats64_lock);
5060

5061
	for (i = 0; i < adapter->num_tx_queues; i++) {
5062
		struct igb_ring *tx_ring = adapter->tx_ring[i];
5063
		if (!netif_carrier_ok(netdev)) {
5064 5065 5066
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
5067 5068
			 * (Do the reset outside of interrupt context).
			 */
5069 5070 5071 5072 5073 5074
			if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
				adapter->tx_timeout_count++;
				schedule_work(&adapter->reset_task);
				/* return immediately since reset is imminent */
				return;
			}
5075 5076
		}

5077
		/* Force detection of hung controller every watchdog period */
5078
		set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
5079
	}
5080

5081
	/* Cause software interrupt to ensure Rx ring is cleaned */
5082
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
5083
		u32 eics = 0;
5084

5085 5086
		for (i = 0; i < adapter->num_q_vectors; i++)
			eics |= adapter->q_vector[i]->eims_value;
5087 5088 5089 5090
		wr32(E1000_EICS, eics);
	} else {
		wr32(E1000_ICS, E1000_ICS_RXDMT0);
	}
5091

G
Greg Rose 已提交
5092
	igb_spoof_check(adapter);
5093
	igb_ptp_rx_hang(adapter);
5094
	igb_ptp_tx_hang(adapter);
G
Greg Rose 已提交
5095

5096 5097 5098 5099 5100
	/* Check LVMMC register on i350/i354 only */
	if ((adapter->hw.mac.type == e1000_i350) ||
	    (adapter->hw.mac.type == e1000_i354))
		igb_check_lvmmc(adapter);

5101
	/* Reset the timer */
5102 5103 5104 5105 5106 5107 5108 5109
	if (!test_bit(__IGB_DOWN, &adapter->state)) {
		if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
			mod_timer(&adapter->watchdog_timer,
				  round_jiffies(jiffies +  HZ));
		else
			mod_timer(&adapter->watchdog_timer,
				  round_jiffies(jiffies + 2 * HZ));
	}
5110 5111 5112 5113 5114 5115 5116 5117 5118
}

enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

5119
/**
5120 5121
 *  igb_update_ring_itr - update the dynamic ITR value based on packet size
 *  @q_vector: pointer to q_vector
5122
 *
5123 5124 5125 5126 5127 5128 5129
 *  Stores a new ITR value based on strictly on packet size.  This
 *  algorithm is less sophisticated than that used in igb_update_itr,
 *  due to the difficulty of synchronizing statistics across multiple
 *  receive rings.  The divisors and thresholds used by this function
 *  were determined based on theoretical maximum wire speed and testing
 *  data, in order to minimize response time while increasing bulk
 *  throughput.
5130
 *  This functionality is controlled by ethtool's coalescing settings.
5131 5132
 *  NOTE:  This function is called only when operating in a multiqueue
 *         receive environment.
5133
 **/
5134
static void igb_update_ring_itr(struct igb_q_vector *q_vector)
5135
{
5136
	int new_val = q_vector->itr_val;
5137
	int avg_wire_size = 0;
5138
	struct igb_adapter *adapter = q_vector->adapter;
E
Eric Dumazet 已提交
5139
	unsigned int packets;
5140

5141 5142 5143 5144
	/* For non-gigabit speeds, just fix the interrupt rate at 4000
	 * ints/sec - ITR timer value of 120 ticks.
	 */
	if (adapter->link_speed != SPEED_1000) {
5145
		new_val = IGB_4K_ITR;
5146
		goto set_itr_val;
5147
	}
5148

5149 5150 5151
	packets = q_vector->rx.total_packets;
	if (packets)
		avg_wire_size = q_vector->rx.total_bytes / packets;
5152

5153 5154 5155 5156
	packets = q_vector->tx.total_packets;
	if (packets)
		avg_wire_size = max_t(u32, avg_wire_size,
				      q_vector->tx.total_bytes / packets);
5157 5158 5159 5160

	/* if avg_wire_size isn't set no work was done */
	if (!avg_wire_size)
		goto clear_counts;
5161

5162 5163 5164 5165 5166
	/* Add 24 bytes to size to account for CRC, preamble, and gap */
	avg_wire_size += 24;

	/* Don't starve jumbo frames */
	avg_wire_size = min(avg_wire_size, 3000);
5167

5168 5169 5170 5171 5172
	/* Give a little boost to mid-size frames */
	if ((avg_wire_size > 300) && (avg_wire_size < 1200))
		new_val = avg_wire_size / 3;
	else
		new_val = avg_wire_size / 2;
5173

5174 5175 5176 5177 5178
	/* conservative mode (itr 3) eliminates the lowest_latency setting */
	if (new_val < IGB_20K_ITR &&
	    ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
	     (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
		new_val = IGB_20K_ITR;
5179

5180
set_itr_val:
5181 5182 5183
	if (new_val != q_vector->itr_val) {
		q_vector->itr_val = new_val;
		q_vector->set_itr = 1;
5184
	}
5185
clear_counts:
5186 5187 5188 5189
	q_vector->rx.total_bytes = 0;
	q_vector->rx.total_packets = 0;
	q_vector->tx.total_bytes = 0;
	q_vector->tx.total_packets = 0;
5190 5191 5192
}

/**
5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203
 *  igb_update_itr - update the dynamic ITR value based on statistics
 *  @q_vector: pointer to q_vector
 *  @ring_container: ring info to update the itr for
 *
 *  Stores a new ITR value based on packets and byte
 *  counts during the last interrupt.  The advantage of per interrupt
 *  computation is faster updates and more accurate ITR for the current
 *  traffic pattern.  Constants in this function were computed
 *  based on theoretical maximum wire speed and thresholds were set based
 *  on testing data as well as attempting to minimize response time
 *  while increasing bulk throughput.
5204
 *  This functionality is controlled by ethtool's coalescing settings.
5205 5206
 *  NOTE:  These calculations are only valid when operating in a single-
 *         queue environment.
5207
 **/
5208 5209
static void igb_update_itr(struct igb_q_vector *q_vector,
			   struct igb_ring_container *ring_container)
5210
{
5211 5212 5213
	unsigned int packets = ring_container->total_packets;
	unsigned int bytes = ring_container->total_bytes;
	u8 itrval = ring_container->itr;
5214

5215
	/* no packets, exit with status unchanged */
5216
	if (packets == 0)
5217
		return;
5218

5219
	switch (itrval) {
5220 5221 5222
	case lowest_latency:
		/* handle TSO and jumbo frames */
		if (bytes/packets > 8000)
5223
			itrval = bulk_latency;
5224
		else if ((packets < 5) && (bytes > 512))
5225
			itrval = low_latency;
5226 5227 5228 5229
		break;
	case low_latency:  /* 50 usec aka 20000 ints/s */
		if (bytes > 10000) {
			/* this if handles the TSO accounting */
5230
			if (bytes/packets > 8000)
5231
				itrval = bulk_latency;
5232
			else if ((packets < 10) || ((bytes/packets) > 1200))
5233
				itrval = bulk_latency;
5234
			else if ((packets > 35))
5235
				itrval = lowest_latency;
5236
		} else if (bytes/packets > 2000) {
5237
			itrval = bulk_latency;
5238
		} else if (packets <= 2 && bytes < 512) {
5239
			itrval = lowest_latency;
5240 5241 5242 5243 5244
		}
		break;
	case bulk_latency: /* 250 usec aka 4000 ints/s */
		if (bytes > 25000) {
			if (packets > 35)
5245
				itrval = low_latency;
5246
		} else if (bytes < 1500) {
5247
			itrval = low_latency;
5248 5249 5250 5251
		}
		break;
	}

5252 5253 5254 5255 5256 5257
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itrval;
5258 5259
}

5260
static void igb_set_itr(struct igb_q_vector *q_vector)
5261
{
5262
	struct igb_adapter *adapter = q_vector->adapter;
5263
	u32 new_itr = q_vector->itr_val;
5264
	u8 current_itr = 0;
5265 5266 5267 5268

	/* for non-gigabit speeds, just fix the interrupt rate at 4000 */
	if (adapter->link_speed != SPEED_1000) {
		current_itr = 0;
5269
		new_itr = IGB_4K_ITR;
5270 5271 5272
		goto set_itr_now;
	}

5273 5274
	igb_update_itr(q_vector, &q_vector->tx);
	igb_update_itr(q_vector, &q_vector->rx);
5275

5276
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
5277

5278
	/* conservative mode (itr 3) eliminates the lowest_latency setting */
5279 5280 5281
	if (current_itr == lowest_latency &&
	    ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
	     (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
5282 5283
		current_itr = low_latency;

5284 5285 5286
	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
5287
		new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
5288 5289
		break;
	case low_latency:
5290
		new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
5291 5292
		break;
	case bulk_latency:
5293
		new_itr = IGB_4K_ITR;  /* 4,000 ints/sec */
5294 5295 5296 5297 5298 5299
		break;
	default:
		break;
	}

set_itr_now:
5300
	if (new_itr != q_vector->itr_val) {
5301 5302
		/* this attempts to bias the interrupt rate towards Bulk
		 * by adding intermediate steps when interrupt rate is
5303 5304
		 * increasing
		 */
5305
		new_itr = new_itr > q_vector->itr_val ?
5306 5307 5308
			  max((new_itr * q_vector->itr_val) /
			  (new_itr + (q_vector->itr_val >> 2)),
			  new_itr) : new_itr;
5309 5310 5311 5312 5313 5314
		/* Don't write the value here; it resets the adapter's
		 * internal timer, and causes us to delay far longer than
		 * we should between interrupts.  Instead, we write the ITR
		 * value at the beginning of the next interrupt so the timing
		 * ends up being correct.
		 */
5315 5316
		q_vector->itr_val = new_itr;
		q_vector->set_itr = 1;
5317 5318 5319
	}
}

5320 5321
static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
			    u32 type_tucmd, u32 mss_l4len_idx)
5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334
{
	struct e1000_adv_tx_context_desc *context_desc;
	u16 i = tx_ring->next_to_use;

	context_desc = IGB_TX_CTXTDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;

	/* set bits to identify this as an advanced context descriptor */
	type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;

	/* For 82575, context index must be unique per ring. */
5335
	if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
5336 5337 5338 5339 5340 5341 5342 5343
		mss_l4len_idx |= tx_ring->reg_idx << 4;

	context_desc->vlan_macip_lens	= cpu_to_le32(vlan_macip_lens);
	context_desc->seqnum_seed	= 0;
	context_desc->type_tucmd_mlhl	= cpu_to_le32(type_tucmd);
	context_desc->mss_l4len_idx	= cpu_to_le32(mss_l4len_idx);
}

5344 5345 5346
static int igb_tso(struct igb_ring *tx_ring,
		   struct igb_tx_buffer *first,
		   u8 *hdr_len)
5347
{
5348
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
5349
	struct sk_buff *skb = first->skb;
5350 5351 5352 5353 5354 5355 5356 5357 5358 5359
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
5360
	int err;
5361

5362 5363 5364
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

5365 5366
	if (!skb_is_gso(skb))
		return 0;
5367

5368 5369 5370
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
5371

5372 5373 5374
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_checksum_start(skb);

5375 5376
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
5377

5378 5379
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
5380 5381 5382
		unsigned char *csum_start = skb_checksum_start(skb);
		unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);

5383 5384 5385
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
5386 5387 5388
		ip.v4->check = csum_fold(csum_partial(trans_start,
						      csum_start - trans_start,
						      0));
5389
		type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
5390 5391

		ip.v4->tot_len = 0;
5392 5393 5394
		first->tx_flags |= IGB_TX_FLAGS_TSO |
				   IGB_TX_FLAGS_CSUM |
				   IGB_TX_FLAGS_IPV4;
5395 5396
	} else {
		ip.v6->payload_len = 0;
5397 5398
		first->tx_flags |= IGB_TX_FLAGS_TSO |
				   IGB_TX_FLAGS_CSUM;
5399 5400
	}

5401 5402 5403 5404 5405 5406 5407 5408 5409
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
5410

5411 5412 5413 5414
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

5415
	/* MSS L4LEN IDX */
5416
	mss_l4len_idx = (*hdr_len - l4_offset) << E1000_ADVTXD_L4LEN_SHIFT;
5417
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
5418

5419
	/* VLAN MACLEN IPLEN */
5420 5421
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << E1000_ADVTXD_MACLEN_SHIFT;
5422
	vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
5423

5424
	igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
5425

5426
	return 1;
5427 5428
}

5429 5430 5431 5432 5433 5434 5435 5436 5437
static inline bool igb_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

5438
static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
5439
{
5440
	struct sk_buff *skb = first->skb;
5441 5442
	u32 vlan_macip_lens = 0;
	u32 type_tucmd = 0;
5443

5444
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
5445
csum_failed:
5446 5447
		if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
			return;
5448 5449
		goto no_csum;
	}
5450

5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     igb_ipv6_csum_is_sctp(skb))) {
			type_tucmd = E1000_ADVTXD_TUCMD_L4T_SCTP;
5464
			break;
5465
		}
5466 5467 5468
	default:
		skb_checksum_help(skb);
		goto csum_failed;
5469
	}
5470

5471 5472 5473 5474 5475
	/* update TX checksum flag */
	first->tx_flags |= IGB_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
no_csum:
5476
	vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
5477
	vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
5478

5479
	igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, 0);
5480 5481
}

5482 5483 5484 5485 5486 5487
#define IGB_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
5488 5489
{
	/* set type for advanced descriptor with frame checksum insertion */
5490 5491 5492
	u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
		       E1000_ADVTXD_DCMD_DEXT |
		       E1000_ADVTXD_DCMD_IFCS;
5493 5494

	/* set HW vlan bit if vlan is present */
5495 5496 5497 5498 5499 5500
	cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
				 (E1000_ADVTXD_DCMD_VLE));

	/* set segmentation bits for TSO */
	cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
				 (E1000_ADVTXD_DCMD_TSE));
5501 5502

	/* set timestamp bit if present */
5503 5504
	cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
				 (E1000_ADVTXD_MAC_TSTAMP));
5505

5506 5507
	/* insert frame checksum */
	cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
5508 5509 5510 5511

	return cmd_type;
}

5512 5513 5514
static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
				 union e1000_adv_tx_desc *tx_desc,
				 u32 tx_flags, unsigned int paylen)
5515 5516 5517
{
	u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;

5518 5519
	/* 82575 requires a unique index per ring */
	if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
5520 5521 5522
		olinfo_status |= tx_ring->reg_idx << 4;

	/* insert L4 checksum */
5523 5524 5525
	olinfo_status |= IGB_SET_FLAG(tx_flags,
				      IGB_TX_FLAGS_CSUM,
				      (E1000_TXD_POPTS_TXSM << 8));
5526

5527 5528 5529 5530
	/* insert IPv4 checksum */
	olinfo_status |= IGB_SET_FLAG(tx_flags,
				      IGB_TX_FLAGS_IPV4,
				      (E1000_TXD_POPTS_IXSM << 8));
5531

5532
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
5533 5534
}

5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569
static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
{
	struct net_device *netdev = tx_ring->netdev;

	netif_stop_subqueue(netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (igb_desc_unused(tx_ring) < size)
		return -EBUSY;

	/* A reprieve! */
	netif_wake_subqueue(netdev, tx_ring->queue_index);

	u64_stats_update_begin(&tx_ring->tx_syncp2);
	tx_ring->tx_stats.restart_queue2++;
	u64_stats_update_end(&tx_ring->tx_syncp2);

	return 0;
}

static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
{
	if (igb_desc_unused(tx_ring) >= size)
		return 0;
	return __igb_maybe_stop_tx(tx_ring, size);
}

5570 5571 5572
static int igb_tx_map(struct igb_ring *tx_ring,
		      struct igb_tx_buffer *first,
		      const u8 hdr_len)
5573
{
5574
	struct sk_buff *skb = first->skb;
5575
	struct igb_tx_buffer *tx_buffer;
5576
	union e1000_adv_tx_desc *tx_desc;
5577
	struct skb_frag_struct *frag;
5578
	dma_addr_t dma;
5579
	unsigned int data_len, size;
5580
	u32 tx_flags = first->tx_flags;
5581
	u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
5582 5583 5584 5585
	u16 i = tx_ring->next_to_use;

	tx_desc = IGB_TX_DESC(tx_ring, i);

5586 5587 5588 5589
	igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
5590 5591

	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
5592

5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603
	tx_buffer = first;

	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
5604 5605 5606

		while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
			tx_desc->read.cmd_type_len =
5607
				cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
5608 5609 5610 5611 5612 5613 5614

			i++;
			tx_desc++;
			if (i == tx_ring->count) {
				tx_desc = IGB_TX_DESC(tx_ring, 0);
				i = 0;
			}
5615
			tx_desc->read.olinfo_status = 0;
5616 5617 5618 5619 5620 5621 5622 5623 5624

			dma += IGB_MAX_DATA_PER_TXD;
			size -= IGB_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
		}

		if (likely(!data_len))
			break;
5625

5626
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
5627

5628
		i++;
5629 5630 5631
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IGB_TX_DESC(tx_ring, 0);
5632
			i = 0;
5633
		}
5634
		tx_desc->read.olinfo_status = 0;
5635

E
Eric Dumazet 已提交
5636
		size = skb_frag_size(frag);
5637 5638 5639
		data_len -= size;

		dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
5640
				       size, DMA_TO_DEVICE);
5641

5642
		tx_buffer = &tx_ring->tx_buffer_info[i];
5643 5644
	}

5645
	/* write last descriptor with RS and EOP bits */
5646 5647
	cmd_type |= size | IGB_TXD_DCMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
5648

5649 5650
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);

5651 5652 5653
	/* set the timestamp */
	first->time_stamp = jiffies;

5654
	/* Force memory writes to complete before letting h/w know there
5655 5656 5657 5658 5659 5660 5661 5662
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
	 */
	wmb();

5663
	/* set next_to_watch value indicating a packet is present */
5664
	first->next_to_watch = tx_desc;
5665

5666 5667 5668
	i++;
	if (i == tx_ring->count)
		i = 0;
5669

5670
	tx_ring->next_to_use = i;
5671

5672 5673 5674 5675
	/* Make sure there is space in the ring for the next send. */
	igb_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
5676 5677 5678 5679 5680 5681 5682
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
	}
5683
	return 0;
5684 5685 5686

dma_error:
	dev_err(tx_ring->dev, "TX DMA map failed\n");
5687
	tx_buffer = &tx_ring->tx_buffer_info[i];
5688 5689

	/* clear dma mappings for failed tx_buffer_info map */
5690 5691 5692 5693 5694 5695 5696 5697
	while (tx_buffer != first) {
		if (dma_unmap_len(tx_buffer, len))
			dma_unmap_page(tx_ring->dev,
				       dma_unmap_addr(tx_buffer, dma),
				       dma_unmap_len(tx_buffer, len),
				       DMA_TO_DEVICE);
		dma_unmap_len_set(tx_buffer, len, 0);

5698
		if (i-- == 0)
5699
			i += tx_ring->count;
5700
		tx_buffer = &tx_ring->tx_buffer_info[i];
5701 5702
	}

5703 5704 5705 5706 5707 5708 5709 5710 5711 5712
	if (dma_unmap_len(tx_buffer, len))
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
	dma_unmap_len_set(tx_buffer, len, 0);

	dev_kfree_skb_any(tx_buffer->skb);
	tx_buffer->skb = NULL;

5713
	tx_ring->next_to_use = i;
5714 5715

	return -1;
5716 5717
}

5718 5719
netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
				struct igb_ring *tx_ring)
5720
{
5721
	struct igb_tx_buffer *first;
5722
	int tso;
N
Nick Nunley 已提交
5723
	u32 tx_flags = 0;
5724
	unsigned short f;
5725
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
5726
	__be16 protocol = vlan_get_protocol(skb);
N
Nick Nunley 已提交
5727
	u8 hdr_len = 0;
5728

5729 5730
	/* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
	 *       + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
5731 5732
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
5733 5734
	 * otherwise try next time
	 */
5735 5736
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
5737 5738

	if (igb_maybe_stop_tx(tx_ring, count + 3)) {
5739 5740 5741
		/* this is a hard error */
		return NETDEV_TX_BUSY;
	}
5742

5743 5744 5745 5746 5747 5748
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
	first->bytecount = skb->len;
	first->gso_segs = 1;

5749 5750
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
		struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
5751

5752
		if (adapter->tstamp_config.tx_type == HWTSTAMP_TX_ON &&
5753
		    !test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
5754
					   &adapter->state)) {
5755 5756 5757 5758 5759 5760 5761
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			tx_flags |= IGB_TX_FLAGS_TSTAMP;

			adapter->ptp_tx_skb = skb_get(skb);
			adapter->ptp_tx_start = jiffies;
			if (adapter->hw.mac.type == e1000_82576)
				schedule_work(&adapter->ptp_tx_work);
5762 5763
		} else {
			adapter->tx_hwtstamp_skipped++;
5764
		}
5765
	}
5766

5767 5768
	skb_tx_timestamp(skb);

5769
	if (skb_vlan_tag_present(skb)) {
5770
		tx_flags |= IGB_TX_FLAGS_VLAN;
5771
		tx_flags |= (skb_vlan_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
5772 5773
	}

5774 5775 5776
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;
A
Alexander Duyck 已提交
5777

5778 5779
	tso = igb_tso(tx_ring, first, &hdr_len);
	if (tso < 0)
5780
		goto out_drop;
5781 5782
	else if (!tso)
		igb_tx_csum(tx_ring, first);
5783

5784 5785
	if (igb_tx_map(tx_ring, first, hdr_len))
		goto cleanup_tx_tstamp;
5786

5787
	return NETDEV_TX_OK;
5788 5789

out_drop:
5790 5791
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;
5792 5793 5794 5795 5796 5797 5798 5799 5800 5801
cleanup_tx_tstamp:
	if (unlikely(tx_flags & IGB_TX_FLAGS_TSTAMP)) {
		struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);

		dev_kfree_skb_any(adapter->ptp_tx_skb);
		adapter->ptp_tx_skb = NULL;
		if (adapter->hw.mac.type == e1000_82576)
			cancel_work_sync(&adapter->ptp_tx_work);
		clear_bit_unlock(__IGB_PTP_TX_IN_PROGRESS, &adapter->state);
	}
5802

5803
	return NETDEV_TX_OK;
5804 5805
}

5806 5807
static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
						    struct sk_buff *skb)
5808
{
5809 5810
	unsigned int r_idx = skb->queue_mapping;

5811 5812 5813 5814 5815 5816
	if (r_idx >= adapter->num_tx_queues)
		r_idx = r_idx % adapter->num_tx_queues;

	return adapter->tx_ring[r_idx];
}

5817 5818
static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
				  struct net_device *netdev)
5819 5820
{
	struct igb_adapter *adapter = netdev_priv(netdev);
5821

5822
	/* The minimum packet size with TCTL.PSP set is 17 so pad the skb
5823 5824
	 * in order to meet this minimum size requirement.
	 */
5825 5826
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
5827

5828
	return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
5829 5830 5831
}

/**
5832 5833
 *  igb_tx_timeout - Respond to a Tx Hang
 *  @netdev: network interface device structure
5834 5835 5836 5837 5838 5839 5840 5841
 **/
static void igb_tx_timeout(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;

	/* Do the reset outside of interrupt context */
	adapter->tx_timeout_count++;
5842

5843
	if (hw->mac.type >= e1000_82580)
5844 5845
		hw->dev_spec._82575.global_device_reset = true;

5846
	schedule_work(&adapter->reset_task);
5847 5848
	wr32(E1000_EICS,
	     (adapter->eims_enable_mask & ~adapter->eims_other));
5849 5850 5851 5852 5853 5854 5855
}

static void igb_reset_task(struct work_struct *work)
{
	struct igb_adapter *adapter;
	adapter = container_of(work, struct igb_adapter, reset_task);

5856 5857
	igb_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
5858 5859 5860 5861
	igb_reinit_locked(adapter);
}

/**
5862 5863 5864
 *  igb_get_stats64 - Get System Network Statistics
 *  @netdev: network interface device structure
 *  @stats: rtnl_link_stats64 pointer
5865
 **/
5866 5867
static void igb_get_stats64(struct net_device *netdev,
			    struct rtnl_link_stats64 *stats)
5868
{
E
Eric Dumazet 已提交
5869 5870 5871
	struct igb_adapter *adapter = netdev_priv(netdev);

	spin_lock(&adapter->stats64_lock);
B
Benjamin Poirier 已提交
5872
	igb_update_stats(adapter);
E
Eric Dumazet 已提交
5873 5874
	memcpy(stats, &adapter->stats64, sizeof(*stats));
	spin_unlock(&adapter->stats64_lock);
5875 5876 5877
}

/**
5878 5879 5880
 *  igb_change_mtu - Change the Maximum Transfer Unit
 *  @netdev: network interface device structure
 *  @new_mtu: new value for maximum frame size
5881
 *
5882
 *  Returns 0 on success, negative on failure
5883 5884 5885 5886
 **/
static int igb_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
5887
	struct pci_dev *pdev = adapter->pdev;
5888
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
5889

5890 5891 5892 5893
	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;

5894
	while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
5895
		usleep_range(1000, 2000);
5896

5897 5898
	/* igb_down has a dependency on max_frame_size */
	adapter->max_frame_size = max_frame;
5899

5900 5901
	if (netif_running(netdev))
		igb_down(adapter);
5902

5903
	dev_info(&pdev->dev, "changing MTU from %d to %d\n",
5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917
		 netdev->mtu, new_mtu);
	netdev->mtu = new_mtu;

	if (netif_running(netdev))
		igb_up(adapter);
	else
		igb_reset(adapter);

	clear_bit(__IGB_RESETTING, &adapter->state);

	return 0;
}

/**
5918 5919
 *  igb_update_stats - Update the board statistics counters
 *  @adapter: board private structure
5920
 **/
B
Benjamin Poirier 已提交
5921
void igb_update_stats(struct igb_adapter *adapter)
5922
{
B
Benjamin Poirier 已提交
5923
	struct rtnl_link_stats64 *net_stats = &adapter->stats64;
5924 5925
	struct e1000_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5926
	u32 reg, mpc;
5927 5928
	int i;
	u64 bytes, packets;
E
Eric Dumazet 已提交
5929 5930
	unsigned int start;
	u64 _bytes, _packets;
5931

5932
	/* Prevent stats update while adapter is being reset, or if the pci
5933 5934 5935 5936 5937 5938 5939
	 * connection is down.
	 */
	if (adapter->link_speed == 0)
		return;
	if (pci_channel_offline(pdev))
		return;

5940 5941
	bytes = 0;
	packets = 0;
5942 5943

	rcu_read_lock();
5944
	for (i = 0; i < adapter->num_rx_queues; i++) {
5945
		struct igb_ring *ring = adapter->rx_ring[i];
5946 5947 5948
		u32 rqdpc = rd32(E1000_RQDPC(i));
		if (hw->mac.type >= e1000_i210)
			wr32(E1000_RQDPC(i), 0);
E
Eric Dumazet 已提交
5949

5950 5951 5952 5953
		if (rqdpc) {
			ring->rx_stats.drops += rqdpc;
			net_stats->rx_fifo_errors += rqdpc;
		}
E
Eric Dumazet 已提交
5954 5955

		do {
5956
			start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
E
Eric Dumazet 已提交
5957 5958
			_bytes = ring->rx_stats.bytes;
			_packets = ring->rx_stats.packets;
5959
		} while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
E
Eric Dumazet 已提交
5960 5961
		bytes += _bytes;
		packets += _packets;
5962 5963
	}

5964 5965
	net_stats->rx_bytes = bytes;
	net_stats->rx_packets = packets;
5966 5967 5968 5969

	bytes = 0;
	packets = 0;
	for (i = 0; i < adapter->num_tx_queues; i++) {
5970
		struct igb_ring *ring = adapter->tx_ring[i];
E
Eric Dumazet 已提交
5971
		do {
5972
			start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
E
Eric Dumazet 已提交
5973 5974
			_bytes = ring->tx_stats.bytes;
			_packets = ring->tx_stats.packets;
5975
		} while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
E
Eric Dumazet 已提交
5976 5977
		bytes += _bytes;
		packets += _packets;
5978
	}
5979 5980
	net_stats->tx_bytes = bytes;
	net_stats->tx_packets = packets;
5981
	rcu_read_unlock();
5982 5983

	/* read stats registers */
5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000
	adapter->stats.crcerrs += rd32(E1000_CRCERRS);
	adapter->stats.gprc += rd32(E1000_GPRC);
	adapter->stats.gorc += rd32(E1000_GORCL);
	rd32(E1000_GORCH); /* clear GORCL */
	adapter->stats.bprc += rd32(E1000_BPRC);
	adapter->stats.mprc += rd32(E1000_MPRC);
	adapter->stats.roc += rd32(E1000_ROC);

	adapter->stats.prc64 += rd32(E1000_PRC64);
	adapter->stats.prc127 += rd32(E1000_PRC127);
	adapter->stats.prc255 += rd32(E1000_PRC255);
	adapter->stats.prc511 += rd32(E1000_PRC511);
	adapter->stats.prc1023 += rd32(E1000_PRC1023);
	adapter->stats.prc1522 += rd32(E1000_PRC1522);
	adapter->stats.symerrs += rd32(E1000_SYMERRS);
	adapter->stats.sec += rd32(E1000_SEC);

6001 6002 6003
	mpc = rd32(E1000_MPC);
	adapter->stats.mpc += mpc;
	net_stats->rx_fifo_errors += mpc;
6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017
	adapter->stats.scc += rd32(E1000_SCC);
	adapter->stats.ecol += rd32(E1000_ECOL);
	adapter->stats.mcc += rd32(E1000_MCC);
	adapter->stats.latecol += rd32(E1000_LATECOL);
	adapter->stats.dc += rd32(E1000_DC);
	adapter->stats.rlec += rd32(E1000_RLEC);
	adapter->stats.xonrxc += rd32(E1000_XONRXC);
	adapter->stats.xontxc += rd32(E1000_XONTXC);
	adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
	adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
	adapter->stats.fcruc += rd32(E1000_FCRUC);
	adapter->stats.gptc += rd32(E1000_GPTC);
	adapter->stats.gotc += rd32(E1000_GOTCL);
	rd32(E1000_GOTCH); /* clear GOTCL */
6018
	adapter->stats.rnbc += rd32(E1000_RNBC);
6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035
	adapter->stats.ruc += rd32(E1000_RUC);
	adapter->stats.rfc += rd32(E1000_RFC);
	adapter->stats.rjc += rd32(E1000_RJC);
	adapter->stats.tor += rd32(E1000_TORH);
	adapter->stats.tot += rd32(E1000_TOTH);
	adapter->stats.tpr += rd32(E1000_TPR);

	adapter->stats.ptc64 += rd32(E1000_PTC64);
	adapter->stats.ptc127 += rd32(E1000_PTC127);
	adapter->stats.ptc255 += rd32(E1000_PTC255);
	adapter->stats.ptc511 += rd32(E1000_PTC511);
	adapter->stats.ptc1023 += rd32(E1000_PTC1023);
	adapter->stats.ptc1522 += rd32(E1000_PTC1522);

	adapter->stats.mptc += rd32(E1000_MPTC);
	adapter->stats.bptc += rd32(E1000_BPTC);

6036 6037
	adapter->stats.tpt += rd32(E1000_TPT);
	adapter->stats.colc += rd32(E1000_COLC);
6038 6039

	adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
6040 6041 6042 6043
	/* read internal phy specific stats */
	reg = rd32(E1000_CTRL_EXT);
	if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
		adapter->stats.rxerrc += rd32(E1000_RXERRC);
6044 6045 6046 6047 6048

		/* this stat has invalid values on i210/i211 */
		if ((hw->mac.type != e1000_i210) &&
		    (hw->mac.type != e1000_i211))
			adapter->stats.tncrs += rd32(E1000_TNCRS);
6049 6050
	}

6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064
	adapter->stats.tsctc += rd32(E1000_TSCTC);
	adapter->stats.tsctfc += rd32(E1000_TSCTFC);

	adapter->stats.iac += rd32(E1000_IAC);
	adapter->stats.icrxoc += rd32(E1000_ICRXOC);
	adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
	adapter->stats.icrxatc += rd32(E1000_ICRXATC);
	adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
	adapter->stats.ictxatc += rd32(E1000_ICTXATC);
	adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
	adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
	adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);

	/* Fill out the OS statistics structure */
6065 6066
	net_stats->multicast = adapter->stats.mprc;
	net_stats->collisions = adapter->stats.colc;
6067 6068 6069 6070

	/* Rx Errors */

	/* RLEC on some newer hardware can be incorrect so build
6071 6072
	 * our own version based on RUC and ROC
	 */
6073
	net_stats->rx_errors = adapter->stats.rxerrc +
6074 6075 6076
		adapter->stats.crcerrs + adapter->stats.algnerrc +
		adapter->stats.ruc + adapter->stats.roc +
		adapter->stats.cexterr;
6077 6078 6079 6080 6081
	net_stats->rx_length_errors = adapter->stats.ruc +
				      adapter->stats.roc;
	net_stats->rx_crc_errors = adapter->stats.crcerrs;
	net_stats->rx_frame_errors = adapter->stats.algnerrc;
	net_stats->rx_missed_errors = adapter->stats.mpc;
6082 6083

	/* Tx Errors */
6084 6085 6086 6087 6088
	net_stats->tx_errors = adapter->stats.ecol +
			       adapter->stats.latecol;
	net_stats->tx_aborted_errors = adapter->stats.ecol;
	net_stats->tx_window_errors = adapter->stats.latecol;
	net_stats->tx_carrier_errors = adapter->stats.tncrs;
6089 6090 6091 6092 6093 6094 6095

	/* Tx Dropped needs to be maintained elsewhere */

	/* Management Stats */
	adapter->stats.mgptc += rd32(E1000_MGTPTC);
	adapter->stats.mgprc += rd32(E1000_MGTPRC);
	adapter->stats.mgpdc += rd32(E1000_MGTPDC);
6096 6097 6098 6099 6100 6101 6102 6103 6104

	/* OS2BMC Stats */
	reg = rd32(E1000_MANC);
	if (reg & E1000_MANC_EN_BMC2OS) {
		adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
		adapter->stats.o2bspc += rd32(E1000_O2BSPC);
		adapter->stats.b2ospc += rd32(E1000_B2OSPC);
		adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
	}
6105 6106
}

6107 6108 6109
static void igb_tsync_interrupt(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
6110
	struct ptp_clock_event event;
A
Arnd Bergmann 已提交
6111
	struct timespec64 ts;
6112
	u32 ack = 0, tsauxc, sec, nsec, tsicr = rd32(E1000_TSICR);
6113 6114 6115 6116 6117 6118 6119

	if (tsicr & TSINTR_SYS_WRAP) {
		event.type = PTP_CLOCK_PPS;
		if (adapter->ptp_caps.pps)
			ptp_clock_event(adapter->ptp_clock, &event);
		ack |= TSINTR_SYS_WRAP;
	}
6120 6121 6122 6123

	if (tsicr & E1000_TSICR_TXTS) {
		/* retrieve hardware timestamp */
		schedule_work(&adapter->ptp_tx_work);
6124
		ack |= E1000_TSICR_TXTS;
6125
	}
6126

6127 6128
	if (tsicr & TSINTR_TT0) {
		spin_lock(&adapter->tmreg_lock);
A
Arnd Bergmann 已提交
6129 6130 6131
		ts = timespec64_add(adapter->perout[0].start,
				    adapter->perout[0].period);
		/* u32 conversion of tv_sec is safe until y2106 */
6132
		wr32(E1000_TRGTTIML0, ts.tv_nsec);
A
Arnd Bergmann 已提交
6133
		wr32(E1000_TRGTTIMH0, (u32)ts.tv_sec);
6134 6135 6136 6137 6138 6139 6140 6141 6142 6143
		tsauxc = rd32(E1000_TSAUXC);
		tsauxc |= TSAUXC_EN_TT0;
		wr32(E1000_TSAUXC, tsauxc);
		adapter->perout[0].start = ts;
		spin_unlock(&adapter->tmreg_lock);
		ack |= TSINTR_TT0;
	}

	if (tsicr & TSINTR_TT1) {
		spin_lock(&adapter->tmreg_lock);
A
Arnd Bergmann 已提交
6144 6145
		ts = timespec64_add(adapter->perout[1].start,
				    adapter->perout[1].period);
6146
		wr32(E1000_TRGTTIML1, ts.tv_nsec);
A
Arnd Bergmann 已提交
6147
		wr32(E1000_TRGTTIMH1, (u32)ts.tv_sec);
6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175
		tsauxc = rd32(E1000_TSAUXC);
		tsauxc |= TSAUXC_EN_TT1;
		wr32(E1000_TSAUXC, tsauxc);
		adapter->perout[1].start = ts;
		spin_unlock(&adapter->tmreg_lock);
		ack |= TSINTR_TT1;
	}

	if (tsicr & TSINTR_AUTT0) {
		nsec = rd32(E1000_AUXSTMPL0);
		sec  = rd32(E1000_AUXSTMPH0);
		event.type = PTP_CLOCK_EXTTS;
		event.index = 0;
		event.timestamp = sec * 1000000000ULL + nsec;
		ptp_clock_event(adapter->ptp_clock, &event);
		ack |= TSINTR_AUTT0;
	}

	if (tsicr & TSINTR_AUTT1) {
		nsec = rd32(E1000_AUXSTMPL1);
		sec  = rd32(E1000_AUXSTMPH1);
		event.type = PTP_CLOCK_EXTTS;
		event.index = 1;
		event.timestamp = sec * 1000000000ULL + nsec;
		ptp_clock_event(adapter->ptp_clock, &event);
		ack |= TSINTR_AUTT1;
	}

6176 6177
	/* acknowledge the interrupts */
	wr32(E1000_TSICR, ack);
6178 6179
}

6180 6181
static irqreturn_t igb_msix_other(int irq, void *data)
{
6182
	struct igb_adapter *adapter = data;
6183
	struct e1000_hw *hw = &adapter->hw;
P
PJ Waskiewicz 已提交
6184 6185
	u32 icr = rd32(E1000_ICR);
	/* reading ICR causes bit 31 of EICR to be cleared */
6186

6187 6188 6189
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

6190
	if (icr & E1000_ICR_DOUTSYNC) {
6191 6192
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
G
Greg Rose 已提交
6193 6194
		/* The DMA Out of Sync is also indication of a spoof event
		 * in IOV mode. Check the Wrong VM Behavior register to
6195 6196
		 * see if it is really a spoof event.
		 */
G
Greg Rose 已提交
6197
		igb_check_wvbr(adapter);
6198
	}
6199

6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210
	/* Check for a mailbox event */
	if (icr & E1000_ICR_VMMB)
		igb_msg_task(adapter);

	if (icr & E1000_ICR_LSC) {
		hw->mac.get_link_status = 1;
		/* guard against interrupt when we're going down */
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

6211 6212
	if (icr & E1000_ICR_TS)
		igb_tsync_interrupt(adapter);
6213

P
PJ Waskiewicz 已提交
6214
	wr32(E1000_EIMS, adapter->eims_other);
6215 6216 6217 6218

	return IRQ_HANDLED;
}

6219
static void igb_write_itr(struct igb_q_vector *q_vector)
6220
{
6221
	struct igb_adapter *adapter = q_vector->adapter;
6222
	u32 itr_val = q_vector->itr_val & 0x7FFC;
6223

6224 6225
	if (!q_vector->set_itr)
		return;
6226

6227 6228
	if (!itr_val)
		itr_val = 0x4;
6229

6230 6231
	if (adapter->hw.mac.type == e1000_82575)
		itr_val |= itr_val << 16;
6232
	else
6233
		itr_val |= E1000_EITR_CNT_IGNR;
6234

6235 6236
	writel(itr_val, q_vector->itr_register);
	q_vector->set_itr = 0;
6237 6238
}

6239
static irqreturn_t igb_msix_ring(int irq, void *data)
6240
{
6241
	struct igb_q_vector *q_vector = data;
6242

6243 6244
	/* Write the ITR value calculated from the previous interrupt. */
	igb_write_itr(q_vector);
6245

6246
	napi_schedule(&q_vector->napi);
P
PJ Waskiewicz 已提交
6247

6248
	return IRQ_HANDLED;
J
Jeb Cramer 已提交
6249 6250
}

6251
#ifdef CONFIG_IGB_DCA
6252 6253 6254 6255 6256 6257 6258 6259 6260 6261
static void igb_update_tx_dca(struct igb_adapter *adapter,
			      struct igb_ring *tx_ring,
			      int cpu)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);

	if (hw->mac.type != e1000_82575)
		txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;

6262
	/* We can enable relaxed ordering for reads, but not writes when
6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
		  E1000_DCA_TXCTRL_DATA_RRO_EN |
		  E1000_DCA_TXCTRL_DESC_DCA_EN;

	wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
}

static void igb_update_rx_dca(struct igb_adapter *adapter,
			      struct igb_ring *rx_ring,
			      int cpu)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);

	if (hw->mac.type != e1000_82575)
		rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;

6283
	/* We can enable relaxed ordering for reads, but not writes when
6284 6285 6286 6287 6288 6289 6290 6291 6292
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
		  E1000_DCA_RXCTRL_DESC_DCA_EN;

	wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
}

6293
static void igb_update_dca(struct igb_q_vector *q_vector)
J
Jeb Cramer 已提交
6294
{
6295
	struct igb_adapter *adapter = q_vector->adapter;
J
Jeb Cramer 已提交
6296 6297
	int cpu = get_cpu();

6298 6299 6300
	if (q_vector->cpu == cpu)
		goto out_no_update;

6301 6302 6303 6304 6305 6306
	if (q_vector->tx.ring)
		igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);

	if (q_vector->rx.ring)
		igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);

6307 6308
	q_vector->cpu = cpu;
out_no_update:
J
Jeb Cramer 已提交
6309 6310 6311 6312 6313
	put_cpu();
}

static void igb_setup_dca(struct igb_adapter *adapter)
{
6314
	struct e1000_hw *hw = &adapter->hw;
J
Jeb Cramer 已提交
6315 6316
	int i;

6317
	if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
J
Jeb Cramer 已提交
6318 6319
		return;

6320 6321 6322
	/* Always use CB2 mode, difference is masked in the CB driver. */
	wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);

6323
	for (i = 0; i < adapter->num_q_vectors; i++) {
6324 6325
		adapter->q_vector[i]->cpu = -1;
		igb_update_dca(adapter->q_vector[i]);
J
Jeb Cramer 已提交
6326 6327 6328 6329 6330 6331 6332
	}
}

static int __igb_notify_dca(struct device *dev, void *data)
{
	struct net_device *netdev = dev_get_drvdata(dev);
	struct igb_adapter *adapter = netdev_priv(netdev);
6333
	struct pci_dev *pdev = adapter->pdev;
J
Jeb Cramer 已提交
6334 6335 6336 6337 6338 6339
	struct e1000_hw *hw = &adapter->hw;
	unsigned long event = *(unsigned long *)data;

	switch (event) {
	case DCA_PROVIDER_ADD:
		/* if already enabled, don't do it again */
6340
		if (adapter->flags & IGB_FLAG_DCA_ENABLED)
J
Jeb Cramer 已提交
6341 6342
			break;
		if (dca_add_requester(dev) == 0) {
6343
			adapter->flags |= IGB_FLAG_DCA_ENABLED;
6344
			dev_info(&pdev->dev, "DCA enabled\n");
J
Jeb Cramer 已提交
6345 6346 6347 6348 6349
			igb_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
6350
		if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
J
Jeb Cramer 已提交
6351
			/* without this a class_device is left
6352 6353
			 * hanging around in the sysfs model
			 */
J
Jeb Cramer 已提交
6354
			dca_remove_requester(dev);
6355
			dev_info(&pdev->dev, "DCA disabled\n");
6356
			adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
A
Alexander Duyck 已提交
6357
			wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
J
Jeb Cramer 已提交
6358 6359 6360
		}
		break;
	}
6361

J
Jeb Cramer 已提交
6362
	return 0;
6363 6364
}

J
Jeb Cramer 已提交
6365
static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
6366
			  void *p)
J
Jeb Cramer 已提交
6367 6368 6369 6370
{
	int ret_val;

	ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
6371
					 __igb_notify_dca);
J
Jeb Cramer 已提交
6372 6373 6374

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
6375
#endif /* CONFIG_IGB_DCA */
6376

6377 6378 6379 6380 6381
#ifdef CONFIG_PCI_IOV
static int igb_vf_configure(struct igb_adapter *adapter, int vf)
{
	unsigned char mac_addr[ETH_ALEN];

6382
	eth_zero_addr(mac_addr);
6383 6384
	igb_set_vf_mac(adapter, vf, mac_addr);

L
Lior Levy 已提交
6385 6386 6387
	/* By default spoof check is enabled for all VFs */
	adapter->vf_data[vf].spoofchk_enabled = true;

6388 6389 6390
	/* By default VFs are not trusted */
	adapter->vf_data[vf].trusted = false;

6391
	return 0;
6392 6393 6394
}

#endif
6395 6396 6397 6398 6399 6400 6401 6402
static void igb_ping_all_vfs(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ping;
	int i;

	for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
		ping = E1000_PF_CONTROL_MSG;
6403
		if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
6404 6405 6406 6407 6408
			ping |= E1000_VT_MSGTYPE_CTS;
		igb_write_mbx(hw, &ping, 1, i);
	}
}

6409 6410 6411 6412 6413 6414
static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr = rd32(E1000_VMOLR(vf));
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];

6415
	vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
6416
			    IGB_VF_FLAG_MULTI_PROMISC);
6417 6418 6419 6420
	vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);

	if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
		vmolr |= E1000_VMOLR_MPME;
6421
		vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
6422 6423
		*msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
	} else {
6424
		/* if we have hashes and we are clearing a multicast promisc
6425 6426 6427 6428 6429 6430 6431
		 * flag we need to write the hashes to the MTA as this step
		 * was previously skipped
		 */
		if (vf_data->num_vf_mc_hashes > 30) {
			vmolr |= E1000_VMOLR_MPME;
		} else if (vf_data->num_vf_mc_hashes) {
			int j;
6432

6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447
			vmolr |= E1000_VMOLR_ROMPE;
			for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
				igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
		}
	}

	wr32(E1000_VMOLR(vf), vmolr);

	/* there are flags left unprocessed, likely not supported */
	if (*msgbuf & E1000_VT_MSGINFO_MASK)
		return -EINVAL;

	return 0;
}

6448 6449 6450 6451 6452 6453 6454 6455
static int igb_set_vf_multicasts(struct igb_adapter *adapter,
				  u32 *msgbuf, u32 vf)
{
	int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
	u16 *hash_list = (u16 *)&msgbuf[1];
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
	int i;

6456
	/* salt away the number of multicast addresses assigned
6457 6458 6459 6460 6461
	 * to this VF for later use to restore when the PF multi cast
	 * list changes
	 */
	vf_data->num_vf_mc_hashes = n;

6462 6463 6464 6465 6466
	/* only up to 30 hash values supported */
	if (n > 30)
		n = 30;

	/* store the hashes for later use */
6467
	for (i = 0; i < n; i++)
6468
		vf_data->vf_mc_hashes[i] = hash_list[i];
6469 6470

	/* Flush and reset the mta with the new values */
6471
	igb_set_rx_mode(adapter->netdev);
6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482

	return 0;
}

static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	struct vf_data_storage *vf_data;
	int i, j;

	for (i = 0; i < adapter->vfs_allocated_count; i++) {
6483
		u32 vmolr = rd32(E1000_VMOLR(i));
6484

6485 6486
		vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);

6487
		vf_data = &adapter->vf_data[i];
6488 6489 6490 6491 6492 6493 6494 6495 6496 6497

		if ((vf_data->num_vf_mc_hashes > 30) ||
		    (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
			vmolr |= E1000_VMOLR_MPME;
		} else if (vf_data->num_vf_mc_hashes) {
			vmolr |= E1000_VMOLR_ROMPE;
			for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
				igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
		}
		wr32(E1000_VMOLR(i), vmolr);
6498 6499 6500 6501 6502 6503
	}
}

static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
6504
	u32 pool_mask, vlvf_mask, i;
6505

6506 6507
	/* create mask for VF and other pools */
	pool_mask = E1000_VLVF_POOLSEL_MASK;
6508
	vlvf_mask = BIT(E1000_VLVF_POOLSEL_SHIFT + vf);
6509 6510

	/* drop PF from pool bits */
6511 6512
	pool_mask &= ~BIT(E1000_VLVF_POOLSEL_SHIFT +
			     adapter->vfs_allocated_count);
6513 6514

	/* Find the vlan filter for this id */
6515 6516 6517
	for (i = E1000_VLVF_ARRAY_SIZE; i--;) {
		u32 vlvf = rd32(E1000_VLVF(i));
		u32 vfta_mask, vid, vfta;
6518 6519

		/* remove the vf from the pool */
6520 6521 6522 6523 6524 6525 6526 6527 6528
		if (!(vlvf & vlvf_mask))
			continue;

		/* clear out bit from VLVF */
		vlvf ^= vlvf_mask;

		/* if other pools are present, just remove ourselves */
		if (vlvf & pool_mask)
			goto update_vlvfb;
6529

6530 6531 6532
		/* if PF is present, leave VFTA */
		if (vlvf & E1000_VLVF_POOLSEL_MASK)
			goto update_vlvf;
6533

6534
		vid = vlvf & E1000_VLVF_VLANID_MASK;
6535
		vfta_mask = BIT(vid % 32);
6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549

		/* clear bit from VFTA */
		vfta = adapter->shadow_vfta[vid / 32];
		if (vfta & vfta_mask)
			hw->mac.ops.write_vfta(hw, vid / 32, vfta ^ vfta_mask);
update_vlvf:
		/* clear pool selection enable */
		if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
			vlvf &= E1000_VLVF_POOLSEL_MASK;
		else
			vlvf = 0;
update_vlvfb:
		/* clear pool bits */
		wr32(E1000_VLVF(i), vlvf);
6550 6551
	}
}
6552

6553
static int igb_find_vlvf_entry(struct e1000_hw *hw, u32 vlan)
6554
{
6555 6556
	u32 vlvf;
	int idx;
6557

6558 6559 6560 6561 6562 6563 6564 6565
	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the VLAN id in the VLVF entries */
	for (idx = E1000_VLVF_ARRAY_SIZE; --idx;) {
		vlvf = rd32(E1000_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
6566 6567 6568
			break;
	}

6569
	return idx;
6570 6571
}

6572
static void igb_update_pf_vlvf(struct igb_adapter *adapter, u32 vid)
6573 6574
{
	struct e1000_hw *hw = &adapter->hw;
6575 6576
	u32 bits, pf_id;
	int idx;
6577

6578 6579 6580
	idx = igb_find_vlvf_entry(hw, vid);
	if (!idx)
		return;
6581

6582 6583 6584 6585
	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
6586
	bits = ~BIT(pf_id) & E1000_VLVF_POOLSEL_MASK;
6587 6588 6589 6590 6591
	bits &= rd32(E1000_VLVF(idx));

	/* Disable the filter so this falls into the default pool. */
	if (!bits) {
		if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
6592
			wr32(E1000_VLVF(idx), BIT(pf_id));
6593 6594
		else
			wr32(E1000_VLVF(idx), 0);
6595
	}
6596
}
6597

6598 6599
static s32 igb_set_vf_vlan(struct igb_adapter *adapter, u32 vid,
			   bool add, u32 vf)
6600
{
6601
	int pf_id = adapter->vfs_allocated_count;
6602
	struct e1000_hw *hw = &adapter->hw;
6603
	int err;
6604

6605 6606 6607 6608
	/* If VLAN overlaps with one the PF is currently monitoring make
	 * sure that we are able to allocate a VLVF entry.  This may be
	 * redundant but it guarantees PF will maintain visibility to
	 * the VLAN.
6609
	 */
6610
	if (add && test_bit(vid, adapter->active_vlans)) {
6611 6612 6613
		err = igb_vfta_set(hw, vid, pf_id, true, false);
		if (err)
			return err;
6614
	}
6615

6616
	err = igb_vfta_set(hw, vid, vf, add, false);
6617

6618 6619
	if (add && !err)
		return err;
6620

6621 6622 6623
	/* If we failed to add the VF VLAN or we are removing the VF VLAN
	 * we may need to drop the PF pool bit in order to allow us to free
	 * up the VLVF resources.
6624
	 */
6625 6626 6627
	if (test_bit(vid, adapter->active_vlans) ||
	    (adapter->flags & IGB_FLAG_VLAN_PROMISC))
		igb_update_pf_vlvf(adapter, vid);
6628 6629

	return err;
6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641
}

static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;

	if (vid)
		wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
	else
		wr32(E1000_VMVIR(vf), 0);
}

6642 6643
static int igb_enable_port_vlan(struct igb_adapter *adapter, int vf,
				u16 vlan, u8 qos)
6644
{
6645
	int err;
6646

6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660
	err = igb_set_vf_vlan(adapter, vlan, true, vf);
	if (err)
		return err;

	igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
	igb_set_vmolr(adapter, vf, !vlan);

	/* revoke access to previous VLAN */
	if (vlan != adapter->vf_data[vf].pf_vlan)
		igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
				false, vf);

	adapter->vf_data[vf].pf_vlan = vlan;
	adapter->vf_data[vf].pf_qos = qos;
6661
	igb_set_vf_vlan_strip(adapter, vf, true);
6662 6663 6664 6665 6666 6667 6668
	dev_info(&adapter->pdev->dev,
		 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
	if (test_bit(__IGB_DOWN, &adapter->state)) {
		dev_warn(&adapter->pdev->dev,
			 "The VF VLAN has been set, but the PF device is not up.\n");
		dev_warn(&adapter->pdev->dev,
			 "Bring the PF device up before attempting to use the VF device.\n");
6669
	}
6670

6671
	return err;
6672 6673
}

6674
static int igb_disable_port_vlan(struct igb_adapter *adapter, int vf)
6675
{
6676 6677
	/* Restore tagless access via VLAN 0 */
	igb_set_vf_vlan(adapter, 0, true, vf);
6678

6679
	igb_set_vmvir(adapter, 0, vf);
6680
	igb_set_vmolr(adapter, vf, true);
6681

6682 6683 6684 6685
	/* Remove any PF assigned VLAN */
	if (adapter->vf_data[vf].pf_vlan)
		igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
				false, vf);
6686

6687 6688
	adapter->vf_data[vf].pf_vlan = 0;
	adapter->vf_data[vf].pf_qos = 0;
6689
	igb_set_vf_vlan_strip(adapter, vf, false);
6690

6691
	return 0;
6692 6693
}

6694 6695
static int igb_ndo_set_vf_vlan(struct net_device *netdev, int vf,
			       u16 vlan, u8 qos, __be16 vlan_proto)
6696
{
6697
	struct igb_adapter *adapter = netdev_priv(netdev);
6698

6699 6700
	if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
		return -EINVAL;
6701

6702 6703 6704
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

6705 6706 6707
	return (vlan || qos) ? igb_enable_port_vlan(adapter, vf, vlan, qos) :
			       igb_disable_port_vlan(adapter, vf);
}
6708

6709 6710 6711 6712
static int igb_set_vf_vlan_msg(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
{
	int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
	int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
6713
	int ret;
6714

6715 6716
	if (adapter->vf_data[vf].pf_vlan)
		return -1;
6717

6718 6719 6720 6721
	/* VLAN 0 is a special case, don't allow it to be removed */
	if (!vid && !add)
		return 0;

6722 6723 6724 6725
	ret = igb_set_vf_vlan(adapter, vid, !!add, vf);
	if (!ret)
		igb_set_vf_vlan_strip(adapter, vf, !!vid);
	return ret;
6726 6727
}

6728
static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
6729
{
6730
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
6731

6732 6733 6734
	/* clear flags - except flag that indicates PF has set the MAC */
	vf_data->flags &= IGB_VF_FLAG_PF_SET_MAC;
	vf_data->last_nack = jiffies;
6735 6736 6737

	/* reset vlans for device */
	igb_clear_vf_vfta(adapter, vf);
6738 6739 6740 6741
	igb_set_vf_vlan(adapter, vf_data->pf_vlan, true, vf);
	igb_set_vmvir(adapter, vf_data->pf_vlan |
			       (vf_data->pf_qos << VLAN_PRIO_SHIFT), vf);
	igb_set_vmolr(adapter, vf, !vf_data->pf_vlan);
6742
	igb_set_vf_vlan_strip(adapter, vf, !!(vf_data->pf_vlan));
6743 6744 6745 6746 6747

	/* reset multicast table array for vf */
	adapter->vf_data[vf].num_vf_mc_hashes = 0;

	/* Flush and reset the mta with the new values */
6748
	igb_set_rx_mode(adapter->netdev);
6749 6750
}

6751 6752 6753 6754
static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
{
	unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;

6755
	/* clear mac address as we were hotplug removed/added */
6756
	if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
6757
		eth_zero_addr(vf_mac);
6758 6759 6760 6761 6762 6763

	/* process remaining reset events */
	igb_vf_reset(adapter, vf);
}

static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
6764 6765 6766 6767 6768 6769 6770
{
	struct e1000_hw *hw = &adapter->hw;
	unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
	u32 reg, msgbuf[3];
	u8 *addr = (u8 *)(&msgbuf[1]);

	/* process all the same items cleared in a function level reset */
6771
	igb_vf_reset(adapter, vf);
6772 6773

	/* set vf mac address */
Y
Yury Kylulin 已提交
6774
	igb_set_vf_mac(adapter, vf, vf_mac);
6775 6776 6777

	/* enable transmit and receive for vf */
	reg = rd32(E1000_VFTE);
6778
	wr32(E1000_VFTE, reg | BIT(vf));
6779
	reg = rd32(E1000_VFRE);
6780
	wr32(E1000_VFRE, reg | BIT(vf));
6781

G
Greg Rose 已提交
6782
	adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
6783 6784

	/* reply to reset with ack and vf mac address */
6785 6786 6787 6788 6789 6790
	if (!is_zero_ether_addr(vf_mac)) {
		msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
		memcpy(addr, vf_mac, ETH_ALEN);
	} else {
		msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_NACK;
	}
6791 6792 6793
	igb_write_mbx(hw, msgbuf, 3, vf);
}

Y
Yury Kylulin 已提交
6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842
static void igb_flush_mac_table(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	int i;

	for (i = 0; i < hw->mac.rar_entry_count; i++) {
		adapter->mac_table[i].state &= ~IGB_MAC_STATE_IN_USE;
		memset(adapter->mac_table[i].addr, 0, ETH_ALEN);
		adapter->mac_table[i].queue = 0;
		igb_rar_set_index(adapter, i);
	}
}

static int igb_available_rars(struct igb_adapter *adapter, u8 queue)
{
	struct e1000_hw *hw = &adapter->hw;
	/* do not count rar entries reserved for VFs MAC addresses */
	int rar_entries = hw->mac.rar_entry_count -
			  adapter->vfs_allocated_count;
	int i, count = 0;

	for (i = 0; i < rar_entries; i++) {
		/* do not count default entries */
		if (adapter->mac_table[i].state & IGB_MAC_STATE_DEFAULT)
			continue;

		/* do not count "in use" entries for different queues */
		if ((adapter->mac_table[i].state & IGB_MAC_STATE_IN_USE) &&
		    (adapter->mac_table[i].queue != queue))
			continue;

		count++;
	}

	return count;
}

/* Set default MAC address for the PF in the first RAR entry */
static void igb_set_default_mac_filter(struct igb_adapter *adapter)
{
	struct igb_mac_addr *mac_table = &adapter->mac_table[0];

	ether_addr_copy(mac_table->addr, adapter->hw.mac.addr);
	mac_table->queue = adapter->vfs_allocated_count;
	mac_table->state = IGB_MAC_STATE_DEFAULT | IGB_MAC_STATE_IN_USE;

	igb_rar_set_index(adapter, 0);
}

6843 6844
static int igb_add_mac_filter(struct igb_adapter *adapter, const u8 *addr,
			      const u8 queue)
Y
Yury Kylulin 已提交
6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872
{
	struct e1000_hw *hw = &adapter->hw;
	int rar_entries = hw->mac.rar_entry_count -
			  adapter->vfs_allocated_count;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

	/* Search for the first empty entry in the MAC table.
	 * Do not touch entries at the end of the table reserved for the VF MAC
	 * addresses.
	 */
	for (i = 0; i < rar_entries; i++) {
		if (adapter->mac_table[i].state & IGB_MAC_STATE_IN_USE)
			continue;

		ether_addr_copy(adapter->mac_table[i].addr, addr);
		adapter->mac_table[i].queue = queue;
		adapter->mac_table[i].state |= IGB_MAC_STATE_IN_USE;

		igb_rar_set_index(adapter, i);
		return i;
	}

	return -ENOSPC;
}

6873 6874
static int igb_del_mac_filter(struct igb_adapter *adapter, const u8 *addr,
			      const u8 queue)
Y
Yury Kylulin 已提交
6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925
{
	struct e1000_hw *hw = &adapter->hw;
	int rar_entries = hw->mac.rar_entry_count -
			  adapter->vfs_allocated_count;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

	/* Search for matching entry in the MAC table based on given address
	 * and queue. Do not touch entries at the end of the table reserved
	 * for the VF MAC addresses.
	 */
	for (i = 0; i < rar_entries; i++) {
		if (!(adapter->mac_table[i].state & IGB_MAC_STATE_IN_USE))
			continue;
		if (adapter->mac_table[i].queue != queue)
			continue;
		if (!ether_addr_equal(adapter->mac_table[i].addr, addr))
			continue;

		adapter->mac_table[i].state &= ~IGB_MAC_STATE_IN_USE;
		memset(adapter->mac_table[i].addr, 0, ETH_ALEN);
		adapter->mac_table[i].queue = 0;

		igb_rar_set_index(adapter, i);
		return 0;
	}

	return -ENOENT;
}

static int igb_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = igb_add_mac_filter(adapter, addr, adapter->vfs_allocated_count);

	return min_t(int, ret, 0);
}

static int igb_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct igb_adapter *adapter = netdev_priv(netdev);

	igb_del_mac_filter(adapter, addr, adapter->vfs_allocated_count);

	return 0;
}

6926 6927
static int igb_set_vf_mac_filter(struct igb_adapter *adapter, const int vf,
				 const u32 info, const u8 *addr)
6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947
{
	struct pci_dev *pdev = adapter->pdev;
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
	struct list_head *pos;
	struct vf_mac_filter *entry = NULL;
	int ret = 0;

	switch (info) {
	case E1000_VF_MAC_FILTER_CLR:
		/* remove all unicast MAC filters related to the current VF */
		list_for_each(pos, &adapter->vf_macs.l) {
			entry = list_entry(pos, struct vf_mac_filter, l);
			if (entry->vf == vf) {
				entry->vf = -1;
				entry->free = true;
				igb_del_mac_filter(adapter, entry->vf_mac, vf);
			}
		}
		break;
	case E1000_VF_MAC_FILTER_ADD:
6948 6949
		if ((vf_data->flags & IGB_VF_FLAG_PF_SET_MAC) &&
		    !vf_data->trusted) {
6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992
			dev_warn(&pdev->dev,
				 "VF %d requested MAC filter but is administratively denied\n",
				 vf);
			return -EINVAL;
		}
		if (!is_valid_ether_addr(addr)) {
			dev_warn(&pdev->dev,
				 "VF %d attempted to set invalid MAC filter\n",
				 vf);
			return -EINVAL;
		}

		/* try to find empty slot in the list */
		list_for_each(pos, &adapter->vf_macs.l) {
			entry = list_entry(pos, struct vf_mac_filter, l);
			if (entry->free)
				break;
		}

		if (entry && entry->free) {
			entry->free = false;
			entry->vf = vf;
			ether_addr_copy(entry->vf_mac, addr);

			ret = igb_add_mac_filter(adapter, addr, vf);
			ret = min_t(int, ret, 0);
		} else {
			ret = -ENOSPC;
		}

		if (ret == -ENOSPC)
			dev_warn(&pdev->dev,
				 "VF %d has requested MAC filter but there is no space for it\n",
				 vf);
		break;
	default:
		ret = -EINVAL;
		break;
	}

	return ret;
}

6993 6994
static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
{
6995 6996 6997 6998
	struct pci_dev *pdev = adapter->pdev;
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
	u32 info = msg[0] & E1000_VT_MSGINFO_MASK;

6999
	/* The VF MAC Address is stored in a packed array of bytes
G
Greg Rose 已提交
7000 7001
	 * starting at the second 32 bit word of the msg array
	 */
7002 7003
	unsigned char *addr = (unsigned char *)&msg[1];
	int ret = 0;
7004

7005
	if (!info) {
7006 7007
		if ((vf_data->flags & IGB_VF_FLAG_PF_SET_MAC) &&
		    !vf_data->trusted) {
7008 7009 7010 7011 7012
			dev_warn(&pdev->dev,
				 "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
				 vf);
			return -EINVAL;
		}
7013

7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026
		if (!is_valid_ether_addr(addr)) {
			dev_warn(&pdev->dev,
				 "VF %d attempted to set invalid MAC\n",
				 vf);
			return -EINVAL;
		}

		ret = igb_set_vf_mac(adapter, vf, addr);
	} else {
		ret = igb_set_vf_mac_filter(adapter, vf, info, addr);
	}

	return ret;
7027 7028 7029 7030 7031
}

static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
7032
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
7033 7034 7035
	u32 msg = E1000_VT_MSGTYPE_NACK;

	/* if device isn't clear to send it shouldn't be reading either */
7036 7037
	if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
	    time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
7038
		igb_write_mbx(hw, &msg, 1, vf);
7039
		vf_data->last_nack = jiffies;
7040 7041 7042
	}
}

7043
static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
7044
{
7045 7046
	struct pci_dev *pdev = adapter->pdev;
	u32 msgbuf[E1000_VFMAILBOX_SIZE];
7047
	struct e1000_hw *hw = &adapter->hw;
7048
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
7049 7050
	s32 retval;

7051
	retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf, false);
7052

7053 7054
	if (retval) {
		/* if receive failed revoke VF CTS stats and restart init */
7055
		dev_err(&pdev->dev, "Error receiving message from VF\n");
7056 7057
		vf_data->flags &= ~IGB_VF_FLAG_CTS;
		if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
7058
			goto unlock;
7059 7060
		goto out;
	}
7061 7062 7063

	/* this is a message we already processed, do nothing */
	if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
7064
		goto unlock;
7065

7066
	/* until the vf completes a reset it should not be
7067 7068 7069
	 * allowed to start any configuration.
	 */
	if (msgbuf[0] == E1000_VF_RESET) {
7070
		/* unlocks mailbox */
7071
		igb_vf_reset_msg(adapter, vf);
7072
		return;
7073 7074
	}

7075
	if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
7076
		if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
7077
			goto unlock;
7078 7079
		retval = -1;
		goto out;
7080 7081 7082 7083
	}

	switch ((msgbuf[0] & 0xFFFF)) {
	case E1000_VF_SET_MAC_ADDR:
7084
		retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
7085
		break;
7086 7087 7088
	case E1000_VF_SET_PROMISC:
		retval = igb_set_vf_promisc(adapter, msgbuf, vf);
		break;
7089 7090 7091 7092 7093 7094 7095
	case E1000_VF_SET_MULTICAST:
		retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
		break;
	case E1000_VF_SET_LPE:
		retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
		break;
	case E1000_VF_SET_VLAN:
7096 7097 7098
		retval = -1;
		if (vf_data->pf_vlan)
			dev_warn(&pdev->dev,
7099 7100
				 "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
				 vf);
7101
		else
7102
			retval = igb_set_vf_vlan_msg(adapter, msgbuf, vf);
7103 7104
		break;
	default:
7105
		dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
7106 7107 7108 7109
		retval = -1;
		break;
	}

7110 7111
	msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
out:
7112 7113 7114 7115 7116 7117
	/* notify the VF of the results of what it sent us */
	if (retval)
		msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
	else
		msgbuf[0] |= E1000_VT_MSGTYPE_ACK;

7118
	/* unlocks mailbox */
7119
	igb_write_mbx(hw, msgbuf, 1, vf);
7120 7121 7122 7123
	return;

unlock:
	igb_unlock_mbx(hw, vf);
7124
}
7125

7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143
static void igb_msg_task(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vf;

	for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
		/* process any reset requests */
		if (!igb_check_for_rst(hw, vf))
			igb_vf_reset_event(adapter, vf);

		/* process any messages pending */
		if (!igb_check_for_msg(hw, vf))
			igb_rcv_msg_from_vf(adapter, vf);

		/* process any acks */
		if (!igb_check_for_ack(hw, vf))
			igb_rcv_ack_from_vf(adapter, vf);
	}
7144 7145
}

7146 7147 7148
/**
 *  igb_set_uta - Set unicast filter table address
 *  @adapter: board private structure
7149
 *  @set: boolean indicating if we are setting or clearing bits
7150 7151 7152 7153
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
L
Lucas De Marchi 已提交
7154 7155
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
7156
 **/
7157
static void igb_set_uta(struct igb_adapter *adapter, bool set)
7158 7159
{
	struct e1000_hw *hw = &adapter->hw;
7160
	u32 uta = set ? ~0 : 0;
7161 7162 7163 7164 7165 7166
	int i;

	/* we only need to do this if VMDq is enabled */
	if (!adapter->vfs_allocated_count)
		return;

7167 7168
	for (i = hw->mac.uta_reg_count; i--;)
		array_wr32(E1000_UTA, i, uta);
7169 7170
}

7171
/**
7172 7173 7174
 *  igb_intr_msi - Interrupt Handler
 *  @irq: interrupt number
 *  @data: pointer to a network interface device structure
7175 7176 7177
 **/
static irqreturn_t igb_intr_msi(int irq, void *data)
{
7178 7179
	struct igb_adapter *adapter = data;
	struct igb_q_vector *q_vector = adapter->q_vector[0];
7180 7181 7182 7183
	struct e1000_hw *hw = &adapter->hw;
	/* read ICR disables interrupts using IAM */
	u32 icr = rd32(E1000_ICR);

7184
	igb_write_itr(q_vector);
7185

7186 7187 7188
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

7189
	if (icr & E1000_ICR_DOUTSYNC) {
7190 7191 7192 7193
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
	}

7194 7195 7196 7197 7198 7199
	if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
		hw->mac.get_link_status = 1;
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

7200 7201
	if (icr & E1000_ICR_TS)
		igb_tsync_interrupt(adapter);
7202

7203
	napi_schedule(&q_vector->napi);
7204 7205 7206 7207 7208

	return IRQ_HANDLED;
}

/**
7209 7210 7211
 *  igb_intr - Legacy Interrupt Handler
 *  @irq: interrupt number
 *  @data: pointer to a network interface device structure
7212 7213 7214
 **/
static irqreturn_t igb_intr(int irq, void *data)
{
7215 7216
	struct igb_adapter *adapter = data;
	struct igb_q_vector *q_vector = adapter->q_vector[0];
7217 7218
	struct e1000_hw *hw = &adapter->hw;
	/* Interrupt Auto-Mask...upon reading ICR, interrupts are masked.  No
7219 7220
	 * need for the IMC write
	 */
7221 7222 7223
	u32 icr = rd32(E1000_ICR);

	/* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
7224 7225
	 * not set, then the adapter didn't send an interrupt
	 */
7226 7227 7228
	if (!(icr & E1000_ICR_INT_ASSERTED))
		return IRQ_NONE;

7229 7230
	igb_write_itr(q_vector);

7231 7232 7233
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

7234
	if (icr & E1000_ICR_DOUTSYNC) {
7235 7236 7237 7238
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
	}

7239 7240 7241 7242 7243 7244 7245
	if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
		hw->mac.get_link_status = 1;
		/* guard against interrupt when we're going down */
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

7246 7247
	if (icr & E1000_ICR_TS)
		igb_tsync_interrupt(adapter);
7248

7249
	napi_schedule(&q_vector->napi);
7250 7251 7252 7253

	return IRQ_HANDLED;
}

7254
static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
7255
{
7256
	struct igb_adapter *adapter = q_vector->adapter;
7257
	struct e1000_hw *hw = &adapter->hw;
7258

7259 7260 7261 7262
	if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
	    (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
		if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
			igb_set_itr(q_vector);
7263
		else
7264
			igb_update_ring_itr(q_vector);
7265 7266
	}

7267
	if (!test_bit(__IGB_DOWN, &adapter->state)) {
7268
		if (adapter->flags & IGB_FLAG_HAS_MSIX)
7269
			wr32(E1000_EIMS, q_vector->eims_value);
7270 7271 7272
		else
			igb_irq_enable(adapter);
	}
7273 7274
}

7275
/**
7276 7277 7278
 *  igb_poll - NAPI Rx polling callback
 *  @napi: napi polling structure
 *  @budget: count of how many packets we should handle
7279 7280
 **/
static int igb_poll(struct napi_struct *napi, int budget)
7281
{
7282
	struct igb_q_vector *q_vector = container_of(napi,
7283 7284
						     struct igb_q_vector,
						     napi);
7285
	bool clean_complete = true;
7286
	int work_done = 0;
7287

7288
#ifdef CONFIG_IGB_DCA
7289 7290
	if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
		igb_update_dca(q_vector);
J
Jeb Cramer 已提交
7291
#endif
7292
	if (q_vector->tx.ring)
7293
		clean_complete = igb_clean_tx_irq(q_vector, budget);
7294

7295 7296 7297 7298
	if (q_vector->rx.ring) {
		int cleaned = igb_clean_rx_irq(q_vector, budget);

		work_done += cleaned;
7299 7300
		if (cleaned >= budget)
			clean_complete = false;
7301
	}
7302

7303 7304 7305
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;
7306

7307
	/* If not enough Rx work done, exit the polling mode */
7308
	napi_complete_done(napi, work_done);
7309
	igb_ring_irq_enable(q_vector);
7310

7311
	return 0;
7312
}
A
Al Viro 已提交
7313

7314
/**
7315 7316
 *  igb_clean_tx_irq - Reclaim resources after transmit completes
 *  @q_vector: pointer to q_vector containing needed info
7317
 *  @napi_budget: Used to determine if we are in netpoll
7318
 *
7319
 *  returns true if ring is completely cleaned
7320
 **/
7321
static bool igb_clean_tx_irq(struct igb_q_vector *q_vector, int napi_budget)
7322
{
7323
	struct igb_adapter *adapter = q_vector->adapter;
7324
	struct igb_ring *tx_ring = q_vector->tx.ring;
7325
	struct igb_tx_buffer *tx_buffer;
7326
	union e1000_adv_tx_desc *tx_desc;
7327
	unsigned int total_bytes = 0, total_packets = 0;
7328
	unsigned int budget = q_vector->tx.work_limit;
7329
	unsigned int i = tx_ring->next_to_clean;
7330

7331 7332
	if (test_bit(__IGB_DOWN, &adapter->state))
		return true;
A
Alexander Duyck 已提交
7333

7334
	tx_buffer = &tx_ring->tx_buffer_info[i];
7335
	tx_desc = IGB_TX_DESC(tx_ring, i);
7336
	i -= tx_ring->count;
7337

7338 7339
	do {
		union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
7340 7341 7342 7343

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;
7344

7345
		/* prevent any other reads prior to eop_desc */
7346
		smp_rmb();
7347

7348 7349 7350 7351
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
			break;

7352 7353
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
7354

7355 7356 7357
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;
7358

7359
		/* free the skb */
7360
		napi_consume_skb(tx_buffer->skb, napi_budget);
7361

7362 7363
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
7364 7365
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
7366 7367
				 DMA_TO_DEVICE);

7368 7369 7370
		/* clear tx_buffer data */
		dma_unmap_len_set(tx_buffer, len, 0);

7371 7372
		/* clear last DMA location and unmap remaining buffers */
		while (tx_desc != eop_desc) {
7373 7374
			tx_buffer++;
			tx_desc++;
7375
			i++;
7376 7377
			if (unlikely(!i)) {
				i -= tx_ring->count;
7378
				tx_buffer = tx_ring->tx_buffer_info;
7379 7380
				tx_desc = IGB_TX_DESC(tx_ring, 0);
			}
7381 7382

			/* unmap any remaining paged data */
7383
			if (dma_unmap_len(tx_buffer, len)) {
7384
				dma_unmap_page(tx_ring->dev,
7385 7386
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
7387
					       DMA_TO_DEVICE);
7388
				dma_unmap_len_set(tx_buffer, len, 0);
7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IGB_TX_DESC(tx_ring, 0);
		}
7401 7402 7403 7404 7405 7406 7407

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);

		/* update budget accounting */
		budget--;
	} while (likely(budget));
A
Alexander Duyck 已提交
7408

7409 7410
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);
7411
	i += tx_ring->count;
7412
	tx_ring->next_to_clean = i;
7413 7414 7415 7416
	u64_stats_update_begin(&tx_ring->tx_syncp);
	tx_ring->tx_stats.bytes += total_bytes;
	tx_ring->tx_stats.packets += total_packets;
	u64_stats_update_end(&tx_ring->tx_syncp);
7417 7418
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
7419

7420
	if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
7421
		struct e1000_hw *hw = &adapter->hw;
E
Eric Dumazet 已提交
7422

7423
		/* Detect a transmit hang in hardware, this serializes the
7424 7425
		 * check with the clearing of time_stamp and movement of i
		 */
7426
		clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
7427
		if (tx_buffer->next_to_watch &&
7428
		    time_after(jiffies, tx_buffer->time_stamp +
7429 7430
			       (adapter->tx_timeout_factor * HZ)) &&
		    !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
7431 7432

			/* detected Tx unit hang */
7433
			dev_err(tx_ring->dev,
7434
				"Detected Tx Unit Hang\n"
A
Alexander Duyck 已提交
7435
				"  Tx Queue             <%d>\n"
7436 7437 7438 7439 7440 7441
				"  TDH                  <%x>\n"
				"  TDT                  <%x>\n"
				"  next_to_use          <%x>\n"
				"  next_to_clean        <%x>\n"
				"buffer_info[next_to_clean]\n"
				"  time_stamp           <%lx>\n"
7442
				"  next_to_watch        <%p>\n"
7443 7444
				"  jiffies              <%lx>\n"
				"  desc.status          <%x>\n",
A
Alexander Duyck 已提交
7445
				tx_ring->queue_index,
7446
				rd32(E1000_TDH(tx_ring->reg_idx)),
7447
				readl(tx_ring->tail),
7448 7449
				tx_ring->next_to_use,
				tx_ring->next_to_clean,
7450
				tx_buffer->time_stamp,
7451
				tx_buffer->next_to_watch,
7452
				jiffies,
7453
				tx_buffer->next_to_watch->wb.status);
7454 7455 7456 7457 7458
			netif_stop_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);

			/* we are about to reset, no point in enabling stuff */
			return true;
7459 7460
		}
	}
7461

7462
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
7463
	if (unlikely(total_packets &&
7464 7465
	    netif_carrier_ok(tx_ring->netdev) &&
	    igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481 7482
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index) &&
		    !(test_bit(__IGB_DOWN, &adapter->state))) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);

			u64_stats_update_begin(&tx_ring->tx_syncp);
			tx_ring->tx_stats.restart_queue++;
			u64_stats_update_end(&tx_ring->tx_syncp);
		}
	}

	return !!budget;
7483 7484
}

7485
/**
7486 7487 7488
 *  igb_reuse_rx_page - page flip buffer and store it back on the ring
 *  @rx_ring: rx descriptor ring to store buffers on
 *  @old_buff: donor buffer to have page reused
7489
 *
7490
 *  Synchronizes page for reuse by the adapter
7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503
 **/
static void igb_reuse_rx_page(struct igb_ring *rx_ring,
			      struct igb_rx_buffer *old_buff)
{
	struct igb_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

7504 7505 7506 7507 7508 7509 7510 7511
	/* Transfer page from old buffer to new buffer.
	 * Move each member individually to avoid possible store
	 * forwarding stalls.
	 */
	new_buff->dma		= old_buff->dma;
	new_buff->page		= old_buff->page;
	new_buff->page_offset	= old_buff->page_offset;
	new_buff->pagecnt_bias	= old_buff->pagecnt_bias;
7512 7513
}

A
Alexander Duyck 已提交
7514 7515
static inline bool igb_page_is_reserved(struct page *page)
{
7516
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
7517 7518
}

7519
static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer)
7520
{
7521 7522
	unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
	struct page *page = rx_buffer->page;
7523

7524
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
7525
	if (unlikely(igb_page_is_reserved(page)))
7526 7527
		return false;

7528 7529
#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
7530
	if (unlikely((page_ref_count(page) - pagecnt_bias) > 1))
7531 7532
		return false;
#else
7533 7534
#define IGB_LAST_OFFSET \
	(SKB_WITH_OVERHEAD(PAGE_SIZE) - IGB_RXBUFFER_2048)
7535

7536
	if (rx_buffer->page_offset > IGB_LAST_OFFSET)
7537 7538 7539
		return false;
#endif

7540 7541 7542
	/* If we have drained the page fragment pool we need to update
	 * the pagecnt_bias and page count so that we fully restock the
	 * number of references the driver holds.
A
Alexander Duyck 已提交
7543
	 */
7544
	if (unlikely(!pagecnt_bias)) {
7545 7546 7547
		page_ref_add(page, USHRT_MAX);
		rx_buffer->pagecnt_bias = USHRT_MAX;
	}
A
Alexander Duyck 已提交
7548

7549 7550 7551
	return true;
}

7552
/**
7553 7554 7555 7556
 *  igb_add_rx_frag - Add contents of Rx buffer to sk_buff
 *  @rx_ring: rx descriptor ring to transact packets on
 *  @rx_buffer: buffer containing page to add
 *  @skb: sk_buff to place the data into
7557
 *  @size: size of buffer to be added
7558
 *
7559
 *  This function will add the data contained in rx_buffer->page to the skb.
7560
 **/
7561
static void igb_add_rx_frag(struct igb_ring *rx_ring,
7562
			    struct igb_rx_buffer *rx_buffer,
7563 7564
			    struct sk_buff *skb,
			    unsigned int size)
7565
{
7566
#if (PAGE_SIZE < 8192)
7567
	unsigned int truesize = igb_rx_pg_size(rx_ring) / 2;
7568
#else
7569 7570 7571
	unsigned int truesize = ring_uses_build_skb(rx_ring) ?
				SKB_DATA_ALIGN(IGB_SKB_PAD + size) :
				SKB_DATA_ALIGN(size);
7572
#endif
7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
			rx_buffer->page_offset, size, truesize);
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif
}

static struct sk_buff *igb_construct_skb(struct igb_ring *rx_ring,
					 struct igb_rx_buffer *rx_buffer,
					 union e1000_adv_rx_desc *rx_desc,
					 unsigned int size)
{
	void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
#if (PAGE_SIZE < 8192)
	unsigned int truesize = igb_rx_pg_size(rx_ring) / 2;
#else
	unsigned int truesize = SKB_DATA_ALIGN(size);
#endif
	unsigned int headlen;
	struct sk_buff *skb;
7595

7596 7597 7598 7599 7600 7601 7602 7603 7604 7605
	/* prefetch first cache line of first page */
	prefetch(va);
#if L1_CACHE_BYTES < 128
	prefetch(va + L1_CACHE_BYTES);
#endif

	/* allocate a skb to store the frags */
	skb = napi_alloc_skb(&rx_ring->q_vector->napi, IGB_RX_HDR_LEN);
	if (unlikely(!skb))
		return NULL;
7606

7607 7608 7609 7610 7611
	if (unlikely(igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))) {
		igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
		va += IGB_TS_HDR_LEN;
		size -= IGB_TS_HDR_LEN;
	}
7612

7613 7614 7615 7616
	/* Determine available headroom for copy */
	headlen = size;
	if (headlen > IGB_RX_HDR_LEN)
		headlen = eth_get_headlen(va, IGB_RX_HDR_LEN);
7617 7618

	/* align pull length to size of long to optimize memcpy performance */
7619
	memcpy(__skb_put(skb, headlen), va, ALIGN(headlen, sizeof(long)));
7620 7621

	/* update all of the pointers */
7622 7623 7624 7625 7626 7627 7628 7629 7630
	size -= headlen;
	if (size) {
		skb_add_rx_frag(skb, 0, rx_buffer->page,
				(va + headlen) - page_address(rx_buffer->page),
				size, truesize);
#if (PAGE_SIZE < 8192)
		rx_buffer->page_offset ^= truesize;
#else
		rx_buffer->page_offset += truesize;
7631 7632
#endif
	} else {
7633
		rx_buffer->pagecnt_bias++;
7634 7635 7636 7637 7638
	}

	return skb;
}

7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658
static struct sk_buff *igb_build_skb(struct igb_ring *rx_ring,
				     struct igb_rx_buffer *rx_buffer,
				     union e1000_adv_rx_desc *rx_desc,
				     unsigned int size)
{
	void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
#if (PAGE_SIZE < 8192)
	unsigned int truesize = igb_rx_pg_size(rx_ring) / 2;
#else
	unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
				SKB_DATA_ALIGN(IGB_SKB_PAD + size);
#endif
	struct sk_buff *skb;

	/* prefetch first cache line of first page */
	prefetch(va);
#if L1_CACHE_BYTES < 128
	prefetch(va + L1_CACHE_BYTES);
#endif

7659
	/* build an skb around the page buffer */
7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683
	skb = build_skb(va - IGB_SKB_PAD, truesize);
	if (unlikely(!skb))
		return NULL;

	/* update pointers within the skb to store the data */
	skb_reserve(skb, IGB_SKB_PAD);
	__skb_put(skb, size);

	/* pull timestamp out of packet data */
	if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
		igb_ptp_rx_pktstamp(rx_ring->q_vector, skb->data, skb);
		__skb_pull(skb, IGB_TS_HDR_LEN);
	}

	/* update buffer offset */
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif

	return skb;
}

7684
static inline void igb_rx_checksum(struct igb_ring *ring,
7685 7686
				   union e1000_adv_rx_desc *rx_desc,
				   struct sk_buff *skb)
7687
{
7688
	skb_checksum_none_assert(skb);
7689

7690
	/* Ignore Checksum bit is set */
7691
	if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
7692 7693 7694 7695
		return;

	/* Rx checksum disabled via ethtool */
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
7696
		return;
7697

7698
	/* TCP/UDP checksum error bit is set */
7699 7700 7701
	if (igb_test_staterr(rx_desc,
			     E1000_RXDEXT_STATERR_TCPE |
			     E1000_RXDEXT_STATERR_IPE)) {
7702
		/* work around errata with sctp packets where the TCPE aka
7703 7704 7705
		 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
		 * packets, (aka let the stack check the crc32c)
		 */
7706 7707
		if (!((skb->len == 60) &&
		      test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
E
Eric Dumazet 已提交
7708
			u64_stats_update_begin(&ring->rx_syncp);
7709
			ring->rx_stats.csum_err++;
E
Eric Dumazet 已提交
7710 7711
			u64_stats_update_end(&ring->rx_syncp);
		}
7712 7713 7714 7715
		/* let the stack verify checksum errors */
		return;
	}
	/* It must be a TCP or UDP packet with a valid checksum */
7716 7717
	if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
				      E1000_RXD_STAT_UDPCS))
7718 7719
		skb->ip_summed = CHECKSUM_UNNECESSARY;

7720 7721
	dev_dbg(ring->dev, "cksum success: bits %08X\n",
		le32_to_cpu(rx_desc->wb.upper.status_error));
7722 7723
}

7724 7725 7726 7727 7728
static inline void igb_rx_hash(struct igb_ring *ring,
			       union e1000_adv_rx_desc *rx_desc,
			       struct sk_buff *skb)
{
	if (ring->netdev->features & NETIF_F_RXHASH)
T
Tom Herbert 已提交
7729 7730 7731
		skb_set_hash(skb,
			     le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
			     PKT_HASH_TYPE_L3);
7732 7733
}

7734
/**
7735 7736 7737 7738
 *  igb_is_non_eop - process handling of non-EOP buffers
 *  @rx_ring: Rx ring being processed
 *  @rx_desc: Rx descriptor for current buffer
 *  @skb: current socket buffer containing buffer in progress
7739
 *
7740 7741 7742 7743
 *  This function updates next to clean.  If the buffer is an EOP buffer
 *  this function exits returning false, otherwise it will place the
 *  sk_buff in the next buffer to be chained and return true indicating
 *  that this is in fact a non-EOP buffer.
7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761
 **/
static bool igb_is_non_eop(struct igb_ring *rx_ring,
			   union e1000_adv_rx_desc *rx_desc)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IGB_RX_DESC(rx_ring, ntc));

	if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
		return false;

	return true;
}

7762
/**
7763 7764 7765 7766
 *  igb_cleanup_headers - Correct corrupted or empty headers
 *  @rx_ring: rx descriptor ring packet is being transacted on
 *  @rx_desc: pointer to the EOP Rx descriptor
 *  @skb: pointer to current skb being fixed
7767
 *
7768 7769
 *  Address the case where we are pulling data in on pages only
 *  and as such no data is present in the skb header.
7770
 *
7771 7772
 *  In addition if skb is not at least 60 bytes we need to pad it so that
 *  it is large enough to qualify as a valid Ethernet frame.
7773
 *
7774
 *  Returns true if an error was encountered and skb was freed.
7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788
 **/
static bool igb_cleanup_headers(struct igb_ring *rx_ring,
				union e1000_adv_rx_desc *rx_desc,
				struct sk_buff *skb)
{
	if (unlikely((igb_test_staterr(rx_desc,
				       E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
		struct net_device *netdev = rx_ring->netdev;
		if (!(netdev->features & NETIF_F_RXALL)) {
			dev_kfree_skb_any(skb);
			return true;
		}
	}

7789 7790 7791
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
7792 7793

	return false;
7794 7795
}

7796
/**
7797 7798 7799 7800
 *  igb_process_skb_fields - Populate skb header fields from Rx descriptor
 *  @rx_ring: rx descriptor ring packet is being transacted on
 *  @rx_desc: pointer to the EOP Rx descriptor
 *  @skb: pointer to current skb being populated
7801
 *
7802 7803 7804
 *  This function checks the ring, descriptor, and packet information in
 *  order to populate the hash, checksum, VLAN, timestamp, protocol, and
 *  other fields within the skb.
7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815
 **/
static void igb_process_skb_fields(struct igb_ring *rx_ring,
				   union e1000_adv_rx_desc *rx_desc,
				   struct sk_buff *skb)
{
	struct net_device *dev = rx_ring->netdev;

	igb_rx_hash(rx_ring, rx_desc, skb);

	igb_rx_checksum(rx_ring, rx_desc, skb);

7816 7817 7818
	if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
	    !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
		igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
7819

7820
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
7821 7822
	    igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
		u16 vid;
7823

7824 7825 7826 7827 7828 7829
		if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
		    test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
			vid = be16_to_cpu(rx_desc->wb.upper.vlan);
		else
			vid = le16_to_cpu(rx_desc->wb.upper.vlan);

7830
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
7831 7832 7833 7834 7835 7836 7837
	}

	skb_record_rx_queue(skb, rx_ring->queue_index);

	skb->protocol = eth_type_trans(skb, rx_ring->netdev);
}

7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878
static struct igb_rx_buffer *igb_get_rx_buffer(struct igb_ring *rx_ring,
					       const unsigned int size)
{
	struct igb_rx_buffer *rx_buffer;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	prefetchw(rx_buffer->page);

	/* we are reusing so sync this buffer for CPU use */
	dma_sync_single_range_for_cpu(rx_ring->dev,
				      rx_buffer->dma,
				      rx_buffer->page_offset,
				      size,
				      DMA_FROM_DEVICE);

	rx_buffer->pagecnt_bias--;

	return rx_buffer;
}

static void igb_put_rx_buffer(struct igb_ring *rx_ring,
			      struct igb_rx_buffer *rx_buffer)
{
	if (igb_can_reuse_rx_page(rx_buffer)) {
		/* hand second half of page back to the ring */
		igb_reuse_rx_page(rx_ring, rx_buffer);
	} else {
		/* We are not reusing the buffer so unmap it and free
		 * any references we are holding to it
		 */
		dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
				     igb_rx_pg_size(rx_ring), DMA_FROM_DEVICE,
				     IGB_RX_DMA_ATTR);
		__page_frag_cache_drain(rx_buffer->page,
					rx_buffer->pagecnt_bias);
	}

	/* clear contents of rx_buffer */
	rx_buffer->page = NULL;
}

7879
static int igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
7880
{
7881
	struct igb_ring *rx_ring = q_vector->rx.ring;
7882
	struct sk_buff *skb = rx_ring->skb;
7883
	unsigned int total_bytes = 0, total_packets = 0;
7884
	u16 cleaned_count = igb_desc_unused(rx_ring);
7885

7886
	while (likely(total_packets < budget)) {
7887
		union e1000_adv_rx_desc *rx_desc;
7888 7889
		struct igb_rx_buffer *rx_buffer;
		unsigned int size;
7890

7891 7892 7893 7894 7895
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
			igb_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}
7896

7897
		rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
7898 7899
		size = le16_to_cpu(rx_desc->wb.upper.length);
		if (!size)
7900
			break;
7901

7902 7903
		/* This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
7904
		 * descriptor has been written back
7905
		 */
7906
		dma_rmb();
7907

7908 7909
		rx_buffer = igb_get_rx_buffer(rx_ring, size);

7910
		/* retrieve a buffer from the ring */
7911 7912
		if (skb)
			igb_add_rx_frag(rx_ring, rx_buffer, skb, size);
7913 7914
		else if (ring_uses_build_skb(rx_ring))
			skb = igb_build_skb(rx_ring, rx_buffer, rx_desc, size);
7915 7916 7917
		else
			skb = igb_construct_skb(rx_ring, rx_buffer,
						rx_desc, size);
7918

7919
		/* exit if we failed to retrieve a buffer */
7920 7921 7922
		if (!skb) {
			rx_ring->rx_stats.alloc_failed++;
			rx_buffer->pagecnt_bias++;
7923
			break;
7924
		}
7925

7926
		igb_put_rx_buffer(rx_ring, rx_buffer);
7927
		cleaned_count++;
7928

7929 7930 7931
		/* fetch next buffer in frame if non-eop */
		if (igb_is_non_eop(rx_ring, rx_desc))
			continue;
7932 7933 7934 7935 7936

		/* verify the packet layout is correct */
		if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
			skb = NULL;
			continue;
7937 7938
		}

7939
		/* probably a little skewed due to removing CRC */
7940 7941
		total_bytes += skb->len;

7942 7943
		/* populate checksum, timestamp, VLAN, and protocol */
		igb_process_skb_fields(rx_ring, rx_desc, skb);
7944

J
Jiri Pirko 已提交
7945
		napi_gro_receive(&q_vector->napi, skb);
7946

7947 7948 7949
		/* reset skb pointer */
		skb = NULL;

7950 7951
		/* update budget accounting */
		total_packets++;
7952
	}
7953

7954 7955 7956
	/* place incomplete frames back on ring for completion */
	rx_ring->skb = skb;

E
Eric Dumazet 已提交
7957
	u64_stats_update_begin(&rx_ring->rx_syncp);
7958 7959
	rx_ring->rx_stats.packets += total_packets;
	rx_ring->rx_stats.bytes += total_bytes;
E
Eric Dumazet 已提交
7960
	u64_stats_update_end(&rx_ring->rx_syncp);
7961 7962
	q_vector->rx.total_packets += total_packets;
	q_vector->rx.total_bytes += total_bytes;
7963 7964

	if (cleaned_count)
7965
		igb_alloc_rx_buffers(rx_ring, cleaned_count);
7966

7967
	return total_packets;
7968 7969
}

7970 7971 7972 7973 7974
static inline unsigned int igb_rx_offset(struct igb_ring *rx_ring)
{
	return ring_uses_build_skb(rx_ring) ? IGB_SKB_PAD : 0;
}

7975
static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
7976
				  struct igb_rx_buffer *bi)
7977 7978
{
	struct page *page = bi->page;
7979
	dma_addr_t dma;
7980

7981 7982
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(page))
7983 7984
		return true;

7985
	/* alloc new page for storage */
7986
	page = dev_alloc_pages(igb_rx_pg_order(rx_ring));
7987 7988 7989
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_failed++;
		return false;
7990 7991
	}

7992
	/* map page for use */
7993 7994 7995 7996
	dma = dma_map_page_attrs(rx_ring->dev, page, 0,
				 igb_rx_pg_size(rx_ring),
				 DMA_FROM_DEVICE,
				 IGB_RX_DMA_ATTR);
7997

7998
	/* if mapping failed free memory back to system since
7999 8000
	 * there isn't much point in holding memory we can't use
	 */
8001
	if (dma_mapping_error(rx_ring->dev, dma)) {
8002
		__free_pages(page, igb_rx_pg_order(rx_ring));
8003

8004 8005 8006 8007
		rx_ring->rx_stats.alloc_failed++;
		return false;
	}

8008
	bi->dma = dma;
8009
	bi->page = page;
8010
	bi->page_offset = igb_rx_offset(rx_ring);
8011
	bi->pagecnt_bias = 1;
8012

8013 8014 8015
	return true;
}

8016
/**
8017 8018
 *  igb_alloc_rx_buffers - Replace used receive buffers; packet split
 *  @adapter: address of board private structure
8019
 **/
8020
void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
8021 8022
{
	union e1000_adv_rx_desc *rx_desc;
8023
	struct igb_rx_buffer *bi;
8024
	u16 i = rx_ring->next_to_use;
8025
	u16 bufsz;
8026

8027 8028 8029 8030
	/* nothing to do */
	if (!cleaned_count)
		return;

8031
	rx_desc = IGB_RX_DESC(rx_ring, i);
8032
	bi = &rx_ring->rx_buffer_info[i];
8033
	i -= rx_ring->count;
8034

8035 8036
	bufsz = igb_rx_bufsz(rx_ring);

8037
	do {
8038
		if (!igb_alloc_mapped_page(rx_ring, bi))
8039
			break;
8040

8041 8042
		/* sync the buffer for use by the device */
		dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
8043
						 bi->page_offset, bufsz,
8044 8045
						 DMA_FROM_DEVICE);

8046
		/* Refresh the desc even if buffer_addrs didn't change
8047 8048
		 * because each write-back erases this info.
		 */
8049
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
8050

8051 8052
		rx_desc++;
		bi++;
8053
		i++;
8054
		if (unlikely(!i)) {
8055
			rx_desc = IGB_RX_DESC(rx_ring, 0);
8056
			bi = rx_ring->rx_buffer_info;
8057 8058 8059
			i -= rx_ring->count;
		}

8060 8061
		/* clear the length for the next_to_use descriptor */
		rx_desc->wb.upper.length = 0;
8062 8063 8064

		cleaned_count--;
	} while (cleaned_count);
8065

8066 8067
	i += rx_ring->count;

8068
	if (rx_ring->next_to_use != i) {
8069
		/* record the next descriptor to use */
8070 8071
		rx_ring->next_to_use = i;

8072 8073 8074
		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

8075
		/* Force memory writes to complete before letting h/w
8076 8077
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
8078 8079
		 * such as IA-64).
		 */
8080
		wmb();
8081
		writel(i, rx_ring->tail);
8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103
	}
}

/**
 * igb_mii_ioctl -
 * @netdev:
 * @ifreq:
 * @cmd:
 **/
static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct mii_ioctl_data *data = if_mii(ifr);

	if (adapter->hw.phy.media_type != e1000_media_type_copper)
		return -EOPNOTSUPP;

	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = adapter->hw.phy.addr;
		break;
	case SIOCGMIIREG:
8104
		if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
8105
				     &data->val_out))
8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127
			return -EIO;
		break;
	case SIOCSMIIREG:
	default:
		return -EOPNOTSUPP;
	}
	return 0;
}

/**
 * igb_ioctl -
 * @netdev:
 * @ifreq:
 * @cmd:
 **/
static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
{
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		return igb_mii_ioctl(netdev, ifr, cmd);
8128 8129
	case SIOCGHWTSTAMP:
		return igb_ptp_get_ts_config(netdev, ifr);
8130
	case SIOCSHWTSTAMP:
8131
		return igb_ptp_set_ts_config(netdev, ifr);
8132 8133 8134 8135 8136
	default:
		return -EOPNOTSUPP;
	}
}

8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150
void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

	pci_read_config_word(adapter->pdev, reg, value);
}

void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

	pci_write_config_word(adapter->pdev, reg, *value);
}

8151 8152 8153 8154
s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

8155
	if (pcie_capability_read_word(adapter->pdev, reg, value))
8156 8157 8158 8159 8160 8161 8162 8163 8164
		return -E1000_ERR_CONFIG;

	return 0;
}

s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

8165
	if (pcie_capability_write_word(adapter->pdev, reg, *value))
8166 8167 8168 8169 8170
		return -E1000_ERR_CONFIG;

	return 0;
}

8171
static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
8172 8173 8174 8175
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl, rctl;
8176
	bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
8177

8178
	if (enable) {
8179 8180 8181 8182 8183
		/* enable VLAN tag insert/strip */
		ctrl = rd32(E1000_CTRL);
		ctrl |= E1000_CTRL_VME;
		wr32(E1000_CTRL, ctrl);

8184
		/* Disable CFI check */
8185 8186 8187 8188 8189 8190 8191 8192 8193 8194
		rctl = rd32(E1000_RCTL);
		rctl &= ~E1000_RCTL_CFIEN;
		wr32(E1000_RCTL, rctl);
	} else {
		/* disable VLAN tag insert/strip */
		ctrl = rd32(E1000_CTRL);
		ctrl &= ~E1000_CTRL_VME;
		wr32(E1000_CTRL, ctrl);
	}

8195
	igb_set_vf_vlan_strip(adapter, adapter->vfs_allocated_count, enable);
8196 8197
}

8198 8199
static int igb_vlan_rx_add_vid(struct net_device *netdev,
			       __be16 proto, u16 vid)
8200 8201 8202
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
8203
	int pf_id = adapter->vfs_allocated_count;
8204

8205
	/* add the filter since PF can receive vlans w/o entry in vlvf */
8206 8207
	if (!vid || !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
		igb_vfta_set(hw, vid, pf_id, true, !!vid);
J
Jiri Pirko 已提交
8208 8209

	set_bit(vid, adapter->active_vlans);
8210 8211

	return 0;
8212 8213
}

8214 8215
static int igb_vlan_rx_kill_vid(struct net_device *netdev,
				__be16 proto, u16 vid)
8216 8217
{
	struct igb_adapter *adapter = netdev_priv(netdev);
8218
	int pf_id = adapter->vfs_allocated_count;
8219
	struct e1000_hw *hw = &adapter->hw;
8220

8221
	/* remove VID from filter table */
8222 8223
	if (vid && !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
		igb_vfta_set(hw, vid, pf_id, false, true);
J
Jiri Pirko 已提交
8224 8225

	clear_bit(vid, adapter->active_vlans);
8226 8227

	return 0;
8228 8229 8230 8231
}

static void igb_restore_vlan(struct igb_adapter *adapter)
{
8232
	u16 vid = 1;
8233

8234
	igb_vlan_mode(adapter->netdev, adapter->netdev->features);
8235
	igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
8236

8237
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
8238
		igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
8239 8240
}

8241
int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
8242
{
8243
	struct pci_dev *pdev = adapter->pdev;
8244 8245 8246 8247
	struct e1000_mac_info *mac = &adapter->hw.mac;

	mac->autoneg = 0;

8248
	/* Make sure dplx is at most 1 bit and lsb of speed is not set
8249 8250
	 * for the switch() below to work
	 */
8251 8252 8253
	if ((spd & 1) || (dplx & ~1))
		goto err_inval;

8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266
	/* Fiber NIC's only allow 1000 gbps Full duplex
	 * and 100Mbps Full duplex for 100baseFx sfp
	 */
	if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
		switch (spd + dplx) {
		case SPEED_10 + DUPLEX_HALF:
		case SPEED_10 + DUPLEX_FULL:
		case SPEED_100 + DUPLEX_HALF:
			goto err_inval;
		default:
			break;
		}
	}
8267

8268
	switch (spd + dplx) {
8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286
	case SPEED_10 + DUPLEX_HALF:
		mac->forced_speed_duplex = ADVERTISE_10_HALF;
		break;
	case SPEED_10 + DUPLEX_FULL:
		mac->forced_speed_duplex = ADVERTISE_10_FULL;
		break;
	case SPEED_100 + DUPLEX_HALF:
		mac->forced_speed_duplex = ADVERTISE_100_HALF;
		break;
	case SPEED_100 + DUPLEX_FULL:
		mac->forced_speed_duplex = ADVERTISE_100_FULL;
		break;
	case SPEED_1000 + DUPLEX_FULL:
		mac->autoneg = 1;
		adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
		break;
	case SPEED_1000 + DUPLEX_HALF: /* not supported */
	default:
8287
		goto err_inval;
8288
	}
8289 8290 8291 8292

	/* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
	adapter->hw.phy.mdix = AUTO_ALL_MODES;

8293
	return 0;
8294 8295 8296 8297

err_inval:
	dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
	return -EINVAL;
8298 8299
}

Y
Yan, Zheng 已提交
8300 8301
static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
			  bool runtime)
8302 8303 8304 8305
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
A
Alexander Duyck 已提交
8306
	u32 ctrl, rctl, status;
Y
Yan, Zheng 已提交
8307
	u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
8308 8309 8310 8311
#ifdef CONFIG_PM
	int retval = 0;
#endif

8312
	rtnl_lock();
8313 8314
	netif_device_detach(netdev);

A
Alexander Duyck 已提交
8315
	if (netif_running(netdev))
Y
Yan, Zheng 已提交
8316
		__igb_close(netdev, true);
A
Alexander Duyck 已提交
8317

8318 8319
	igb_ptp_suspend(adapter);

8320
	igb_clear_interrupt_scheme(adapter);
8321
	rtnl_unlock();
8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334

#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
#endif

	status = rd32(E1000_STATUS);
	if (status & E1000_STATUS_LU)
		wufc &= ~E1000_WUFC_LNKC;

	if (wufc) {
		igb_setup_rctl(adapter);
8335
		igb_set_rx_mode(netdev);
8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352

		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & E1000_WUFC_MC) {
			rctl = rd32(E1000_RCTL);
			rctl |= E1000_RCTL_MPE;
			wr32(E1000_RCTL, rctl);
		}

		ctrl = rd32(E1000_CTRL);
		/* advertise wake from D3Cold */
		#define E1000_CTRL_ADVD3WUC 0x00100000
		/* phy power management enable */
		#define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
		ctrl |= E1000_CTRL_ADVD3WUC;
		wr32(E1000_CTRL, ctrl);

		/* Allow time for pending master requests to run */
8353
		igb_disable_pcie_master(hw);
8354 8355 8356 8357 8358 8359 8360 8361

		wr32(E1000_WUC, E1000_WUC_PME_EN);
		wr32(E1000_WUFC, wufc);
	} else {
		wr32(E1000_WUC, 0);
		wr32(E1000_WUFC, 0);
	}

8362 8363
	*enable_wake = wufc || adapter->en_mng_pt;
	if (!*enable_wake)
8364 8365 8366
		igb_power_down_link(adapter);
	else
		igb_power_up_link(adapter);
8367 8368

	/* Release control of h/w to f/w.  If f/w is AMT enabled, this
8369 8370
	 * would have already happened in close and is redundant.
	 */
8371 8372 8373 8374 8375 8376 8377
	igb_release_hw_control(adapter);

	pci_disable_device(pdev);

	return 0;
}

8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407
static void igb_deliver_wake_packet(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	struct sk_buff *skb;
	u32 wupl;

	wupl = rd32(E1000_WUPL) & E1000_WUPL_MASK;

	/* WUPM stores only the first 128 bytes of the wake packet.
	 * Read the packet only if we have the whole thing.
	 */
	if ((wupl == 0) || (wupl > E1000_WUPM_BYTES))
		return;

	skb = netdev_alloc_skb_ip_align(netdev, E1000_WUPM_BYTES);
	if (!skb)
		return;

	skb_put(skb, wupl);

	/* Ensure reads are 32-bit aligned */
	wupl = roundup(wupl, 4);

	memcpy_fromio(skb->data, hw->hw_addr + E1000_WUPM_REG(0), wupl);

	skb->protocol = eth_type_trans(skb, netdev);
	netif_rx(skb);
}

8408
static int __maybe_unused igb_suspend(struct device *dev)
8409 8410 8411
{
	int retval;
	bool wake;
Y
Yan, Zheng 已提交
8412
	struct pci_dev *pdev = to_pci_dev(dev);
8413

Y
Yan, Zheng 已提交
8414
	retval = __igb_shutdown(pdev, &wake, 0);
8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}

	return 0;
}

8428
static int __maybe_unused igb_resume(struct device *dev)
8429
{
Y
Yan, Zheng 已提交
8430
	struct pci_dev *pdev = to_pci_dev(dev);
8431 8432 8433
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
8434
	u32 err, val;
8435 8436 8437

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
8438
	pci_save_state(pdev);
T
Taku Izumi 已提交
8439

8440 8441
	if (!pci_device_is_present(pdev))
		return -ENODEV;
8442
	err = pci_enable_device_mem(pdev);
8443 8444 8445 8446 8447 8448 8449 8450 8451 8452
	if (err) {
		dev_err(&pdev->dev,
			"igb: Cannot enable PCI device from suspend\n");
		return err;
	}
	pci_set_master(pdev);

	pci_enable_wake(pdev, PCI_D3hot, 0);
	pci_enable_wake(pdev, PCI_D3cold, 0);

8453
	if (igb_init_interrupt_scheme(adapter, true)) {
A
Alexander Duyck 已提交
8454 8455
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
8456 8457 8458
	}

	igb_reset(adapter);
8459 8460

	/* let the f/w know that the h/w is now under the control of the
8461 8462
	 * driver.
	 */
8463 8464
	igb_get_hw_control(adapter);

8465 8466 8467 8468
	val = rd32(E1000_WUS);
	if (val & WAKE_PKT_WUS)
		igb_deliver_wake_packet(netdev);

8469 8470
	wr32(E1000_WUS, ~0);

8471 8472
	rtnl_lock();
	if (!err && netif_running(netdev))
Y
Yan, Zheng 已提交
8473
		err = __igb_open(netdev, true);
8474

8475 8476 8477 8478 8479
	if (!err)
		netif_device_attach(netdev);
	rtnl_unlock();

	return err;
Y
Yan, Zheng 已提交
8480 8481
}

8482
static int __maybe_unused igb_runtime_idle(struct device *dev)
Y
Yan, Zheng 已提交
8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	if (!igb_has_link(adapter))
		pm_schedule_suspend(dev, MSEC_PER_SEC * 5);

	return -EBUSY;
}

8494
static int __maybe_unused igb_runtime_suspend(struct device *dev)
Y
Yan, Zheng 已提交
8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509
{
	struct pci_dev *pdev = to_pci_dev(dev);
	int retval;
	bool wake;

	retval = __igb_shutdown(pdev, &wake, 1);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
8510 8511 8512

	return 0;
}
Y
Yan, Zheng 已提交
8513

8514
static int __maybe_unused igb_runtime_resume(struct device *dev)
Y
Yan, Zheng 已提交
8515 8516 8517
{
	return igb_resume(dev);
}
8518 8519 8520

static void igb_shutdown(struct pci_dev *pdev)
{
8521 8522
	bool wake;

Y
Yan, Zheng 已提交
8523
	__igb_shutdown(pdev, &wake, 0);
8524 8525 8526 8527 8528

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
8529 8530
}

8531 8532 8533 8534 8535 8536 8537 8538 8539 8540 8541
#ifdef CONFIG_PCI_IOV
static int igb_sriov_reinit(struct pci_dev *dev)
{
	struct net_device *netdev = pci_get_drvdata(dev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct pci_dev *pdev = adapter->pdev;

	rtnl_lock();

	if (netif_running(netdev))
		igb_close(netdev);
8542 8543
	else
		igb_reset(adapter);
8544 8545 8546 8547 8548 8549

	igb_clear_interrupt_scheme(adapter);

	igb_init_queue_configuration(adapter);

	if (igb_init_interrupt_scheme(adapter, true)) {
8550
		rtnl_unlock();
8551 8552 8553 8554 8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
	}

	if (netif_running(netdev))
		igb_open(netdev);

	rtnl_unlock();

	return 0;
}

static int igb_pci_disable_sriov(struct pci_dev *dev)
{
	int err = igb_disable_sriov(dev);

	if (!err)
		err = igb_sriov_reinit(dev);

	return err;
}

static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
{
	int err = igb_enable_sriov(dev, num_vfs);

	if (err)
		goto out;

	err = igb_sriov_reinit(dev);
	if (!err)
		return num_vfs;

out:
	return err;
}

#endif
static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
{
#ifdef CONFIG_PCI_IOV
	if (num_vfs == 0)
		return igb_pci_disable_sriov(dev);
	else
		return igb_pci_enable_sriov(dev, num_vfs);
#endif
	return 0;
}

8600
#ifdef CONFIG_NET_POLL_CONTROLLER
8601
/* Polling 'interrupt' - used by things like netconsole to send skbs
8602 8603 8604 8605 8606 8607
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void igb_netpoll(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
8608
	struct e1000_hw *hw = &adapter->hw;
8609
	struct igb_q_vector *q_vector;
8610 8611
	int i;

8612
	for (i = 0; i < adapter->num_q_vectors; i++) {
8613
		q_vector = adapter->q_vector[i];
8614
		if (adapter->flags & IGB_FLAG_HAS_MSIX)
8615 8616 8617
			wr32(E1000_EIMC, q_vector->eims_value);
		else
			igb_irq_disable(adapter);
8618
		napi_schedule(&q_vector->napi);
8619
	}
8620 8621 8622 8623
}
#endif /* CONFIG_NET_POLL_CONTROLLER */

/**
8624 8625 8626
 *  igb_io_error_detected - called when PCI error is detected
 *  @pdev: Pointer to PCI device
 *  @state: The current pci connection state
8627
 *
8628 8629 8630
 *  This function is called after a PCI bus error affecting
 *  this device has been detected.
 **/
8631 8632 8633 8634 8635 8636 8637 8638
static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
					      pci_channel_state_t state)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	netif_device_detach(netdev);

8639 8640 8641
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

8642 8643 8644 8645 8646 8647 8648 8649 8650
	if (netif_running(netdev))
		igb_down(adapter);
	pci_disable_device(pdev);

	/* Request a slot slot reset. */
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
8651 8652
 *  igb_io_slot_reset - called after the pci bus has been reset.
 *  @pdev: Pointer to PCI device
8653
 *
8654 8655 8656
 *  Restart the card from scratch, as if from a cold-boot. Implementation
 *  resembles the first-half of the igb_resume routine.
 **/
8657 8658 8659 8660 8661
static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
8662
	pci_ers_result_t result;
T
Taku Izumi 已提交
8663
	int err;
8664

8665
	if (pci_enable_device_mem(pdev)) {
8666 8667
		dev_err(&pdev->dev,
			"Cannot re-enable PCI device after reset.\n");
8668 8669 8670 8671
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
8672
		pci_save_state(pdev);
8673

8674 8675
		pci_enable_wake(pdev, PCI_D3hot, 0);
		pci_enable_wake(pdev, PCI_D3cold, 0);
8676

8677 8678 8679 8680 8681
		/* In case of PCI error, adapter lose its HW address
		 * so we should re-assign it here.
		 */
		hw->hw_addr = adapter->io_addr;

8682 8683 8684 8685
		igb_reset(adapter);
		wr32(E1000_WUS, ~0);
		result = PCI_ERS_RESULT_RECOVERED;
	}
8686

8687 8688
	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
8689 8690 8691
		dev_err(&pdev->dev,
			"pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
			err);
8692 8693
		/* non-fatal, continue */
	}
8694 8695

	return result;
8696 8697 8698
}

/**
8699 8700
 *  igb_io_resume - called when traffic can start flowing again.
 *  @pdev: Pointer to PCI device
8701
 *
8702 8703 8704
 *  This callback is called when the error recovery driver tells us that
 *  its OK to resume normal operation. Implementation resembles the
 *  second-half of the igb_resume routine.
8705 8706 8707 8708 8709 8710 8711 8712 8713 8714 8715 8716 8717 8718 8719 8720
 */
static void igb_io_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev)) {
		if (igb_up(adapter)) {
			dev_err(&pdev->dev, "igb_up failed after reset\n");
			return;
		}
	}

	netif_device_attach(netdev);

	/* let the f/w know that the h/w is now under the control of the
8721 8722
	 * driver.
	 */
8723 8724 8725
	igb_get_hw_control(adapter);
}

Y
Yury Kylulin 已提交
8726 8727 8728 8729 8730 8731
/**
 *  igb_rar_set_index - Sync RAL[index] and RAH[index] registers with MAC table
 *  @adapter: Pointer to adapter structure
 *  @index: Index of the RAR entry which need to be synced with MAC table
 **/
static void igb_rar_set_index(struct igb_adapter *adapter, u32 index)
8732 8733
{
	struct e1000_hw *hw = &adapter->hw;
8734
	u32 rar_low, rar_high;
Y
Yury Kylulin 已提交
8735
	u8 *addr = adapter->mac_table[index].addr;
8736

8737 8738 8739 8740
	/* HW expects these to be in network order when they are plugged
	 * into the registers which are little endian.  In order to guarantee
	 * that ordering we need to do an leXX_to_cpup here in order to be
	 * ready for the byteswap that occurs with writel
8741
	 */
8742 8743
	rar_low = le32_to_cpup((__le32 *)(addr));
	rar_high = le16_to_cpup((__le16 *)(addr + 4));
8744 8745

	/* Indicate to hardware the Address is Valid. */
Y
Yury Kylulin 已提交
8746
	if (adapter->mac_table[index].state & IGB_MAC_STATE_IN_USE) {
8747 8748
		if (is_valid_ether_addr(addr))
			rar_high |= E1000_RAH_AV;
8749

Y
Yury Kylulin 已提交
8750 8751 8752 8753 8754 8755 8756
		if (hw->mac.type == e1000_82575)
			rar_high |= E1000_RAH_POOL_1 *
				    adapter->mac_table[index].queue;
		else
			rar_high |= E1000_RAH_POOL_1 <<
				    adapter->mac_table[index].queue;
	}
8757 8758 8759 8760 8761 8762 8763

	wr32(E1000_RAL(index), rar_low);
	wrfl();
	wr32(E1000_RAH(index), rar_high);
	wrfl();
}

8764
static int igb_set_vf_mac(struct igb_adapter *adapter,
8765
			  int vf, unsigned char *mac_addr)
8766 8767
{
	struct e1000_hw *hw = &adapter->hw;
8768
	/* VF MAC addresses start at end of receive addresses and moves
8769 8770
	 * towards the first, as a result a collision should not be possible
	 */
8771
	int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Y
Yury Kylulin 已提交
8772
	unsigned char *vf_mac_addr = adapter->vf_data[vf].vf_mac_addresses;
8773

Y
Yury Kylulin 已提交
8774 8775 8776 8777 8778
	ether_addr_copy(vf_mac_addr, mac_addr);
	ether_addr_copy(adapter->mac_table[rar_entry].addr, mac_addr);
	adapter->mac_table[rar_entry].queue = vf;
	adapter->mac_table[rar_entry].state |= IGB_MAC_STATE_IN_USE;
	igb_rar_set_index(adapter, rar_entry);
8779 8780 8781 8782

	return 0;
}

8783 8784 8785
static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
8786 8787 8788 8789 8790 8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814

	if (vf >= adapter->vfs_allocated_count)
		return -EINVAL;

	/* Setting the VF MAC to 0 reverts the IGB_VF_FLAG_PF_SET_MAC
	 * flag and allows to overwrite the MAC via VF netdev.  This
	 * is necessary to allow libvirt a way to restore the original
	 * MAC after unbinding vfio-pci and reloading igbvf after shutting
	 * down a VM.
	 */
	if (is_zero_ether_addr(mac)) {
		adapter->vf_data[vf].flags &= ~IGB_VF_FLAG_PF_SET_MAC;
		dev_info(&adapter->pdev->dev,
			 "remove administratively set MAC on VF %d\n",
			 vf);
	} else if (is_valid_ether_addr(mac)) {
		adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
		dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n",
			 mac, vf);
		dev_info(&adapter->pdev->dev,
			 "Reload the VF driver to make this change effective.");
		/* Generate additional warning if PF is down */
		if (test_bit(__IGB_DOWN, &adapter->state)) {
			dev_warn(&adapter->pdev->dev,
				 "The VF MAC address has been set, but the PF device is not up.\n");
			dev_warn(&adapter->pdev->dev,
				 "Bring the PF device up before attempting to use the VF device.\n");
		}
	} else {
8815 8816 8817 8818 8819
		return -EINVAL;
	}
	return igb_set_vf_mac(adapter, vf, mac);
}

8820 8821 8822 8823 8824 8825 8826 8827 8828 8829 8830 8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841
static int igb_link_mbps(int internal_link_speed)
{
	switch (internal_link_speed) {
	case SPEED_100:
		return 100;
	case SPEED_1000:
		return 1000;
	default:
		return 0;
	}
}

static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
				  int link_speed)
{
	int rf_dec, rf_int;
	u32 bcnrc_val;

	if (tx_rate != 0) {
		/* Calculate the rate factor values to set */
		rf_int = link_speed / tx_rate;
		rf_dec = (link_speed - (rf_int * tx_rate));
8842
		rf_dec = (rf_dec * BIT(E1000_RTTBCNRC_RF_INT_SHIFT)) /
8843
			 tx_rate;
8844 8845

		bcnrc_val = E1000_RTTBCNRC_RS_ENA;
8846 8847
		bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
			      E1000_RTTBCNRC_RF_INT_MASK);
8848 8849 8850 8851 8852 8853
		bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
	} else {
		bcnrc_val = 0;
	}

	wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
8854
	/* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
L
Lior Levy 已提交
8855 8856 8857
	 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
	 */
	wr32(E1000_RTTBCNRM, 0x14);
8858 8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870 8871 8872 8873 8874 8875
	wr32(E1000_RTTBCNRC, bcnrc_val);
}

static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
{
	int actual_link_speed, i;
	bool reset_rate = false;

	/* VF TX rate limit was not set or not supported */
	if ((adapter->vf_rate_link_speed == 0) ||
	    (adapter->hw.mac.type != e1000_82576))
		return;

	actual_link_speed = igb_link_mbps(adapter->link_speed);
	if (actual_link_speed != adapter->vf_rate_link_speed) {
		reset_rate = true;
		adapter->vf_rate_link_speed = 0;
		dev_info(&adapter->pdev->dev,
8876
			 "Link speed has been changed. VF Transmit rate is disabled\n");
8877 8878 8879 8880 8881 8882 8883
	}

	for (i = 0; i < adapter->vfs_allocated_count; i++) {
		if (reset_rate)
			adapter->vf_data[i].tx_rate = 0;

		igb_set_vf_rate_limit(&adapter->hw, i,
8884 8885
				      adapter->vf_data[i].tx_rate,
				      actual_link_speed);
8886 8887 8888
	}
}

8889 8890
static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
			     int min_tx_rate, int max_tx_rate)
8891
{
8892 8893 8894 8895 8896 8897 8898
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	int actual_link_speed;

	if (hw->mac.type != e1000_82576)
		return -EOPNOTSUPP;

8899 8900 8901
	if (min_tx_rate)
		return -EINVAL;

8902 8903 8904
	actual_link_speed = igb_link_mbps(adapter->link_speed);
	if ((vf >= adapter->vfs_allocated_count) ||
	    (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
8905 8906
	    (max_tx_rate < 0) ||
	    (max_tx_rate > actual_link_speed))
8907 8908 8909
		return -EINVAL;

	adapter->vf_rate_link_speed = actual_link_speed;
8910 8911
	adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
	igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
8912 8913

	return 0;
8914 8915
}

L
Lior Levy 已提交
8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931
static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
				   bool setting)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	u32 reg_val, reg_offset;

	if (!adapter->vfs_allocated_count)
		return -EOPNOTSUPP;

	if (vf >= adapter->vfs_allocated_count)
		return -EINVAL;

	reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
	reg_val = rd32(reg_offset);
	if (setting)
8932 8933
		reg_val |= (BIT(vf) |
			    BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
L
Lior Levy 已提交
8934
	else
8935 8936
		reg_val &= ~(BIT(vf) |
			     BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
L
Lior Levy 已提交
8937 8938 8939
	wr32(reg_offset, reg_val);

	adapter->vf_data[vf].spoofchk_enabled = setting;
T
Todd Fujinaka 已提交
8940
	return 0;
L
Lior Levy 已提交
8941 8942
}

8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956 8957 8958
static int igb_ndo_set_vf_trust(struct net_device *netdev, int vf, bool setting)
{
	struct igb_adapter *adapter = netdev_priv(netdev);

	if (vf >= adapter->vfs_allocated_count)
		return -EINVAL;
	if (adapter->vf_data[vf].trusted == setting)
		return 0;

	adapter->vf_data[vf].trusted = setting;

	dev_info(&adapter->pdev->dev, "VF %u is %strusted\n",
		 vf, setting ? "" : "not ");
	return 0;
}

8959 8960 8961 8962 8963 8964 8965 8966
static int igb_ndo_get_vf_config(struct net_device *netdev,
				 int vf, struct ifla_vf_info *ivi)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	if (vf >= adapter->vfs_allocated_count)
		return -EINVAL;
	ivi->vf = vf;
	memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
8967 8968
	ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
	ivi->min_tx_rate = 0;
8969 8970
	ivi->vlan = adapter->vf_data[vf].pf_vlan;
	ivi->qos = adapter->vf_data[vf].pf_qos;
L
Lior Levy 已提交
8971
	ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
8972
	ivi->trusted = adapter->vf_data[vf].trusted;
8973 8974 8975
	return 0;
}

8976 8977 8978
static void igb_vmm_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
8979
	u32 reg;
8980

8981 8982
	switch (hw->mac.type) {
	case e1000_82575:
8983 8984
	case e1000_i210:
	case e1000_i211:
8985
	case e1000_i354:
8986 8987
	default:
		/* replication is not supported for 82575 */
8988
		return;
8989 8990 8991 8992 8993
	case e1000_82576:
		/* notify HW that the MAC is adding vlan tags */
		reg = rd32(E1000_DTXCTL);
		reg |= E1000_DTXCTL_VLAN_ADDED;
		wr32(E1000_DTXCTL, reg);
8994
		/* Fall through */
8995 8996 8997 8998 8999
	case e1000_82580:
		/* enable replication vlan tag stripping */
		reg = rd32(E1000_RPLOLR);
		reg |= E1000_RPLOLR_STRVLAN;
		wr32(E1000_RPLOLR, reg);
9000
		/* Fall through */
9001 9002
	case e1000_i350:
		/* none of the above registers are supported by i350 */
9003 9004
		break;
	}
9005

9006 9007 9008
	if (adapter->vfs_allocated_count) {
		igb_vmdq_set_loopback_pf(hw, true);
		igb_vmdq_set_replication_pf(hw, true);
G
Greg Rose 已提交
9009
		igb_vmdq_set_anti_spoofing_pf(hw, true,
9010
					      adapter->vfs_allocated_count);
9011 9012 9013 9014
	} else {
		igb_vmdq_set_loopback_pf(hw, false);
		igb_vmdq_set_replication_pf(hw, false);
	}
9015 9016
}

9017 9018 9019 9020 9021 9022 9023 9024 9025 9026 9027 9028 9029
static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 dmac_thr;
	u16 hwm;

	if (hw->mac.type > e1000_82580) {
		if (adapter->flags & IGB_FLAG_DMAC) {
			u32 reg;

			/* force threshold to 0. */
			wr32(E1000_DMCTXTH, 0);

9030
			/* DMA Coalescing high water mark needs to be greater
9031 9032
			 * than the Rx threshold. Set hwm to PBA - max frame
			 * size in 16B units, capping it at PBA - 6KB.
9033
			 */
9034
			hwm = 64 * (pba - 6);
9035 9036 9037 9038 9039 9040
			reg = rd32(E1000_FCRTC);
			reg &= ~E1000_FCRTC_RTH_COAL_MASK;
			reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
				& E1000_FCRTC_RTH_COAL_MASK);
			wr32(E1000_FCRTC, reg);

9041
			/* Set the DMA Coalescing Rx threshold to PBA - 2 * max
9042 9043
			 * frame size, capping it at PBA - 10KB.
			 */
9044
			dmac_thr = pba - 10;
9045 9046 9047 9048 9049 9050 9051 9052 9053 9054
			reg = rd32(E1000_DMACR);
			reg &= ~E1000_DMACR_DMACTHR_MASK;
			reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
				& E1000_DMACR_DMACTHR_MASK);

			/* transition to L0x or L1 if available..*/
			reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);

			/* watchdog timer= +-1000 usec in 32usec intervals */
			reg |= (1000 >> 5);
9055 9056

			/* Disable BMC-to-OS Watchdog Enable */
9057 9058 9059
			if (hw->mac.type != e1000_i354)
				reg &= ~E1000_DMACR_DC_BMC2OSW_EN;

9060 9061
			wr32(E1000_DMACR, reg);

9062
			/* no lower threshold to disable
9063 9064 9065 9066 9067 9068 9069 9070
			 * coalescing(smart fifb)-UTRESH=0
			 */
			wr32(E1000_DMCRTRH, 0);

			reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);

			wr32(E1000_DMCTLX, reg);

9071
			/* free space in tx packet buffer to wake from
9072 9073 9074 9075 9076
			 * DMA coal
			 */
			wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
			     (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);

9077
			/* make low power state decision controlled
9078 9079 9080 9081 9082 9083 9084 9085
			 * by DMA coal
			 */
			reg = rd32(E1000_PCIEMISC);
			reg &= ~E1000_PCIEMISC_LX_DECISION;
			wr32(E1000_PCIEMISC, reg);
		} /* endif adapter->dmac is not disabled */
	} else if (hw->mac.type == e1000_82580) {
		u32 reg = rd32(E1000_PCIEMISC);
9086

9087 9088 9089 9090 9091
		wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
		wr32(E1000_DMACR, 0);
	}
}

9092 9093
/**
 *  igb_read_i2c_byte - Reads 8 bit word over I2C
C
Carolyn Wyborny 已提交
9094 9095 9096 9097 9098 9099 9100
 *  @hw: pointer to hardware structure
 *  @byte_offset: byte offset to read
 *  @dev_addr: device address
 *  @data: value read
 *
 *  Performs byte read operation over I2C interface at
 *  a specified device address.
9101
 **/
C
Carolyn Wyborny 已提交
9102
s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
9103
		      u8 dev_addr, u8 *data)
C
Carolyn Wyborny 已提交
9104 9105
{
	struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
9106
	struct i2c_client *this_client = adapter->i2c_client;
C
Carolyn Wyborny 已提交
9107 9108 9109 9110 9111 9112 9113 9114
	s32 status;
	u16 swfw_mask = 0;

	if (!this_client)
		return E1000_ERR_I2C;

	swfw_mask = E1000_SWFW_PHY0_SM;

T
Todd Fujinaka 已提交
9115
	if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
C
Carolyn Wyborny 已提交
9116 9117 9118 9119 9120 9121 9122 9123 9124
		return E1000_ERR_SWFW_SYNC;

	status = i2c_smbus_read_byte_data(this_client, byte_offset);
	hw->mac.ops.release_swfw_sync(hw, swfw_mask);

	if (status < 0)
		return E1000_ERR_I2C;
	else {
		*data = status;
T
Todd Fujinaka 已提交
9125
		return 0;
C
Carolyn Wyborny 已提交
9126 9127 9128
	}
}

9129 9130
/**
 *  igb_write_i2c_byte - Writes 8 bit word over I2C
C
Carolyn Wyborny 已提交
9131 9132 9133 9134 9135 9136 9137
 *  @hw: pointer to hardware structure
 *  @byte_offset: byte offset to write
 *  @dev_addr: device address
 *  @data: value to write
 *
 *  Performs byte write operation over I2C interface at
 *  a specified device address.
9138
 **/
C
Carolyn Wyborny 已提交
9139
s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
9140
		       u8 dev_addr, u8 data)
C
Carolyn Wyborny 已提交
9141 9142
{
	struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
9143
	struct i2c_client *this_client = adapter->i2c_client;
C
Carolyn Wyborny 已提交
9144 9145 9146 9147 9148 9149
	s32 status;
	u16 swfw_mask = E1000_SWFW_PHY0_SM;

	if (!this_client)
		return E1000_ERR_I2C;

T
Todd Fujinaka 已提交
9150
	if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
C
Carolyn Wyborny 已提交
9151 9152 9153 9154 9155 9156 9157
		return E1000_ERR_SWFW_SYNC;
	status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
	hw->mac.ops.release_swfw_sync(hw, swfw_mask);

	if (status)
		return E1000_ERR_I2C;
	else
T
Todd Fujinaka 已提交
9158
		return 0;
C
Carolyn Wyborny 已提交
9159 9160

}
9161 9162 9163 9164 9165 9166 9167 9168 9169 9170

int igb_reinit_queues(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct pci_dev *pdev = adapter->pdev;
	int err = 0;

	if (netif_running(netdev))
		igb_close(netdev);

9171
	igb_reset_interrupt_capability(adapter);
9172 9173 9174 9175 9176 9177 9178 9179 9180 9181 9182

	if (igb_init_interrupt_scheme(adapter, true)) {
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
	}

	if (netif_running(netdev))
		err = igb_open(netdev);

	return err;
}
9183 9184 9185 9186 9187 9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198 9199 9200 9201 9202 9203 9204 9205 9206

static void igb_nfc_filter_exit(struct igb_adapter *adapter)
{
	struct igb_nfc_filter *rule;

	spin_lock(&adapter->nfc_lock);

	hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
		igb_erase_filter(adapter, rule);

	spin_unlock(&adapter->nfc_lock);
}

static void igb_nfc_filter_restore(struct igb_adapter *adapter)
{
	struct igb_nfc_filter *rule;

	spin_lock(&adapter->nfc_lock);

	hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
		igb_add_filter(adapter, rule);

	spin_unlock(&adapter->nfc_lock);
}
9207
/* igb_main.c */