igb_main.c 223.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/* Intel(R) Gigabit Ethernet Linux driver
 * Copyright(c) 2007-2014 Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, see <http://www.gnu.org/licenses/>.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 */
23

J
Jeff Kirsher 已提交
24 25
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

26 27 28
#include <linux/module.h>
#include <linux/types.h>
#include <linux/init.h>
J
Jiri Pirko 已提交
29
#include <linux/bitops.h>
30 31 32 33
#include <linux/vmalloc.h>
#include <linux/pagemap.h>
#include <linux/netdevice.h>
#include <linux/ipv6.h>
34
#include <linux/slab.h>
35 36
#include <net/checksum.h>
#include <net/ip6_checksum.h>
37
#include <linux/net_tstamp.h>
38 39
#include <linux/mii.h>
#include <linux/ethtool.h>
40
#include <linux/if.h>
41 42
#include <linux/if_vlan.h>
#include <linux/pci.h>
43
#include <linux/pci-aspm.h>
44 45
#include <linux/delay.h>
#include <linux/interrupt.h>
46 47 48
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/sctp.h>
49
#include <linux/if_ether.h>
50
#include <linux/aer.h>
51
#include <linux/prefetch.h>
Y
Yan, Zheng 已提交
52
#include <linux/pm_runtime.h>
53
#include <linux/etherdevice.h>
54
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
55 56
#include <linux/dca.h>
#endif
C
Carolyn Wyborny 已提交
57
#include <linux/i2c.h>
58 59
#include "igb.h"

C
Carolyn Wyborny 已提交
60
#define MAJ 5
T
Todd Fujinaka 已提交
61
#define MIN 4
T
Todd Fujinaka 已提交
62
#define BUILD 0
C
Carolyn Wyborny 已提交
63
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
64
__stringify(BUILD) "-k"
65 66 67 68
char igb_driver_name[] = "igb";
char igb_driver_version[] = DRV_VERSION;
static const char igb_driver_string[] =
				"Intel(R) Gigabit Ethernet Network Driver";
69
static const char igb_copyright[] =
70
				"Copyright (c) 2007-2014 Intel Corporation.";
71 72 73 74 75

static const struct e1000_info *igb_info_tbl[] = {
	[board_82575] = &e1000_82575_info,
};

76
static const struct pci_device_id igb_pci_tbl[] = {
77 78 79
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
80 81 82 83 84
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
85 86
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
87 88 89 90
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
91 92
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
93
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
94 95 96
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
97 98
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
G
Gasparakis, Joseph 已提交
99 100
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
A
Alexander Duyck 已提交
101
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
102
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
103
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
A
Alexander Duyck 已提交
104 105
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
106
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
107
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
108
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
109 110 111 112 113 114 115 116 117 118 119 120 121
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
	/* required last entry */
	{0, }
};

MODULE_DEVICE_TABLE(pci, igb_pci_tbl);

static int igb_setup_all_tx_resources(struct igb_adapter *);
static int igb_setup_all_rx_resources(struct igb_adapter *);
static void igb_free_all_tx_resources(struct igb_adapter *);
static void igb_free_all_rx_resources(struct igb_adapter *);
122
static void igb_setup_mrqc(struct igb_adapter *);
123
static int igb_probe(struct pci_dev *, const struct pci_device_id *);
124
static void igb_remove(struct pci_dev *pdev);
125
static int igb_sw_init(struct igb_adapter *);
126 127
int igb_open(struct net_device *);
int igb_close(struct net_device *);
128
static void igb_configure(struct igb_adapter *);
129 130 131 132
static void igb_configure_tx(struct igb_adapter *);
static void igb_configure_rx(struct igb_adapter *);
static void igb_clean_all_tx_rings(struct igb_adapter *);
static void igb_clean_all_rx_rings(struct igb_adapter *);
133 134
static void igb_clean_tx_ring(struct igb_ring *);
static void igb_clean_rx_ring(struct igb_ring *);
135
static void igb_set_rx_mode(struct net_device *);
136 137 138
static void igb_update_phy_info(unsigned long);
static void igb_watchdog(unsigned long);
static void igb_watchdog_task(struct work_struct *);
139
static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
140 141
static void igb_get_stats64(struct net_device *dev,
			    struct rtnl_link_stats64 *stats);
142 143
static int igb_change_mtu(struct net_device *, int);
static int igb_set_mac(struct net_device *, void *);
144
static void igb_set_uta(struct igb_adapter *adapter, bool set);
145 146 147
static irqreturn_t igb_intr(int irq, void *);
static irqreturn_t igb_intr_msi(int irq, void *);
static irqreturn_t igb_msix_other(int irq, void *);
148
static irqreturn_t igb_msix_ring(int irq, void *);
149
#ifdef CONFIG_IGB_DCA
150
static void igb_update_dca(struct igb_q_vector *);
J
Jeb Cramer 已提交
151
static void igb_setup_dca(struct igb_adapter *);
152
#endif /* CONFIG_IGB_DCA */
153
static int igb_poll(struct napi_struct *, int);
154
static bool igb_clean_tx_irq(struct igb_q_vector *, int);
155
static int igb_clean_rx_irq(struct igb_q_vector *, int);
156 157 158
static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
static void igb_tx_timeout(struct net_device *);
static void igb_reset_task(struct work_struct *);
159 160
static void igb_vlan_mode(struct net_device *netdev,
			  netdev_features_t features);
161 162
static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
163
static void igb_restore_vlan(struct igb_adapter *);
164
static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
165 166 167
static void igb_ping_all_vfs(struct igb_adapter *);
static void igb_msg_task(struct igb_adapter *);
static void igb_vmm_control(struct igb_adapter *);
168
static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
169
static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
170 171
static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
static int igb_ndo_set_vf_vlan(struct net_device *netdev,
172
			       int vf, u16 vlan, u8 qos, __be16 vlan_proto);
173
static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
L
Lior Levy 已提交
174 175
static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
				   bool setting);
176 177
static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
				 struct ifla_vf_info *ivi);
178
static void igb_check_vf_rate_limit(struct igb_adapter *);
179 180
static void igb_nfc_filter_exit(struct igb_adapter *adapter);
static void igb_nfc_filter_restore(struct igb_adapter *adapter);
R
RongQing Li 已提交
181 182

#ifdef CONFIG_PCI_IOV
183
static int igb_vf_configure(struct igb_adapter *adapter, int vf);
184
static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
185 186
static int igb_disable_sriov(struct pci_dev *dev);
static int igb_pci_disable_sriov(struct pci_dev *dev);
R
RongQing Li 已提交
187
#endif
188 189

#ifdef CONFIG_PM
190
#ifdef CONFIG_PM_SLEEP
Y
Yan, Zheng 已提交
191
static int igb_suspend(struct device *);
192
#endif
Y
Yan, Zheng 已提交
193 194 195 196 197 198 199 200 201
static int igb_resume(struct device *);
static int igb_runtime_suspend(struct device *dev);
static int igb_runtime_resume(struct device *dev);
static int igb_runtime_idle(struct device *dev);
static const struct dev_pm_ops igb_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
	SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
			igb_runtime_idle)
};
202 203
#endif
static void igb_shutdown(struct pci_dev *);
204
static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
205
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
206 207 208 209 210 211 212
static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
static struct notifier_block dca_notifier = {
	.notifier_call	= igb_notify_dca,
	.next		= NULL,
	.priority	= 0
};
#endif
213 214 215 216
#ifdef CONFIG_NET_POLL_CONTROLLER
/* for netdump / net console */
static void igb_netpoll(struct net_device *);
#endif
217
#ifdef CONFIG_PCI_IOV
218
static unsigned int max_vfs;
219
module_param(max_vfs, uint, 0);
C
Carolyn Wyborny 已提交
220
MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
221 222
#endif /* CONFIG_PCI_IOV */

223 224 225 226 227
static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
		     pci_channel_state_t);
static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
static void igb_io_resume(struct pci_dev *);

228
static const struct pci_error_handlers igb_err_handler = {
229 230 231 232 233
	.error_detected = igb_io_error_detected,
	.slot_reset = igb_io_slot_reset,
	.resume = igb_io_resume,
};

234
static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
235 236 237 238 239

static struct pci_driver igb_driver = {
	.name     = igb_driver_name,
	.id_table = igb_pci_tbl,
	.probe    = igb_probe,
240
	.remove   = igb_remove,
241
#ifdef CONFIG_PM
Y
Yan, Zheng 已提交
242
	.driver.pm = &igb_pm_ops,
243 244
#endif
	.shutdown = igb_shutdown,
245
	.sriov_configure = igb_pci_sriov_configure,
246 247 248 249 250 251 252 253
	.err_handler = &igb_err_handler
};

MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

254 255 256 257 258
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
struct igb_reg_info {
	u32 ofs;
	char *name;
};

static const struct igb_reg_info igb_reg_info_tbl[] = {

	/* General Registers */
	{E1000_CTRL, "CTRL"},
	{E1000_STATUS, "STATUS"},
	{E1000_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{E1000_ICR, "ICR"},

	/* RX Registers */
	{E1000_RCTL, "RCTL"},
	{E1000_RDLEN(0), "RDLEN"},
	{E1000_RDH(0), "RDH"},
	{E1000_RDT(0), "RDT"},
	{E1000_RXDCTL(0), "RXDCTL"},
	{E1000_RDBAL(0), "RDBAL"},
	{E1000_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{E1000_TCTL, "TCTL"},
	{E1000_TDBAL(0), "TDBAL"},
	{E1000_TDBAH(0), "TDBAH"},
	{E1000_TDLEN(0), "TDLEN"},
	{E1000_TDH(0), "TDH"},
	{E1000_TDT(0), "TDT"},
	{E1000_TXDCTL(0), "TXDCTL"},
	{E1000_TDFH, "TDFH"},
	{E1000_TDFT, "TDFT"},
	{E1000_TDFHS, "TDFHS"},
	{E1000_TDFPC, "TDFPC"},

	/* List Terminator */
	{}
};

300
/* igb_regdump - register printout routine */
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
{
	int n = 0;
	char rname[16];
	u32 regs[8];

	switch (reginfo->ofs) {
	case E1000_RDLEN(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDLEN(n));
		break;
	case E1000_RDH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDH(n));
		break;
	case E1000_RDT(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDT(n));
		break;
	case E1000_RXDCTL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RXDCTL(n));
		break;
	case E1000_RDBAL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAL(n));
		break;
	case E1000_RDBAH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAH(n));
		break;
	case E1000_TDBAL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAL(n));
		break;
	case E1000_TDBAH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDBAH(n));
		break;
	case E1000_TDLEN(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDLEN(n));
		break;
	case E1000_TDH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDH(n));
		break;
	case E1000_TDT(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDT(n));
		break;
	case E1000_TXDCTL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TXDCTL(n));
		break;
	default:
J
Jeff Kirsher 已提交
357
		pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
358 359 360 361
		return;
	}

	snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
J
Jeff Kirsher 已提交
362 363
	pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
		regs[2], regs[3]);
364 365
}

366
/* igb_dump - Print registers, Tx-rings and Rx-rings */
367 368 369 370 371 372 373 374 375 376 377
static void igb_dump(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct e1000_hw *hw = &adapter->hw;
	struct igb_reg_info *reginfo;
	struct igb_ring *tx_ring;
	union e1000_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct igb_ring *rx_ring;
	union e1000_adv_rx_desc *rx_desc;
	u32 staterr;
378
	u16 i, n;
379 380 381 382 383 384 385

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
386 387 388
		pr_info("Device Name     state            trans_start\n");
		pr_info("%-15s %016lX %016lX\n", netdev->name,
			netdev->state, dev_trans_start(netdev));
389 390 391 392
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
J
Jeff Kirsher 已提交
393
	pr_info(" Register Name   Value\n");
394 395 396 397 398 399 400 401 402 403
	for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
	     reginfo->name; reginfo++) {
		igb_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Jeff Kirsher 已提交
404
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
405
	for (n = 0; n < adapter->num_tx_queues; n++) {
406
		struct igb_tx_buffer *buffer_info;
407
		tx_ring = adapter->tx_ring[n];
408
		buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Jeff Kirsher 已提交
409 410
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
			n, tx_ring->next_to_use, tx_ring->next_to_clean,
411 412
			(u64)dma_unmap_addr(buffer_info, dma),
			dma_unmap_len(buffer_info, len),
J
Jeff Kirsher 已提交
413 414
			buffer_info->next_to_watch,
			(u64)buffer_info->time_stamp);
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 | PAYLEN  | PORTS  |CC|IDX | STA | DCMD  |DTYP|MAC|RSV| DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63      46 45    40 39 38 36 35 32 31   24             15       0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
J
Jeff Kirsher 已提交
436 437 438
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
C
Carolyn Wyborny 已提交
439
		pr_info("T [desc]     [address 63:0  ] [PlPOCIStDDM Ln] [bi->dma       ] leng  ntw timestamp        bi->skb\n");
440 441

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
J
Jeff Kirsher 已提交
442
			const char *next_desc;
443
			struct igb_tx_buffer *buffer_info;
444
			tx_desc = IGB_TX_DESC(tx_ring, i);
445
			buffer_info = &tx_ring->tx_buffer_info[i];
446
			u0 = (struct my_u0 *)tx_desc;
J
Jeff Kirsher 已提交
447 448 449 450 451 452 453 454 455 456
			if (i == tx_ring->next_to_use &&
			    i == tx_ring->next_to_clean)
				next_desc = " NTC/U";
			else if (i == tx_ring->next_to_use)
				next_desc = " NTU";
			else if (i == tx_ring->next_to_clean)
				next_desc = " NTC";
			else
				next_desc = "";

C
Carolyn Wyborny 已提交
457 458
			pr_info("T [0x%03X]    %016llX %016llX %016llX %04X  %p %016llX %p%s\n",
				i, le64_to_cpu(u0->a),
459
				le64_to_cpu(u0->b),
460 461
				(u64)dma_unmap_addr(buffer_info, dma),
				dma_unmap_len(buffer_info, len),
462 463
				buffer_info->next_to_watch,
				(u64)buffer_info->time_stamp,
J
Jeff Kirsher 已提交
464
				buffer_info->skb, next_desc);
465

466
			if (netif_msg_pktdata(adapter) && buffer_info->skb)
467 468
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS,
469
					16, 1, buffer_info->skb->data,
470 471
					dma_unmap_len(buffer_info, len),
					true);
472 473 474 475 476 477
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
J
Jeff Kirsher 已提交
478
	pr_info("Queue [NTU] [NTC]\n");
479 480
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
J
Jeff Kirsher 已提交
481 482
		pr_info(" %5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */

	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
J
Jeff Kirsher 已提交
514 515 516
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
C
Carolyn Wyborny 已提交
517 518
		pr_info("R  [desc]      [ PktBuf     A0] [  HeadBuf   DD] [bi->dma       ] [bi->skb] <-- Adv Rx Read format\n");
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
519 520

		for (i = 0; i < rx_ring->count; i++) {
J
Jeff Kirsher 已提交
521
			const char *next_desc;
522 523
			struct igb_rx_buffer *buffer_info;
			buffer_info = &rx_ring->rx_buffer_info[i];
524
			rx_desc = IGB_RX_DESC(rx_ring, i);
525 526
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
J
Jeff Kirsher 已提交
527 528 529 530 531 532 533 534

			if (i == rx_ring->next_to_use)
				next_desc = " NTU";
			else if (i == rx_ring->next_to_clean)
				next_desc = " NTC";
			else
				next_desc = "";

535 536
			if (staterr & E1000_RXD_STAT_DD) {
				/* Descriptor Done */
537 538
				pr_info("%s[0x%03X]     %016llX %016llX ---------------- %s\n",
					"RWB", i,
539 540
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
541
					next_desc);
542
			} else {
543 544
				pr_info("%s[0x%03X]     %016llX %016llX %016llX %s\n",
					"R  ", i,
545 546 547
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)buffer_info->dma,
548
					next_desc);
549

550
				if (netif_msg_pktdata(adapter) &&
551
				    buffer_info->dma && buffer_info->page) {
552 553 554
					print_hex_dump(KERN_INFO, "",
					  DUMP_PREFIX_ADDRESS,
					  16, 1,
555 556
					  page_address(buffer_info->page) +
						      buffer_info->page_offset,
557
					  IGB_RX_BUFSZ, true);
558 559 560 561 562 563 564 565 566
				}
			}
		}
	}

exit:
	return;
}

567 568
/**
 *  igb_get_i2c_data - Reads the I2C SDA data bit
C
Carolyn Wyborny 已提交
569 570 571 572
 *  @hw: pointer to hardware structure
 *  @i2cctl: Current value of I2CCTL register
 *
 *  Returns the I2C data bit value
573
 **/
C
Carolyn Wyborny 已提交
574 575 576 577 578 579
static int igb_get_i2c_data(void *data)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

580
	return !!(i2cctl & E1000_I2C_DATA_IN);
C
Carolyn Wyborny 已提交
581 582
}

583 584
/**
 *  igb_set_i2c_data - Sets the I2C data bit
C
Carolyn Wyborny 已提交
585 586 587 588
 *  @data: pointer to hardware structure
 *  @state: I2C data value (0 or 1) to set
 *
 *  Sets the I2C data bit
589
 **/
C
Carolyn Wyborny 已提交
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
static void igb_set_i2c_data(void *data, int state)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

	if (state)
		i2cctl |= E1000_I2C_DATA_OUT;
	else
		i2cctl &= ~E1000_I2C_DATA_OUT;

	i2cctl &= ~E1000_I2C_DATA_OE_N;
	i2cctl |= E1000_I2C_CLK_OE_N;
	wr32(E1000_I2CPARAMS, i2cctl);
	wrfl();

}

608 609
/**
 *  igb_set_i2c_clk - Sets the I2C SCL clock
C
Carolyn Wyborny 已提交
610 611 612 613
 *  @data: pointer to hardware structure
 *  @state: state to set clock
 *
 *  Sets the I2C clock line to state
614
 **/
C
Carolyn Wyborny 已提交
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
static void igb_set_i2c_clk(void *data, int state)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

	if (state) {
		i2cctl |= E1000_I2C_CLK_OUT;
		i2cctl &= ~E1000_I2C_CLK_OE_N;
	} else {
		i2cctl &= ~E1000_I2C_CLK_OUT;
		i2cctl &= ~E1000_I2C_CLK_OE_N;
	}
	wr32(E1000_I2CPARAMS, i2cctl);
	wrfl();
}

632 633
/**
 *  igb_get_i2c_clk - Gets the I2C SCL clock state
C
Carolyn Wyborny 已提交
634 635 636
 *  @data: pointer to hardware structure
 *
 *  Gets the I2C clock state
637
 **/
C
Carolyn Wyborny 已提交
638 639 640 641 642 643
static int igb_get_i2c_clk(void *data)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	struct e1000_hw *hw = &adapter->hw;
	s32 i2cctl = rd32(E1000_I2CPARAMS);

644
	return !!(i2cctl & E1000_I2C_CLK_IN);
C
Carolyn Wyborny 已提交
645 646 647 648 649 650 651 652 653 654 655
}

static const struct i2c_algo_bit_data igb_i2c_algo = {
	.setsda		= igb_set_i2c_data,
	.setscl		= igb_set_i2c_clk,
	.getsda		= igb_get_i2c_data,
	.getscl		= igb_get_i2c_clk,
	.udelay		= 5,
	.timeout	= 20,
};

656
/**
657 658 659 660
 *  igb_get_hw_dev - return device
 *  @hw: pointer to hardware structure
 *
 *  used by hardware layer to print debugging information
661
 **/
662
struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
663 664
{
	struct igb_adapter *adapter = hw->back;
665
	return adapter->netdev;
666
}
P
Patrick Ohly 已提交
667

668
/**
669
 *  igb_init_module - Driver Registration Routine
670
 *
671 672
 *  igb_init_module is the first routine called when the driver is
 *  loaded. All it does is register with the PCI subsystem.
673 674 675 676
 **/
static int __init igb_init_module(void)
{
	int ret;
677

J
Jeff Kirsher 已提交
678
	pr_info("%s - version %s\n",
679
	       igb_driver_string, igb_driver_version);
J
Jeff Kirsher 已提交
680
	pr_info("%s\n", igb_copyright);
681

682
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
683 684
	dca_register_notify(&dca_notifier);
#endif
685
	ret = pci_register_driver(&igb_driver);
686 687 688 689 690 691
	return ret;
}

module_init(igb_init_module);

/**
692
 *  igb_exit_module - Driver Exit Cleanup Routine
693
 *
694 695
 *  igb_exit_module is called just before the driver is removed
 *  from memory.
696 697 698
 **/
static void __exit igb_exit_module(void)
{
699
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
700 701
	dca_unregister_notify(&dca_notifier);
#endif
702 703 704 705 706
	pci_unregister_driver(&igb_driver);
}

module_exit(igb_exit_module);

707 708
#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
/**
709 710
 *  igb_cache_ring_register - Descriptor ring to register mapping
 *  @adapter: board private structure to initialize
711
 *
712 713
 *  Once we know the feature-set enabled for the device, we'll cache
 *  the register offset the descriptor ring is assigned to.
714 715 716
 **/
static void igb_cache_ring_register(struct igb_adapter *adapter)
{
717
	int i = 0, j = 0;
718
	u32 rbase_offset = adapter->vfs_allocated_count;
719 720 721 722 723 724 725 726

	switch (adapter->hw.mac.type) {
	case e1000_82576:
		/* The queues are allocated for virtualization such that VF 0
		 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
		 * In order to avoid collision we start at the first free queue
		 * and continue consuming queues in the same sequence
		 */
727
		if (adapter->vfs_allocated_count) {
728
			for (; i < adapter->rss_queues; i++)
729
				adapter->rx_ring[i]->reg_idx = rbase_offset +
730
							       Q_IDX_82576(i);
731
		}
732
		/* Fall through */
733
	case e1000_82575:
734
	case e1000_82580:
735
	case e1000_i350:
736
	case e1000_i354:
737 738
	case e1000_i210:
	case e1000_i211:
739
		/* Fall through */
740
	default:
741
		for (; i < adapter->num_rx_queues; i++)
742
			adapter->rx_ring[i]->reg_idx = rbase_offset + i;
743
		for (; j < adapter->num_tx_queues; j++)
744
			adapter->tx_ring[j]->reg_idx = rbase_offset + j;
745 746 747 748
		break;
	}
}

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
u32 igb_rd32(struct e1000_hw *hw, u32 reg)
{
	struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
	u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value = 0;

	if (E1000_REMOVED(hw_addr))
		return ~value;

	value = readl(&hw_addr[reg]);

	/* reads should not return all F's */
	if (!(~value) && (!reg || !(~readl(hw_addr)))) {
		struct net_device *netdev = igb->netdev;
		hw->hw_addr = NULL;
		netif_device_detach(netdev);
		netdev_err(netdev, "PCIe link lost, device now detached\n");
	}

	return value;
}

A
Alexander Duyck 已提交
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
/**
 *  igb_write_ivar - configure ivar for given MSI-X vector
 *  @hw: pointer to the HW structure
 *  @msix_vector: vector number we are allocating to a given ring
 *  @index: row index of IVAR register to write within IVAR table
 *  @offset: column offset of in IVAR, should be multiple of 8
 *
 *  This function is intended to handle the writing of the IVAR register
 *  for adapters 82576 and newer.  The IVAR table consists of 2 columns,
 *  each containing an cause allocation for an Rx and Tx ring, and a
 *  variable number of rows depending on the number of queues supported.
 **/
static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
			   int index, int offset)
{
	u32 ivar = array_rd32(E1000_IVAR0, index);

	/* clear any bits that are currently set */
	ivar &= ~((u32)0xFF << offset);

	/* write vector and valid bit */
	ivar |= (msix_vector | E1000_IVAR_VALID) << offset;

	array_wr32(E1000_IVAR0, index, ivar);
}

797
#define IGB_N0_QUEUE -1
798
static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
799
{
800
	struct igb_adapter *adapter = q_vector->adapter;
801
	struct e1000_hw *hw = &adapter->hw;
802 803
	int rx_queue = IGB_N0_QUEUE;
	int tx_queue = IGB_N0_QUEUE;
A
Alexander Duyck 已提交
804
	u32 msixbm = 0;
805

806 807 808 809
	if (q_vector->rx.ring)
		rx_queue = q_vector->rx.ring->reg_idx;
	if (q_vector->tx.ring)
		tx_queue = q_vector->tx.ring->reg_idx;
A
Alexander Duyck 已提交
810 811 812

	switch (hw->mac.type) {
	case e1000_82575:
813
		/* The 82575 assigns vectors using a bitmask, which matches the
814 815 816 817
		 * bitmask for the EICR/EIMS/EIMC registers.  To assign one
		 * or more queues to a vector, we write the appropriate bits
		 * into the MSIXBM register for that vector.
		 */
818
		if (rx_queue > IGB_N0_QUEUE)
819
			msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
820
		if (tx_queue > IGB_N0_QUEUE)
821
			msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
822
		if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
823
			msixbm |= E1000_EIMS_OTHER;
824
		array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
825
		q_vector->eims_value = msixbm;
A
Alexander Duyck 已提交
826 827
		break;
	case e1000_82576:
828
		/* 82576 uses a table that essentially consists of 2 columns
A
Alexander Duyck 已提交
829 830 831 832 833 834 835 836 837 838 839 840
		 * with 8 rows.  The ordering is column-major so we use the
		 * lower 3 bits as the row index, and the 4th bit as the
		 * column offset.
		 */
		if (rx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       rx_queue & 0x7,
				       (rx_queue & 0x8) << 1);
		if (tx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       tx_queue & 0x7,
				       ((tx_queue & 0x8) << 1) + 8);
841
		q_vector->eims_value = BIT(msix_vector);
A
Alexander Duyck 已提交
842
		break;
843
	case e1000_82580:
844
	case e1000_i350:
845
	case e1000_i354:
846 847
	case e1000_i210:
	case e1000_i211:
848
		/* On 82580 and newer adapters the scheme is similar to 82576
A
Alexander Duyck 已提交
849 850 851 852 853 854 855 856 857 858 859 860 861
		 * however instead of ordering column-major we have things
		 * ordered row-major.  So we traverse the table by using
		 * bit 0 as the column offset, and the remaining bits as the
		 * row index.
		 */
		if (rx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       rx_queue >> 1,
				       (rx_queue & 0x1) << 4);
		if (tx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       tx_queue >> 1,
				       ((tx_queue & 0x1) << 4) + 8);
862
		q_vector->eims_value = BIT(msix_vector);
863
		break;
A
Alexander Duyck 已提交
864 865 866 867
	default:
		BUG();
		break;
	}
868 869 870 871 872 873

	/* add q_vector eims value to global eims_enable_mask */
	adapter->eims_enable_mask |= q_vector->eims_value;

	/* configure q_vector to set itr on first interrupt */
	q_vector->set_itr = 1;
874 875 876
}

/**
877 878
 *  igb_configure_msix - Configure MSI-X hardware
 *  @adapter: board private structure to initialize
879
 *
880 881
 *  igb_configure_msix sets up the hardware to properly
 *  generate MSI-X interrupts.
882 883 884 885 886 887 888 889 890 891
 **/
static void igb_configure_msix(struct igb_adapter *adapter)
{
	u32 tmp;
	int i, vector = 0;
	struct e1000_hw *hw = &adapter->hw;

	adapter->eims_enable_mask = 0;

	/* set vector for other causes, i.e. link changes */
A
Alexander Duyck 已提交
892 893
	switch (hw->mac.type) {
	case e1000_82575:
894 895 896 897 898 899 900 901 902
		tmp = rd32(E1000_CTRL_EXT);
		/* enable MSI-X PBA support*/
		tmp |= E1000_CTRL_EXT_PBA_CLR;

		/* Auto-Mask interrupts upon ICR read. */
		tmp |= E1000_CTRL_EXT_EIAME;
		tmp |= E1000_CTRL_EXT_IRCA;

		wr32(E1000_CTRL_EXT, tmp);
903 904

		/* enable msix_other interrupt */
905
		array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
P
PJ Waskiewicz 已提交
906
		adapter->eims_other = E1000_EIMS_OTHER;
907

A
Alexander Duyck 已提交
908 909 910
		break;

	case e1000_82576:
911
	case e1000_82580:
912
	case e1000_i350:
913
	case e1000_i354:
914 915
	case e1000_i210:
	case e1000_i211:
916
		/* Turn on MSI-X capability first, or our settings
917 918
		 * won't stick.  And it will take days to debug.
		 */
919
		wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
920 921
		     E1000_GPIE_PBA | E1000_GPIE_EIAME |
		     E1000_GPIE_NSICR);
922 923

		/* enable msix_other interrupt */
924
		adapter->eims_other = BIT(vector);
A
Alexander Duyck 已提交
925 926
		tmp = (vector++ | E1000_IVAR_VALID) << 8;

927
		wr32(E1000_IVAR_MISC, tmp);
A
Alexander Duyck 已提交
928 929 930 931 932
		break;
	default:
		/* do nothing, since nothing else supports MSI-X */
		break;
	} /* switch (hw->mac.type) */
933 934 935

	adapter->eims_enable_mask |= adapter->eims_other;

936 937
	for (i = 0; i < adapter->num_q_vectors; i++)
		igb_assign_vector(adapter->q_vector[i], vector++);
938

939 940 941 942
	wrfl();
}

/**
943 944
 *  igb_request_msix - Initialize MSI-X interrupts
 *  @adapter: board private structure to initialize
945
 *
946 947
 *  igb_request_msix allocates MSI-X vectors and requests interrupts from the
 *  kernel.
948 949 950 951
 **/
static int igb_request_msix(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
952
	int i, err = 0, vector = 0, free_vector = 0;
953

954
	err = request_irq(adapter->msix_entries[vector].vector,
955
			  igb_msix_other, 0, netdev->name, adapter);
956
	if (err)
957
		goto err_out;
958 959 960 961

	for (i = 0; i < adapter->num_q_vectors; i++) {
		struct igb_q_vector *q_vector = adapter->q_vector[i];

962 963
		vector++;

964
		q_vector->itr_register = adapter->io_addr + E1000_EITR(vector);
965

966
		if (q_vector->rx.ring && q_vector->tx.ring)
967
			sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
968 969
				q_vector->rx.ring->queue_index);
		else if (q_vector->tx.ring)
970
			sprintf(q_vector->name, "%s-tx-%u", netdev->name,
971 972
				q_vector->tx.ring->queue_index);
		else if (q_vector->rx.ring)
973
			sprintf(q_vector->name, "%s-rx-%u", netdev->name,
974
				q_vector->rx.ring->queue_index);
975
		else
976 977
			sprintf(q_vector->name, "%s-unused", netdev->name);

978
		err = request_irq(adapter->msix_entries[vector].vector,
979 980
				  igb_msix_ring, 0, q_vector->name,
				  q_vector);
981
		if (err)
982
			goto err_free;
983 984 985 986
	}

	igb_configure_msix(adapter);
	return 0;
987 988 989 990 991 992 993 994 995 996 997

err_free:
	/* free already assigned IRQs */
	free_irq(adapter->msix_entries[free_vector++].vector, adapter);

	vector--;
	for (i = 0; i < vector; i++) {
		free_irq(adapter->msix_entries[free_vector++].vector,
			 adapter->q_vector[i]);
	}
err_out:
998 999 1000
	return err;
}

1001
/**
1002 1003 1004
 *  igb_free_q_vector - Free memory allocated for specific interrupt vector
 *  @adapter: board private structure to initialize
 *  @v_idx: Index of vector to be freed
1005
 *
1006
 *  This function frees the memory allocated to the q_vector.
1007 1008 1009 1010 1011
 **/
static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
{
	struct igb_q_vector *q_vector = adapter->q_vector[v_idx];

1012 1013 1014 1015 1016
	adapter->q_vector[v_idx] = NULL;

	/* igb_get_stats64() might access the rings on this vector,
	 * we must wait a grace period before freeing it.
	 */
1017 1018
	if (q_vector)
		kfree_rcu(q_vector, rcu);
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
}

/**
 *  igb_reset_q_vector - Reset config for interrupt vector
 *  @adapter: board private structure to initialize
 *  @v_idx: Index of vector to be reset
 *
 *  If NAPI is enabled it will delete any references to the
 *  NAPI struct. This is preparation for igb_free_q_vector.
 **/
static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
{
	struct igb_q_vector *q_vector = adapter->q_vector[v_idx];

1033 1034 1035 1036 1037 1038
	/* Coming from igb_set_interrupt_capability, the vectors are not yet
	 * allocated. So, q_vector is NULL so we should stop here.
	 */
	if (!q_vector)
		return;

1039 1040 1041 1042
	if (q_vector->tx.ring)
		adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;

	if (q_vector->rx.ring)
1043
		adapter->rx_ring[q_vector->rx.ring->queue_index] = NULL;
1044 1045 1046

	netif_napi_del(&q_vector->napi);

1047 1048 1049 1050 1051 1052
}

static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
{
	int v_idx = adapter->num_q_vectors;

1053
	if (adapter->flags & IGB_FLAG_HAS_MSIX)
1054
		pci_disable_msix(adapter->pdev);
1055
	else if (adapter->flags & IGB_FLAG_HAS_MSI)
1056 1057 1058 1059
		pci_disable_msi(adapter->pdev);

	while (v_idx--)
		igb_reset_q_vector(adapter, v_idx);
1060 1061
}

1062
/**
1063 1064
 *  igb_free_q_vectors - Free memory allocated for interrupt vectors
 *  @adapter: board private structure to initialize
1065
 *
1066 1067 1068
 *  This function frees the memory allocated to the q_vectors.  In addition if
 *  NAPI is enabled it will delete any references to the NAPI struct prior
 *  to freeing the q_vector.
1069 1070 1071
 **/
static void igb_free_q_vectors(struct igb_adapter *adapter)
{
1072 1073 1074 1075
	int v_idx = adapter->num_q_vectors;

	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;
1076
	adapter->num_q_vectors = 0;
1077

1078 1079
	while (v_idx--) {
		igb_reset_q_vector(adapter, v_idx);
1080
		igb_free_q_vector(adapter, v_idx);
1081
	}
1082 1083 1084
}

/**
1085 1086
 *  igb_clear_interrupt_scheme - reset the device to a state of no interrupts
 *  @adapter: board private structure to initialize
1087
 *
1088 1089
 *  This function resets the device so that it has 0 Rx queues, Tx queues, and
 *  MSI-X interrupts allocated.
1090 1091 1092 1093 1094 1095
 */
static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
{
	igb_free_q_vectors(adapter);
	igb_reset_interrupt_capability(adapter);
}
1096 1097

/**
1098 1099 1100
 *  igb_set_interrupt_capability - set MSI or MSI-X if supported
 *  @adapter: board private structure to initialize
 *  @msix: boolean value of MSIX capability
1101
 *
1102 1103
 *  Attempt to configure interrupts using the best available
 *  capabilities of the hardware and kernel.
1104
 **/
1105
static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
1106 1107 1108 1109
{
	int err;
	int numvecs, i;

1110 1111
	if (!msix)
		goto msi_only;
1112
	adapter->flags |= IGB_FLAG_HAS_MSIX;
1113

1114
	/* Number of supported queues. */
1115
	adapter->num_rx_queues = adapter->rss_queues;
1116 1117 1118 1119
	if (adapter->vfs_allocated_count)
		adapter->num_tx_queues = 1;
	else
		adapter->num_tx_queues = adapter->rss_queues;
1120

1121
	/* start with one vector for every Rx queue */
1122 1123
	numvecs = adapter->num_rx_queues;

1124
	/* if Tx handler is separate add 1 for every Tx queue */
1125 1126
	if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
		numvecs += adapter->num_tx_queues;
1127 1128 1129 1130 1131 1132

	/* store the number of vectors reserved for queues */
	adapter->num_q_vectors = numvecs;

	/* add 1 vector for link status interrupts */
	numvecs++;
1133 1134 1135
	for (i = 0; i < numvecs; i++)
		adapter->msix_entries[i].entry = i;

1136 1137 1138 1139 1140
	err = pci_enable_msix_range(adapter->pdev,
				    adapter->msix_entries,
				    numvecs,
				    numvecs);
	if (err > 0)
1141
		return;
1142 1143 1144 1145 1146

	igb_reset_interrupt_capability(adapter);

	/* If we can't do MSI-X, try MSI */
msi_only:
1147
	adapter->flags &= ~IGB_FLAG_HAS_MSIX;
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
#ifdef CONFIG_PCI_IOV
	/* disable SR-IOV for non MSI-X configurations */
	if (adapter->vf_data) {
		struct e1000_hw *hw = &adapter->hw;
		/* disable iov and allow time for transactions to clear */
		pci_disable_sriov(adapter->pdev);
		msleep(500);

		kfree(adapter->vf_data);
		adapter->vf_data = NULL;
		wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
1159
		wrfl();
1160 1161 1162 1163
		msleep(100);
		dev_info(&adapter->pdev->dev, "IOV Disabled\n");
	}
#endif
1164
	adapter->vfs_allocated_count = 0;
1165
	adapter->rss_queues = 1;
1166
	adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
1167
	adapter->num_rx_queues = 1;
1168
	adapter->num_tx_queues = 1;
1169
	adapter->num_q_vectors = 1;
1170
	if (!pci_enable_msi(adapter->pdev))
1171
		adapter->flags |= IGB_FLAG_HAS_MSI;
1172 1173
}

1174 1175 1176 1177 1178 1179 1180
static void igb_add_ring(struct igb_ring *ring,
			 struct igb_ring_container *head)
{
	head->ring = ring;
	head->count++;
}

1181
/**
1182 1183 1184 1185 1186 1187 1188 1189
 *  igb_alloc_q_vector - Allocate memory for a single interrupt vector
 *  @adapter: board private structure to initialize
 *  @v_count: q_vectors allocated on adapter, used for ring interleaving
 *  @v_idx: index of vector in adapter struct
 *  @txr_count: total number of Tx rings to allocate
 *  @txr_idx: index of first Tx ring to allocate
 *  @rxr_count: total number of Rx rings to allocate
 *  @rxr_idx: index of first Rx ring to allocate
1190
 *
1191
 *  We allocate one q_vector.  If allocation fails we return -ENOMEM.
1192
 **/
1193 1194 1195 1196
static int igb_alloc_q_vector(struct igb_adapter *adapter,
			      int v_count, int v_idx,
			      int txr_count, int txr_idx,
			      int rxr_count, int rxr_idx)
1197 1198
{
	struct igb_q_vector *q_vector;
1199 1200
	struct igb_ring *ring;
	int ring_count, size;
1201

1202 1203 1204 1205 1206 1207 1208 1209 1210
	/* igb only supports 1 Tx and/or 1 Rx queue per vector */
	if (txr_count > 1 || rxr_count > 1)
		return -ENOMEM;

	ring_count = txr_count + rxr_count;
	size = sizeof(struct igb_q_vector) +
	       (sizeof(struct igb_ring) * ring_count);

	/* allocate q_vector and rings */
1211
	q_vector = adapter->q_vector[v_idx];
1212
	if (!q_vector) {
1213
		q_vector = kzalloc(size, GFP_KERNEL);
1214 1215 1216 1217
	} else if (size > ksize(q_vector)) {
		kfree_rcu(q_vector, rcu);
		q_vector = kzalloc(size, GFP_KERNEL);
	} else {
1218
		memset(q_vector, 0, size);
1219
	}
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	if (!q_vector)
		return -ENOMEM;

	/* initialize NAPI */
	netif_napi_add(adapter->netdev, &q_vector->napi,
		       igb_poll, 64);

	/* tie q_vector and adapter together */
	adapter->q_vector[v_idx] = q_vector;
	q_vector->adapter = adapter;

	/* initialize work limits */
	q_vector->tx.work_limit = adapter->tx_work_limit;

	/* initialize ITR configuration */
1235
	q_vector->itr_register = adapter->io_addr + E1000_EITR(0);
1236 1237 1238 1239 1240
	q_vector->itr_val = IGB_START_ITR;

	/* initialize pointer to rings */
	ring = q_vector->ring;

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	/* intialize ITR */
	if (rxr_count) {
		/* rx or rx/tx vector */
		if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
			q_vector->itr_val = adapter->rx_itr_setting;
	} else {
		/* tx only vector */
		if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
			q_vector->itr_val = adapter->tx_itr_setting;
	}

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (txr_count) {
		/* assign generic ring traits */
		ring->dev = &adapter->pdev->dev;
		ring->netdev = adapter->netdev;

		/* configure backlink on ring */
		ring->q_vector = q_vector;

		/* update q_vector Tx values */
		igb_add_ring(ring, &q_vector->tx);

		/* For 82575, context index must be unique per ring. */
		if (adapter->hw.mac.type == e1000_82575)
			set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);

		/* apply Tx specific ring traits */
		ring->count = adapter->tx_ring_count;
		ring->queue_index = txr_idx;

1271 1272 1273
		u64_stats_init(&ring->tx_syncp);
		u64_stats_init(&ring->tx_syncp2);

1274 1275 1276 1277 1278
		/* assign ring to adapter */
		adapter->tx_ring[txr_idx] = ring;

		/* push pointer to next ring */
		ring++;
1279
	}
1280

1281 1282 1283 1284
	if (rxr_count) {
		/* assign generic ring traits */
		ring->dev = &adapter->pdev->dev;
		ring->netdev = adapter->netdev;
1285

1286 1287
		/* configure backlink on ring */
		ring->q_vector = q_vector;
1288

1289 1290
		/* update q_vector Rx values */
		igb_add_ring(ring, &q_vector->rx);
1291

1292 1293 1294
		/* set flag indicating ring supports SCTP checksum offload */
		if (adapter->hw.mac.type >= e1000_82576)
			set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
1295

1296
		/* On i350, i354, i210, and i211, loopback VLAN packets
1297
		 * have the tag byte-swapped.
1298
		 */
1299 1300
		if (adapter->hw.mac.type >= e1000_i350)
			set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
1301

1302 1303 1304 1305
		/* apply Rx specific ring traits */
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rxr_idx;

1306 1307
		u64_stats_init(&ring->rx_syncp);

1308 1309 1310 1311 1312
		/* assign ring to adapter */
		adapter->rx_ring[rxr_idx] = ring;
	}

	return 0;
1313 1314
}

1315

1316
/**
1317 1318
 *  igb_alloc_q_vectors - Allocate memory for interrupt vectors
 *  @adapter: board private structure to initialize
1319
 *
1320 1321
 *  We allocate one q_vector per queue interrupt.  If allocation fails we
 *  return -ENOMEM.
1322
 **/
1323
static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1324
{
1325 1326 1327 1328 1329
	int q_vectors = adapter->num_q_vectors;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int rxr_idx = 0, txr_idx = 0, v_idx = 0;
	int err;
1330

1331 1332 1333 1334
	if (q_vectors >= (rxr_remaining + txr_remaining)) {
		for (; rxr_remaining; v_idx++) {
			err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
						 0, 0, 1, rxr_idx);
1335

1336 1337 1338 1339 1340 1341
			if (err)
				goto err_out;

			/* update counts and index */
			rxr_remaining--;
			rxr_idx++;
1342 1343
		}
	}
1344 1345 1346 1347

	for (; v_idx < q_vectors; v_idx++) {
		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1348

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
		err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
					 tqpv, txr_idx, rqpv, rxr_idx);

		if (err)
			goto err_out;

		/* update counts and index */
		rxr_remaining -= rqpv;
		txr_remaining -= tqpv;
		rxr_idx++;
		txr_idx++;
	}

1362
	return 0;
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372

err_out:
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;
	adapter->num_q_vectors = 0;

	while (v_idx--)
		igb_free_q_vector(adapter, v_idx);

	return -ENOMEM;
1373 1374 1375
}

/**
1376 1377 1378
 *  igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
 *  @adapter: board private structure to initialize
 *  @msix: boolean value of MSIX capability
1379
 *
1380
 *  This function initializes the interrupts and allocates all of the queues.
1381
 **/
1382
static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
1383 1384 1385 1386
{
	struct pci_dev *pdev = adapter->pdev;
	int err;

1387
	igb_set_interrupt_capability(adapter, msix);
1388 1389 1390 1391 1392 1393 1394

	err = igb_alloc_q_vectors(adapter);
	if (err) {
		dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
		goto err_alloc_q_vectors;
	}

1395
	igb_cache_ring_register(adapter);
1396 1397

	return 0;
1398

1399 1400 1401 1402 1403
err_alloc_q_vectors:
	igb_reset_interrupt_capability(adapter);
	return err;
}

1404
/**
1405 1406
 *  igb_request_irq - initialize interrupts
 *  @adapter: board private structure to initialize
1407
 *
1408 1409
 *  Attempts to configure interrupts using the best available
 *  capabilities of the hardware and kernel.
1410 1411 1412 1413
 **/
static int igb_request_irq(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
1414
	struct pci_dev *pdev = adapter->pdev;
1415 1416
	int err = 0;

1417
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1418
		err = igb_request_msix(adapter);
P
PJ Waskiewicz 已提交
1419
		if (!err)
1420 1421
			goto request_done;
		/* fall back to MSI */
1422 1423
		igb_free_all_tx_resources(adapter);
		igb_free_all_rx_resources(adapter);
1424

1425
		igb_clear_interrupt_scheme(adapter);
1426 1427
		err = igb_init_interrupt_scheme(adapter, false);
		if (err)
1428
			goto request_done;
1429

1430 1431
		igb_setup_all_tx_resources(adapter);
		igb_setup_all_rx_resources(adapter);
1432
		igb_configure(adapter);
1433
	}
P
PJ Waskiewicz 已提交
1434

1435 1436
	igb_assign_vector(adapter->q_vector[0], 0);

1437
	if (adapter->flags & IGB_FLAG_HAS_MSI) {
1438
		err = request_irq(pdev->irq, igb_intr_msi, 0,
1439
				  netdev->name, adapter);
1440 1441
		if (!err)
			goto request_done;
1442

1443 1444
		/* fall back to legacy interrupts */
		igb_reset_interrupt_capability(adapter);
1445
		adapter->flags &= ~IGB_FLAG_HAS_MSI;
1446 1447
	}

1448
	err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
1449
			  netdev->name, adapter);
1450

A
Andy Gospodarek 已提交
1451
	if (err)
1452
		dev_err(&pdev->dev, "Error %d getting interrupt\n",
1453 1454 1455 1456 1457 1458 1459 1460
			err);

request_done:
	return err;
}

static void igb_free_irq(struct igb_adapter *adapter)
{
1461
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1462 1463
		int vector = 0, i;

1464
		free_irq(adapter->msix_entries[vector++].vector, adapter);
1465

1466
		for (i = 0; i < adapter->num_q_vectors; i++)
1467
			free_irq(adapter->msix_entries[vector++].vector,
1468
				 adapter->q_vector[i]);
1469 1470
	} else {
		free_irq(adapter->pdev->irq, adapter);
1471 1472 1473 1474
	}
}

/**
1475 1476
 *  igb_irq_disable - Mask off interrupt generation on the NIC
 *  @adapter: board private structure
1477 1478 1479 1480 1481
 **/
static void igb_irq_disable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;

1482
	/* we need to be careful when disabling interrupts.  The VFs are also
1483 1484 1485
	 * mapped into these registers and so clearing the bits can cause
	 * issues on the VF drivers so we only need to clear what we set
	 */
1486
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1487
		u32 regval = rd32(E1000_EIAM);
1488

1489 1490 1491 1492
		wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
		wr32(E1000_EIMC, adapter->eims_enable_mask);
		regval = rd32(E1000_EIAC);
		wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
1493
	}
P
PJ Waskiewicz 已提交
1494 1495

	wr32(E1000_IAM, 0);
1496 1497
	wr32(E1000_IMC, ~0);
	wrfl();
1498
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1499
		int i;
1500

1501 1502 1503 1504 1505
		for (i = 0; i < adapter->num_q_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
1506 1507 1508
}

/**
1509 1510
 *  igb_irq_enable - Enable default interrupt generation settings
 *  @adapter: board private structure
1511 1512 1513 1514 1515
 **/
static void igb_irq_enable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;

1516
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1517
		u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
1518
		u32 regval = rd32(E1000_EIAC);
1519

1520 1521 1522
		wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
		regval = rd32(E1000_EIAM);
		wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
P
PJ Waskiewicz 已提交
1523
		wr32(E1000_EIMS, adapter->eims_enable_mask);
1524
		if (adapter->vfs_allocated_count) {
1525
			wr32(E1000_MBVFIMR, 0xFF);
1526 1527 1528
			ims |= E1000_IMS_VMMB;
		}
		wr32(E1000_IMS, ims);
P
PJ Waskiewicz 已提交
1529
	} else {
1530 1531 1532 1533
		wr32(E1000_IMS, IMS_ENABLE_MASK |
				E1000_IMS_DRSTA);
		wr32(E1000_IAM, IMS_ENABLE_MASK |
				E1000_IMS_DRSTA);
P
PJ Waskiewicz 已提交
1534
	}
1535 1536 1537 1538
}

static void igb_update_mng_vlan(struct igb_adapter *adapter)
{
1539
	struct e1000_hw *hw = &adapter->hw;
1540
	u16 pf_id = adapter->vfs_allocated_count;
1541 1542
	u16 vid = adapter->hw.mng_cookie.vlan_id;
	u16 old_vid = adapter->mng_vlan_id;
1543 1544 1545

	if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
		/* add VID to filter table */
1546
		igb_vfta_set(hw, vid, pf_id, true, true);
1547 1548 1549 1550 1551 1552 1553
		adapter->mng_vlan_id = vid;
	} else {
		adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
	}

	if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
	    (vid != old_vid) &&
J
Jiri Pirko 已提交
1554
	    !test_bit(old_vid, adapter->active_vlans)) {
1555
		/* remove VID from filter table */
1556
		igb_vfta_set(hw, vid, pf_id, false, true);
1557 1558 1559 1560
	}
}

/**
1561 1562
 *  igb_release_hw_control - release control of the h/w to f/w
 *  @adapter: address of board private structure
1563
 *
1564 1565 1566
 *  igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
 *  For ASF and Pass Through versions of f/w this means that the
 *  driver is no longer loaded.
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
 **/
static void igb_release_hw_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = rd32(E1000_CTRL_EXT);
	wr32(E1000_CTRL_EXT,
			ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
}

/**
1580 1581
 *  igb_get_hw_control - get control of the h/w from f/w
 *  @adapter: address of board private structure
1582
 *
1583 1584 1585
 *  igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
 *  For ASF and Pass Through versions of f/w this means that
 *  the driver is loaded.
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
 **/
static void igb_get_hw_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = rd32(E1000_CTRL_EXT);
	wr32(E1000_CTRL_EXT,
			ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
}

/**
1599 1600
 *  igb_configure - configure the hardware for RX and TX
 *  @adapter: private board structure
1601 1602 1603 1604 1605 1606 1607
 **/
static void igb_configure(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	int i;

	igb_get_hw_control(adapter);
1608
	igb_set_rx_mode(netdev);
1609 1610 1611

	igb_restore_vlan(adapter);

1612
	igb_setup_tctl(adapter);
1613
	igb_setup_mrqc(adapter);
1614
	igb_setup_rctl(adapter);
1615

1616
	igb_nfc_filter_restore(adapter);
1617
	igb_configure_tx(adapter);
1618
	igb_configure_rx(adapter);
1619 1620 1621

	igb_rx_fifo_flush_82575(&adapter->hw);

1622
	/* call igb_desc_unused which always leaves
1623
	 * at least 1 descriptor unused to make sure
1624 1625
	 * next_to_use != next_to_clean
	 */
1626
	for (i = 0; i < adapter->num_rx_queues; i++) {
1627
		struct igb_ring *ring = adapter->rx_ring[i];
1628
		igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
1629 1630 1631
	}
}

1632
/**
1633 1634
 *  igb_power_up_link - Power up the phy/serdes link
 *  @adapter: address of board private structure
1635 1636 1637
 **/
void igb_power_up_link(struct igb_adapter *adapter)
{
1638 1639
	igb_reset_phy(&adapter->hw);

1640 1641 1642 1643
	if (adapter->hw.phy.media_type == e1000_media_type_copper)
		igb_power_up_phy_copper(&adapter->hw);
	else
		igb_power_up_serdes_link_82575(&adapter->hw);
1644 1645

	igb_setup_link(&adapter->hw);
1646 1647 1648
}

/**
1649 1650
 *  igb_power_down_link - Power down the phy/serdes link
 *  @adapter: address of board private structure
1651 1652 1653 1654 1655 1656 1657 1658
 */
static void igb_power_down_link(struct igb_adapter *adapter)
{
	if (adapter->hw.phy.media_type == e1000_media_type_copper)
		igb_power_down_phy_copper_82575(&adapter->hw);
	else
		igb_shutdown_serdes_link_82575(&adapter->hw);
}
1659

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
/**
 * Detect and switch function for Media Auto Sense
 * @adapter: address of the board private structure
 **/
static void igb_check_swap_media(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext, connsw;
	bool swap_now = false;

	ctrl_ext = rd32(E1000_CTRL_EXT);
	connsw = rd32(E1000_CONNSW);

	/* need to live swap if current media is copper and we have fiber/serdes
	 * to go to.
	 */

	if ((hw->phy.media_type == e1000_media_type_copper) &&
	    (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
		swap_now = true;
	} else if (!(connsw & E1000_CONNSW_SERDESD)) {
		/* copper signal takes time to appear */
		if (adapter->copper_tries < 4) {
			adapter->copper_tries++;
			connsw |= E1000_CONNSW_AUTOSENSE_CONF;
			wr32(E1000_CONNSW, connsw);
			return;
		} else {
			adapter->copper_tries = 0;
			if ((connsw & E1000_CONNSW_PHYSD) &&
			    (!(connsw & E1000_CONNSW_PHY_PDN))) {
				swap_now = true;
				connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
				wr32(E1000_CONNSW, connsw);
			}
		}
	}

	if (!swap_now)
		return;

	switch (hw->phy.media_type) {
	case e1000_media_type_copper:
		netdev_info(adapter->netdev,
			"MAS: changing media to fiber/serdes\n");
		ctrl_ext |=
			E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
		adapter->flags |= IGB_FLAG_MEDIA_RESET;
		adapter->copper_tries = 0;
		break;
	case e1000_media_type_internal_serdes:
	case e1000_media_type_fiber:
		netdev_info(adapter->netdev,
			"MAS: changing media to copper\n");
		ctrl_ext &=
			~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
		adapter->flags |= IGB_FLAG_MEDIA_RESET;
		break;
	default:
		/* shouldn't get here during regular operation */
		netdev_err(adapter->netdev,
			"AMS: Invalid media type found, returning\n");
		break;
	}
	wr32(E1000_CTRL_EXT, ctrl_ext);
}

1727
/**
1728 1729
 *  igb_up - Open the interface and prepare it to handle traffic
 *  @adapter: board private structure
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
 **/
int igb_up(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	int i;

	/* hardware has been reset, we need to reload some things */
	igb_configure(adapter);

	clear_bit(__IGB_DOWN, &adapter->state);

1741 1742 1743
	for (i = 0; i < adapter->num_q_vectors; i++)
		napi_enable(&(adapter->q_vector[i]->napi));

1744
	if (adapter->flags & IGB_FLAG_HAS_MSIX)
1745
		igb_configure_msix(adapter);
1746 1747
	else
		igb_assign_vector(adapter->q_vector[0], 0);
1748 1749 1750 1751 1752

	/* Clear any pending interrupts. */
	rd32(E1000_ICR);
	igb_irq_enable(adapter);

1753 1754 1755
	/* notify VFs that reset has been completed */
	if (adapter->vfs_allocated_count) {
		u32 reg_data = rd32(E1000_CTRL_EXT);
1756

1757 1758 1759 1760
		reg_data |= E1000_CTRL_EXT_PFRSTD;
		wr32(E1000_CTRL_EXT, reg_data);
	}

1761 1762
	netif_tx_start_all_queues(adapter->netdev);

1763 1764 1765 1766
	/* start the watchdog. */
	hw->mac.get_link_status = 1;
	schedule_work(&adapter->watchdog_task);

1767 1768 1769 1770
	if ((adapter->flags & IGB_FLAG_EEE) &&
	    (!hw->dev_spec._82575.eee_disable))
		adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;

1771 1772 1773 1774 1775 1776
	return 0;
}

void igb_down(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
1777
	struct e1000_hw *hw = &adapter->hw;
1778 1779 1780 1781
	u32 tctl, rctl;
	int i;

	/* signal that we're down so the interrupt handler does not
1782 1783
	 * reschedule our watchdog timer
	 */
1784 1785 1786 1787 1788 1789 1790
	set_bit(__IGB_DOWN, &adapter->state);

	/* disable receives in the hardware */
	rctl = rd32(E1000_RCTL);
	wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
	/* flush and sleep below */

1791
	netif_carrier_off(netdev);
1792
	netif_tx_stop_all_queues(netdev);
1793 1794 1795 1796 1797 1798 1799

	/* disable transmits in the hardware */
	tctl = rd32(E1000_TCTL);
	tctl &= ~E1000_TCTL_EN;
	wr32(E1000_TCTL, tctl);
	/* flush both disables and wait for them to finish */
	wrfl();
1800
	usleep_range(10000, 11000);
1801

1802 1803
	igb_irq_disable(adapter);

1804 1805
	adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;

1806
	for (i = 0; i < adapter->num_q_vectors; i++) {
1807 1808 1809 1810
		if (adapter->q_vector[i]) {
			napi_synchronize(&adapter->q_vector[i]->napi);
			napi_disable(&adapter->q_vector[i]->napi);
		}
1811
	}
1812 1813 1814 1815

	del_timer_sync(&adapter->watchdog_timer);
	del_timer_sync(&adapter->phy_info_timer);

1816
	/* record the stats before reset*/
E
Eric Dumazet 已提交
1817 1818 1819
	spin_lock(&adapter->stats64_lock);
	igb_update_stats(adapter, &adapter->stats64);
	spin_unlock(&adapter->stats64_lock);
1820

1821 1822 1823
	adapter->link_speed = 0;
	adapter->link_duplex = 0;

1824 1825
	if (!pci_channel_offline(adapter->pdev))
		igb_reset(adapter);
1826 1827 1828 1829

	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;

1830 1831
	igb_clean_all_tx_rings(adapter);
	igb_clean_all_rx_rings(adapter);
1832 1833 1834 1835 1836
#ifdef CONFIG_IGB_DCA

	/* since we reset the hardware DCA settings were cleared */
	igb_setup_dca(adapter);
#endif
1837 1838 1839 1840 1841 1842
}

void igb_reinit_locked(struct igb_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1843
		usleep_range(1000, 2000);
1844 1845 1846 1847 1848
	igb_down(adapter);
	igb_up(adapter);
	clear_bit(__IGB_RESETTING, &adapter->state);
}

1849 1850 1851 1852
/** igb_enable_mas - Media Autosense re-enable after swap
 *
 * @adapter: adapter struct
 **/
1853
static void igb_enable_mas(struct igb_adapter *adapter)
1854 1855
{
	struct e1000_hw *hw = &adapter->hw;
1856
	u32 connsw = rd32(E1000_CONNSW);
1857 1858

	/* configure for SerDes media detect */
1859 1860
	if ((hw->phy.media_type == e1000_media_type_copper) &&
	    (!(connsw & E1000_CONNSW_SERDESD))) {
1861 1862 1863 1864 1865 1866 1867
		connsw |= E1000_CONNSW_ENRGSRC;
		connsw |= E1000_CONNSW_AUTOSENSE_EN;
		wr32(E1000_CONNSW, connsw);
		wrfl();
	}
}

1868 1869
void igb_reset(struct igb_adapter *adapter)
{
1870
	struct pci_dev *pdev = adapter->pdev;
1871
	struct e1000_hw *hw = &adapter->hw;
A
Alexander Duyck 已提交
1872 1873
	struct e1000_mac_info *mac = &hw->mac;
	struct e1000_fc_info *fc = &hw->fc;
1874
	u32 pba, hwm;
1875 1876 1877 1878

	/* Repartition Pba for greater than 9k mtu
	 * To take effect CTRL.RST is required.
	 */
1879
	switch (mac->type) {
1880
	case e1000_i350:
1881
	case e1000_i354:
1882 1883 1884 1885
	case e1000_82580:
		pba = rd32(E1000_RXPBS);
		pba = igb_rxpbs_adjust_82580(pba);
		break;
1886
	case e1000_82576:
1887 1888
		pba = rd32(E1000_RXPBS);
		pba &= E1000_RXPBS_SIZE_MASK_82576;
1889 1890
		break;
	case e1000_82575:
1891 1892
	case e1000_i210:
	case e1000_i211:
1893 1894 1895
	default:
		pba = E1000_PBA_34K;
		break;
A
Alexander Duyck 已提交
1896
	}
1897

1898 1899 1900 1901
	if (mac->type == e1000_82575) {
		u32 min_rx_space, min_tx_space, needed_tx_space;

		/* write Rx PBA so that hardware can report correct Tx PBA */
1902 1903 1904 1905 1906 1907 1908
		wr32(E1000_PBA, pba);

		/* To maintain wire speed transmits, the Tx FIFO should be
		 * large enough to accommodate two full transmit packets,
		 * rounded up to the next 1KB and expressed in KB.  Likewise,
		 * the Rx FIFO should be large enough to accommodate at least
		 * one full receive packet and is similarly rounded up and
1909 1910
		 * expressed in KB.
		 */
1911 1912 1913 1914 1915 1916
		min_rx_space = DIV_ROUND_UP(MAX_JUMBO_FRAME_SIZE, 1024);

		/* The Tx FIFO also stores 16 bytes of information about the Tx
		 * but don't include Ethernet FCS because hardware appends it.
		 * We only need to round down to the nearest 512 byte block
		 * count since the value we care about is 2 frames, not 1.
1917
		 */
1918 1919 1920 1921 1922 1923
		min_tx_space = adapter->max_frame_size;
		min_tx_space += sizeof(union e1000_adv_tx_desc) - ETH_FCS_LEN;
		min_tx_space = DIV_ROUND_UP(min_tx_space, 512);

		/* upper 16 bits has Tx packet buffer allocation size in KB */
		needed_tx_space = min_tx_space - (rd32(E1000_PBA) >> 16);
1924 1925 1926

		/* If current Tx allocation is less than the min Tx FIFO size,
		 * and the min Tx FIFO size is less than the current Rx FIFO
1927
		 * allocation, take space away from current Rx allocation.
1928
		 */
1929 1930
		if (needed_tx_space < pba) {
			pba -= needed_tx_space;
1931

1932 1933 1934
			/* if short on Rx space, Rx wins and must trump Tx
			 * adjustment
			 */
1935 1936 1937
			if (pba < min_rx_space)
				pba = min_rx_space;
		}
1938 1939

		/* adjust PBA for jumbo frames */
A
Alexander Duyck 已提交
1940
		wr32(E1000_PBA, pba);
1941 1942
	}

1943 1944 1945 1946 1947 1948 1949
	/* flow control settings
	 * The high water mark must be low enough to fit one full frame
	 * after transmitting the pause frame.  As such we must have enough
	 * space to allow for us to complete our current transmit and then
	 * receive the frame that is in progress from the link partner.
	 * Set it to:
	 * - the full Rx FIFO size minus one full Tx plus one full Rx frame
1950
	 */
1951
	hwm = (pba << 10) - (adapter->max_frame_size + MAX_JUMBO_FRAME_SIZE);
1952

1953
	fc->high_water = hwm & 0xFFFFFFF0;	/* 16-byte granularity */
1954
	fc->low_water = fc->high_water - 16;
1955 1956
	fc->pause_time = 0xFFFF;
	fc->send_xon = 1;
1957
	fc->current_mode = fc->requested_mode;
1958

1959 1960 1961
	/* disable receive for all VFs and wait one second */
	if (adapter->vfs_allocated_count) {
		int i;
1962

1963
		for (i = 0 ; i < adapter->vfs_allocated_count; i++)
G
Greg Rose 已提交
1964
			adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
1965 1966

		/* ping all the active vfs to let them know we are going down */
1967
		igb_ping_all_vfs(adapter);
1968 1969 1970 1971 1972 1973

		/* disable transmits and receives */
		wr32(E1000_VFRE, 0);
		wr32(E1000_VFTE, 0);
	}

1974
	/* Allow time for pending master requests to run */
1975
	hw->mac.ops.reset_hw(hw);
1976 1977
	wr32(E1000_WUC, 0);

1978 1979 1980 1981 1982
	if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
		/* need to resetup here after media swap */
		adapter->ei.get_invariants(hw);
		adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
	}
1983 1984 1985
	if ((mac->type == e1000_82575) &&
	    (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
		igb_enable_mas(adapter);
1986
	}
1987
	if (hw->mac.ops.init_hw(hw))
1988
		dev_err(&pdev->dev, "Hardware Error\n");
1989

1990
	/* Flow control settings reset on hardware reset, so guarantee flow
1991 1992 1993 1994 1995
	 * control is off when forcing speed.
	 */
	if (!hw->mac.autoneg)
		igb_force_mac_fc(hw);

1996
	igb_init_dmac(adapter, pba);
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
#ifdef CONFIG_IGB_HWMON
	/* Re-initialize the thermal sensor on i350 devices. */
	if (!test_bit(__IGB_DOWN, &adapter->state)) {
		if (mac->type == e1000_i350 && hw->bus.func == 0) {
			/* If present, re-initialize the external thermal sensor
			 * interface.
			 */
			if (adapter->ets)
				mac->ops.init_thermal_sensor_thresh(hw);
		}
	}
#endif
J
Jeff Kirsher 已提交
2009
	/* Re-establish EEE setting */
2010 2011 2012 2013 2014
	if (hw->phy.media_type == e1000_media_type_copper) {
		switch (mac->type) {
		case e1000_i350:
		case e1000_i210:
		case e1000_i211:
2015
			igb_set_eee_i350(hw, true, true);
2016 2017
			break;
		case e1000_i354:
2018
			igb_set_eee_i354(hw, true, true);
2019 2020 2021 2022 2023
			break;
		default:
			break;
		}
	}
2024 2025 2026
	if (!netif_running(adapter->netdev))
		igb_power_down_link(adapter);

2027 2028 2029 2030 2031
	igb_update_mng_vlan(adapter);

	/* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
	wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);

2032
	/* Re-enable PTP, where applicable. */
2033 2034
	if (adapter->ptp_flags & IGB_PTP_ENABLED)
		igb_ptp_reset(adapter);
2035

2036
	igb_get_phy_info(hw);
2037 2038
}

2039 2040
static netdev_features_t igb_fix_features(struct net_device *netdev,
	netdev_features_t features)
J
Jiri Pirko 已提交
2041
{
2042 2043
	/* Since there is no support for separate Rx/Tx vlan accel
	 * enable/disable make sure Tx flag is always in same state as Rx.
J
Jiri Pirko 已提交
2044
	 */
2045 2046
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		features |= NETIF_F_HW_VLAN_CTAG_TX;
J
Jiri Pirko 已提交
2047
	else
2048
		features &= ~NETIF_F_HW_VLAN_CTAG_TX;
J
Jiri Pirko 已提交
2049 2050 2051 2052

	return features;
}

2053 2054
static int igb_set_features(struct net_device *netdev,
	netdev_features_t features)
2055
{
2056
	netdev_features_t changed = netdev->features ^ features;
B
Ben Greear 已提交
2057
	struct igb_adapter *adapter = netdev_priv(netdev);
2058

2059
	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
J
Jiri Pirko 已提交
2060 2061
		igb_vlan_mode(netdev, features);

2062
	if (!(changed & (NETIF_F_RXALL | NETIF_F_NTUPLE)))
B
Ben Greear 已提交
2063 2064
		return 0;

2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	if (!(features & NETIF_F_NTUPLE)) {
		struct hlist_node *node2;
		struct igb_nfc_filter *rule;

		spin_lock(&adapter->nfc_lock);
		hlist_for_each_entry_safe(rule, node2,
					  &adapter->nfc_filter_list, nfc_node) {
			igb_erase_filter(adapter, rule);
			hlist_del(&rule->nfc_node);
			kfree(rule);
		}
		spin_unlock(&adapter->nfc_lock);
		adapter->nfc_filter_count = 0;
	}

B
Ben Greear 已提交
2080 2081 2082 2083 2084 2085 2086
	netdev->features = features;

	if (netif_running(netdev))
		igb_reinit_locked(adapter);
	else
		igb_reset(adapter);

2087 2088 2089
	return 0;
}

2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
static int igb_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
			   struct net_device *dev,
			   const unsigned char *addr, u16 vid,
			   u16 flags)
{
	/* guarantee we can provide a unique filter for the unicast address */
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
		struct igb_adapter *adapter = netdev_priv(dev);
		struct e1000_hw *hw = &adapter->hw;
		int vfn = adapter->vfs_allocated_count;
		int rar_entries = hw->mac.rar_entry_count - (vfn + 1);

		if (netdev_uc_count(dev) >= rar_entries)
			return -ENOMEM;
	}

	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
#define IGB_MAX_MAC_HDR_LEN	127
#define IGB_MAX_NETWORK_HDR_LEN	511

static netdev_features_t
igb_features_check(struct sk_buff *skb, struct net_device *dev,
		   netdev_features_t features)
{
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IGB_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IGB_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;

	return features;
}

S
Stephen Hemminger 已提交
2143
static const struct net_device_ops igb_netdev_ops = {
2144
	.ndo_open		= igb_open,
S
Stephen Hemminger 已提交
2145
	.ndo_stop		= igb_close,
2146
	.ndo_start_xmit		= igb_xmit_frame,
E
Eric Dumazet 已提交
2147
	.ndo_get_stats64	= igb_get_stats64,
2148
	.ndo_set_rx_mode	= igb_set_rx_mode,
S
Stephen Hemminger 已提交
2149 2150 2151 2152 2153 2154 2155
	.ndo_set_mac_address	= igb_set_mac,
	.ndo_change_mtu		= igb_change_mtu,
	.ndo_do_ioctl		= igb_ioctl,
	.ndo_tx_timeout		= igb_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_vlan_rx_add_vid	= igb_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= igb_vlan_rx_kill_vid,
2156 2157
	.ndo_set_vf_mac		= igb_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= igb_ndo_set_vf_vlan,
2158
	.ndo_set_vf_rate	= igb_ndo_set_vf_bw,
L
Lior Levy 已提交
2159
	.ndo_set_vf_spoofchk	= igb_ndo_set_vf_spoofchk,
2160
	.ndo_get_vf_config	= igb_ndo_get_vf_config,
S
Stephen Hemminger 已提交
2161 2162 2163
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= igb_netpoll,
#endif
J
Jiri Pirko 已提交
2164 2165
	.ndo_fix_features	= igb_fix_features,
	.ndo_set_features	= igb_set_features,
2166
	.ndo_fdb_add		= igb_ndo_fdb_add,
2167
	.ndo_features_check	= igb_features_check,
S
Stephen Hemminger 已提交
2168 2169
};

2170 2171 2172 2173 2174 2175 2176
/**
 * igb_set_fw_version - Configure version string for ethtool
 * @adapter: adapter struct
 **/
void igb_set_fw_version(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
2177 2178 2179 2180 2181
	struct e1000_fw_version fw;

	igb_get_fw_version(hw, &fw);

	switch (hw->mac.type) {
2182
	case e1000_i210:
2183
	case e1000_i211:
2184 2185 2186 2187 2188 2189 2190 2191 2192
		if (!(igb_get_flash_presence_i210(hw))) {
			snprintf(adapter->fw_version,
				 sizeof(adapter->fw_version),
				 "%2d.%2d-%d",
				 fw.invm_major, fw.invm_minor,
				 fw.invm_img_type);
			break;
		}
		/* fall through */
2193 2194 2195 2196 2197 2198 2199 2200 2201
	default:
		/* if option is rom valid, display its version too */
		if (fw.or_valid) {
			snprintf(adapter->fw_version,
				 sizeof(adapter->fw_version),
				 "%d.%d, 0x%08x, %d.%d.%d",
				 fw.eep_major, fw.eep_minor, fw.etrack_id,
				 fw.or_major, fw.or_build, fw.or_patch);
		/* no option rom */
2202
		} else if (fw.etrack_id != 0X0000) {
2203
			snprintf(adapter->fw_version,
2204 2205 2206 2207 2208 2209 2210 2211
			    sizeof(adapter->fw_version),
			    "%d.%d, 0x%08x",
			    fw.eep_major, fw.eep_minor, fw.etrack_id);
		} else {
		snprintf(adapter->fw_version,
		    sizeof(adapter->fw_version),
		    "%d.%d.%d",
		    fw.eep_major, fw.eep_minor, fw.eep_build);
2212 2213
		}
		break;
2214 2215 2216
	}
}

2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
/**
 * igb_init_mas - init Media Autosense feature if enabled in the NVM
 *
 * @adapter: adapter struct
 **/
static void igb_init_mas(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u16 eeprom_data;

	hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
	switch (hw->bus.func) {
	case E1000_FUNC_0:
		if (eeprom_data & IGB_MAS_ENABLE_0) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	case E1000_FUNC_1:
		if (eeprom_data & IGB_MAS_ENABLE_1) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	case E1000_FUNC_2:
		if (eeprom_data & IGB_MAS_ENABLE_2) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	case E1000_FUNC_3:
		if (eeprom_data & IGB_MAS_ENABLE_3) {
			adapter->flags |= IGB_FLAG_MAS_ENABLE;
			netdev_info(adapter->netdev,
				"MAS: Enabling Media Autosense for port %d\n",
				hw->bus.func);
		}
		break;
	default:
		/* Shouldn't get here */
		netdev_err(adapter->netdev,
			"MAS: Invalid port configuration, returning\n");
		break;
	}
}

2269 2270
/**
 *  igb_init_i2c - Init I2C interface
C
Carolyn Wyborny 已提交
2271
 *  @adapter: pointer to adapter structure
2272
 **/
C
Carolyn Wyborny 已提交
2273 2274
static s32 igb_init_i2c(struct igb_adapter *adapter)
{
T
Todd Fujinaka 已提交
2275
	s32 status = 0;
C
Carolyn Wyborny 已提交
2276 2277 2278

	/* I2C interface supported on i350 devices */
	if (adapter->hw.mac.type != e1000_i350)
T
Todd Fujinaka 已提交
2279
		return 0;
C
Carolyn Wyborny 已提交
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295

	/* Initialize the i2c bus which is controlled by the registers.
	 * This bus will use the i2c_algo_bit structue that implements
	 * the protocol through toggling of the 4 bits in the register.
	 */
	adapter->i2c_adap.owner = THIS_MODULE;
	adapter->i2c_algo = igb_i2c_algo;
	adapter->i2c_algo.data = adapter;
	adapter->i2c_adap.algo_data = &adapter->i2c_algo;
	adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
	strlcpy(adapter->i2c_adap.name, "igb BB",
		sizeof(adapter->i2c_adap.name));
	status = i2c_bit_add_bus(&adapter->i2c_adap);
	return status;
}

2296
/**
2297 2298 2299
 *  igb_probe - Device Initialization Routine
 *  @pdev: PCI device information struct
 *  @ent: entry in igb_pci_tbl
2300
 *
2301
 *  Returns 0 on success, negative on failure
2302
 *
2303 2304 2305
 *  igb_probe initializes an adapter identified by a pci_dev structure.
 *  The OS initialization, configuring of the adapter private structure,
 *  and a hardware reset occur.
2306
 **/
2307
static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
2308 2309 2310 2311
{
	struct net_device *netdev;
	struct igb_adapter *adapter;
	struct e1000_hw *hw;
2312
	u16 eeprom_data = 0;
2313
	s32 ret_val;
2314
	static int global_quad_port_a; /* global quad port a indication */
2315
	const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
2316
	int err, pci_using_dac;
2317
	u8 part_str[E1000_PBANUM_LENGTH];
2318

2319 2320 2321 2322 2323
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
2324
			pci_name(pdev), pdev->vendor, pdev->device);
2325 2326 2327
		return -EINVAL;
	}

2328
	err = pci_enable_device_mem(pdev);
2329 2330 2331 2332
	if (err)
		return err;

	pci_using_dac = 0;
2333
	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
2334
	if (!err) {
2335
		pci_using_dac = 1;
2336
	} else {
2337
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2338
		if (err) {
2339 2340 2341
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
2342 2343 2344
		}
	}

2345
	err = pci_request_mem_regions(pdev, igb_driver_name);
2346 2347 2348
	if (err)
		goto err_pci_reg;

2349
	pci_enable_pcie_error_reporting(pdev);
2350

2351
	pci_set_master(pdev);
2352
	pci_save_state(pdev);
2353 2354

	err = -ENOMEM;
2355
	netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
2356
				   IGB_MAX_TX_QUEUES);
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
	if (!netdev)
		goto err_alloc_etherdev;

	SET_NETDEV_DEV(netdev, &pdev->dev);

	pci_set_drvdata(pdev, netdev);
	adapter = netdev_priv(netdev);
	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
2368
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
2369 2370

	err = -EIO;
J
Jarod Wilson 已提交
2371 2372
	adapter->io_addr = pci_iomap(pdev, 0, 0);
	if (!adapter->io_addr)
2373
		goto err_ioremap;
J
Jarod Wilson 已提交
2374 2375
	/* hw->hw_addr can be altered, we'll use adapter->io_addr for unmap */
	hw->hw_addr = adapter->io_addr;
2376

S
Stephen Hemminger 已提交
2377
	netdev->netdev_ops = &igb_netdev_ops;
2378 2379 2380 2381 2382
	igb_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;

	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);

2383 2384
	netdev->mem_start = pci_resource_start(pdev, 0);
	netdev->mem_end = pci_resource_end(pdev, 0);
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399

	/* PCI config space info */
	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

	/* Copy the default MAC, PHY and NVM function pointers */
	memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
	memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
	memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
	/* Initialize skew-specific constants */
	err = ei->get_invariants(hw);
	if (err)
2400
		goto err_sw_init;
2401

2402
	/* setup the private structure */
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	err = igb_sw_init(adapter);
	if (err)
		goto err_sw_init;

	igb_get_bus_info_pcie(hw);

	hw->phy.autoneg_wait_to_complete = false;

	/* Copper options */
	if (hw->phy.media_type == e1000_media_type_copper) {
		hw->phy.mdix = AUTO_ALL_MODES;
		hw->phy.disable_polarity_correction = false;
		hw->phy.ms_type = e1000_ms_hw_default;
	}

	if (igb_check_reset_block(hw))
		dev_info(&pdev->dev,
			"PHY reset is blocked due to SOL/IDER session.\n");

2422
	/* features is initialized to 0 in allocation, it might have bits
2423 2424 2425 2426 2427 2428 2429 2430
	 * set by igb_sw_init so we should use an or instead of an
	 * assignment.
	 */
	netdev->features |= NETIF_F_SG |
			    NETIF_F_TSO |
			    NETIF_F_TSO6 |
			    NETIF_F_RXHASH |
			    NETIF_F_RXCSUM |
2431
			    NETIF_F_HW_CSUM;
2432

2433 2434 2435
	if (hw->mac.type >= e1000_82576)
		netdev->features |= NETIF_F_SCTP_CRC;

2436 2437
#define IGB_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				  NETIF_F_GSO_GRE_CSUM | \
2438
				  NETIF_F_GSO_IPXIP4 | \
2439
				  NETIF_F_GSO_IPXIP6 | \
2440 2441 2442 2443 2444 2445
				  NETIF_F_GSO_UDP_TUNNEL | \
				  NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IGB_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL | IGB_GSO_PARTIAL_FEATURES;

2446
	/* copy netdev features into list of user selectable features */
2447 2448 2449 2450
	netdev->hw_features |= netdev->features |
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL;
2451

2452 2453 2454
	if (hw->mac.type >= e1000_i350)
		netdev->hw_features |= NETIF_F_NTUPLE;

2455 2456
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;
2457

2458
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
2459
	netdev->mpls_features |= NETIF_F_HW_CSUM;
2460
	netdev->hw_enc_features |= netdev->vlan_features;
2461

2462 2463 2464 2465
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
2466

2467
	netdev->priv_flags |= IFF_SUPP_NOFCS;
2468

2469 2470
	netdev->priv_flags |= IFF_UNICAST_FLT;

2471 2472 2473 2474
	/* MTU range: 68 - 9216 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = MAX_STD_JUMBO_FRAME_SIZE;

2475
	adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
2476 2477

	/* before reading the NVM, reset the controller to put the device in a
2478 2479
	 * known good starting state
	 */
2480 2481
	hw->mac.ops.reset_hw(hw);

2482 2483
	/* make sure the NVM is good , i211/i210 parts can have special NVM
	 * that doesn't contain a checksum
2484
	 */
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	switch (hw->mac.type) {
	case e1000_i210:
	case e1000_i211:
		if (igb_get_flash_presence_i210(hw)) {
			if (hw->nvm.ops.validate(hw) < 0) {
				dev_err(&pdev->dev,
					"The NVM Checksum Is Not Valid\n");
				err = -EIO;
				goto err_eeprom;
			}
		}
		break;
	default:
2498 2499 2500 2501 2502
		if (hw->nvm.ops.validate(hw) < 0) {
			dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
			err = -EIO;
			goto err_eeprom;
		}
2503
		break;
2504 2505
	}

2506 2507 2508 2509 2510
	if (eth_platform_get_mac_address(&pdev->dev, hw->mac.addr)) {
		/* copy the MAC address out of the NVM */
		if (hw->mac.ops.read_mac_addr(hw))
			dev_err(&pdev->dev, "NVM Read Error\n");
	}
2511 2512 2513

	memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);

2514
	if (!is_valid_ether_addr(netdev->dev_addr)) {
2515 2516 2517 2518 2519
		dev_err(&pdev->dev, "Invalid MAC Address\n");
		err = -EIO;
		goto err_eeprom;
	}

2520 2521 2522
	/* get firmware version for ethtool -i */
	igb_set_fw_version(adapter);

2523 2524 2525 2526 2527 2528
	/* configure RXPBSIZE and TXPBSIZE */
	if (hw->mac.type == e1000_i210) {
		wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
		wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
	}

2529
	setup_timer(&adapter->watchdog_timer, igb_watchdog,
2530
		    (unsigned long) adapter);
2531
	setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
2532
		    (unsigned long) adapter);
2533 2534 2535 2536

	INIT_WORK(&adapter->reset_task, igb_reset_task);
	INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);

2537
	/* Initialize link properties that are user-changeable */
2538 2539 2540 2541
	adapter->fc_autoneg = true;
	hw->mac.autoneg = true;
	hw->phy.autoneg_advertised = 0x2f;

2542 2543
	hw->fc.requested_mode = e1000_fc_default;
	hw->fc.current_mode = e1000_fc_default;
2544 2545 2546

	igb_validate_mdi_setting(hw);

2547
	/* By default, support wake on port A */
2548
	if (hw->bus.func == 0)
2549 2550 2551 2552
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;

	/* Check the NVM for wake support on non-port A ports */
	if (hw->mac.type >= e1000_82580)
2553
		hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
2554 2555
				 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
				 &eeprom_data);
2556 2557
	else if (hw->bus.func == 1)
		hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
2558

2559 2560
	if (eeprom_data & IGB_EEPROM_APME)
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2561 2562 2563

	/* now that we have the eeprom settings, apply the special cases where
	 * the eeprom may be wrong or the board simply won't support wake on
2564 2565
	 * lan on a particular port
	 */
2566 2567
	switch (pdev->device) {
	case E1000_DEV_ID_82575GB_QUAD_COPPER:
2568
		adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2569 2570
		break;
	case E1000_DEV_ID_82575EB_FIBER_SERDES:
A
Alexander Duyck 已提交
2571 2572
	case E1000_DEV_ID_82576_FIBER:
	case E1000_DEV_ID_82576_SERDES:
2573
		/* Wake events only supported on port A for dual fiber
2574 2575
		 * regardless of eeprom setting
		 */
2576
		if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
2577
			adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2578
		break;
2579
	case E1000_DEV_ID_82576_QUAD_COPPER:
2580
	case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
2581 2582
		/* if quad port adapter, disable WoL on all but port A */
		if (global_quad_port_a != 0)
2583
			adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2584 2585 2586 2587 2588 2589
		else
			adapter->flags |= IGB_FLAG_QUAD_PORT_A;
		/* Reset for multiple quad port adapters */
		if (++global_quad_port_a == 4)
			global_quad_port_a = 0;
		break;
2590 2591 2592 2593
	default:
		/* If the device can't wake, don't set software support */
		if (!device_can_wakeup(&adapter->pdev->dev))
			adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
2594 2595 2596
	}

	/* initialize the wol settings based on the eeprom settings */
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
	if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
		adapter->wol |= E1000_WUFC_MAG;

	/* Some vendors want WoL disabled by default, but still supported */
	if ((hw->mac.type == e1000_i350) &&
	    (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
		adapter->wol = 0;
	}

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	/* Some vendors want the ability to Use the EEPROM setting as
	 * enable/disable only, and not for capability
	 */
	if (((hw->mac.type == e1000_i350) ||
	     (hw->mac.type == e1000_i354)) &&
	    (pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)) {
		adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
		adapter->wol = 0;
	}
	if (hw->mac.type == e1000_i350) {
		if (((pdev->subsystem_device == 0x5001) ||
		     (pdev->subsystem_device == 0x5002)) &&
				(hw->bus.func == 0)) {
			adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
			adapter->wol = 0;
		}
		if (pdev->subsystem_device == 0x1F52)
			adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
	}

2627 2628
	device_set_wakeup_enable(&adapter->pdev->dev,
				 adapter->flags & IGB_FLAG_WOL_SUPPORTED);
2629 2630 2631 2632

	/* reset the hardware with the new settings */
	igb_reset(adapter);

C
Carolyn Wyborny 已提交
2633 2634 2635 2636 2637 2638 2639
	/* Init the I2C interface */
	err = igb_init_i2c(adapter);
	if (err) {
		dev_err(&pdev->dev, "failed to init i2c interface\n");
		goto err_eeprom;
	}

2640
	/* let the f/w know that the h/w is now under the control of the
2641 2642
	 * driver.
	 */
2643 2644 2645 2646 2647 2648 2649
	igb_get_hw_control(adapter);

	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

2650 2651 2652
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

2653
#ifdef CONFIG_IGB_DCA
2654
	if (dca_add_requester(&pdev->dev) == 0) {
2655
		adapter->flags |= IGB_FLAG_DCA_ENABLED;
J
Jeb Cramer 已提交
2656 2657 2658 2659
		dev_info(&pdev->dev, "DCA enabled\n");
		igb_setup_dca(adapter);
	}

P
Patrick Ohly 已提交
2660
#endif
2661 2662 2663 2664
#ifdef CONFIG_IGB_HWMON
	/* Initialize the thermal sensor on i350 devices. */
	if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
		u16 ets_word;
2665

2666
		/* Read the NVM to determine if this i350 device supports an
2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
		 * external thermal sensor.
		 */
		hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
		if (ets_word != 0x0000 && ets_word != 0xFFFF)
			adapter->ets = true;
		else
			adapter->ets = false;
		if (igb_sysfs_init(adapter))
			dev_err(&pdev->dev,
				"failed to allocate sysfs resources\n");
	} else {
		adapter->ets = false;
	}
#endif
2681 2682 2683 2684 2685
	/* Check if Media Autosense is enabled */
	adapter->ei = *ei;
	if (hw->dev_spec._82575.mas_capable)
		igb_init_mas(adapter);

A
Anders Berggren 已提交
2686
	/* do hw tstamp init after resetting */
2687
	igb_ptp_init(adapter);
A
Anders Berggren 已提交
2688

2689
	dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	/* print bus type/speed/width info, not applicable to i354 */
	if (hw->mac.type != e1000_i354) {
		dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
			 netdev->name,
			 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
			  (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
			   "unknown"),
			 ((hw->bus.width == e1000_bus_width_pcie_x4) ?
			  "Width x4" :
			  (hw->bus.width == e1000_bus_width_pcie_x2) ?
			  "Width x2" :
			  (hw->bus.width == e1000_bus_width_pcie_x1) ?
			  "Width x1" : "unknown"), netdev->dev_addr);
	}
2704

2705 2706 2707 2708 2709 2710 2711 2712
	if ((hw->mac.type >= e1000_i210 ||
	     igb_get_flash_presence_i210(hw))) {
		ret_val = igb_read_part_string(hw, part_str,
					       E1000_PBANUM_LENGTH);
	} else {
		ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
	}

2713 2714 2715
	if (ret_val)
		strcpy(part_str, "Unknown");
	dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
2716 2717
	dev_info(&pdev->dev,
		"Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2718
		(adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
2719
		(adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
2720
		adapter->num_rx_queues, adapter->num_tx_queues);
2721 2722 2723 2724 2725 2726
	if (hw->phy.media_type == e1000_media_type_copper) {
		switch (hw->mac.type) {
		case e1000_i350:
		case e1000_i210:
		case e1000_i211:
			/* Enable EEE for internal copper PHY devices */
2727
			err = igb_set_eee_i350(hw, true, true);
2728 2729 2730 2731 2732 2733 2734 2735
			if ((!err) &&
			    (!hw->dev_spec._82575.eee_disable)) {
				adapter->eee_advert =
					MDIO_EEE_100TX | MDIO_EEE_1000T;
				adapter->flags |= IGB_FLAG_EEE;
			}
			break;
		case e1000_i354:
2736
			if ((rd32(E1000_CTRL_EXT) &
2737
			    E1000_CTRL_EXT_LINK_MODE_SGMII)) {
2738
				err = igb_set_eee_i354(hw, true, true);
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
				if ((!err) &&
					(!hw->dev_spec._82575.eee_disable)) {
					adapter->eee_advert =
					   MDIO_EEE_100TX | MDIO_EEE_1000T;
					adapter->flags |= IGB_FLAG_EEE;
				}
			}
			break;
		default:
			break;
2749
		}
2750
	}
Y
Yan, Zheng 已提交
2751
	pm_runtime_put_noidle(&pdev->dev);
2752 2753 2754 2755
	return 0;

err_register:
	igb_release_hw_control(adapter);
C
Carolyn Wyborny 已提交
2756
	memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
2757 2758
err_eeprom:
	if (!igb_check_reset_block(hw))
2759
		igb_reset_phy(hw);
2760 2761 2762 2763

	if (hw->flash_address)
		iounmap(hw->flash_address);
err_sw_init:
J
Jia-Ju Bai 已提交
2764
	kfree(adapter->shadow_vfta);
2765
	igb_clear_interrupt_scheme(adapter);
2766 2767 2768
#ifdef CONFIG_PCI_IOV
	igb_disable_sriov(pdev);
#endif
J
Jarod Wilson 已提交
2769
	pci_iounmap(pdev, adapter->io_addr);
2770 2771 2772
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
2773
	pci_release_mem_regions(pdev);
2774 2775 2776 2777 2778 2779
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

2780
#ifdef CONFIG_PCI_IOV
2781
static int igb_disable_sriov(struct pci_dev *pdev)
2782 2783 2784 2785 2786 2787 2788 2789
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;

	/* reclaim resources allocated to VFs */
	if (adapter->vf_data) {
		/* disable iov and allow time for transactions to clear */
2790
		if (pci_vfs_assigned(pdev)) {
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
			dev_warn(&pdev->dev,
				 "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
			return -EPERM;
		} else {
			pci_disable_sriov(pdev);
			msleep(500);
		}

		kfree(adapter->vf_data);
		adapter->vf_data = NULL;
		adapter->vfs_allocated_count = 0;
		wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
		wrfl();
		msleep(100);
		dev_info(&pdev->dev, "IOV Disabled\n");

		/* Re-enable DMA Coalescing flag since IOV is turned off */
		adapter->flags |= IGB_FLAG_DMAC;
	}

	return 0;
}

static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	int old_vfs = pci_num_vf(pdev);
	int err = 0;
	int i;

2822
	if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
2823 2824 2825
		err = -EPERM;
		goto out;
	}
2826 2827 2828
	if (!num_vfs)
		goto out;

2829 2830 2831 2832 2833 2834
	if (old_vfs) {
		dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
			 old_vfs, max_vfs);
		adapter->vfs_allocated_count = old_vfs;
	} else
		adapter->vfs_allocated_count = num_vfs;
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847

	adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
				sizeof(struct vf_data_storage), GFP_KERNEL);

	/* if allocation failed then we do not support SR-IOV */
	if (!adapter->vf_data) {
		adapter->vfs_allocated_count = 0;
		dev_err(&pdev->dev,
			"Unable to allocate memory for VF Data Storage\n");
		err = -ENOMEM;
		goto out;
	}

2848 2849 2850 2851 2852 2853
	/* only call pci_enable_sriov() if no VFs are allocated already */
	if (!old_vfs) {
		err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
		if (err)
			goto err_out;
	}
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
	dev_info(&pdev->dev, "%d VFs allocated\n",
		 adapter->vfs_allocated_count);
	for (i = 0; i < adapter->vfs_allocated_count; i++)
		igb_vf_configure(adapter, i);

	/* DMA Coalescing is not supported in IOV mode. */
	adapter->flags &= ~IGB_FLAG_DMAC;
	goto out;

err_out:
	kfree(adapter->vf_data);
	adapter->vf_data = NULL;
	adapter->vfs_allocated_count = 0;
out:
	return err;
}

#endif
2872
/**
C
Carolyn Wyborny 已提交
2873 2874
 *  igb_remove_i2c - Cleanup  I2C interface
 *  @adapter: pointer to adapter structure
2875
 **/
C
Carolyn Wyborny 已提交
2876 2877 2878 2879 2880 2881
static void igb_remove_i2c(struct igb_adapter *adapter)
{
	/* free the adapter bus structure */
	i2c_del_adapter(&adapter->i2c_adap);
}

2882
/**
2883 2884
 *  igb_remove - Device Removal Routine
 *  @pdev: PCI device information struct
2885
 *
2886 2887 2888 2889
 *  igb_remove is called by the PCI subsystem to alert the driver
 *  that it should release a PCI device.  The could be caused by a
 *  Hot-Plug event, or because the driver is going to be removed from
 *  memory.
2890
 **/
2891
static void igb_remove(struct pci_dev *pdev)
2892 2893 2894
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
J
Jeb Cramer 已提交
2895
	struct e1000_hw *hw = &adapter->hw;
2896

Y
Yan, Zheng 已提交
2897
	pm_runtime_get_noresume(&pdev->dev);
2898 2899 2900
#ifdef CONFIG_IGB_HWMON
	igb_sysfs_exit(adapter);
#endif
C
Carolyn Wyborny 已提交
2901
	igb_remove_i2c(adapter);
2902
	igb_ptp_stop(adapter);
2903
	/* The watchdog timer may be rescheduled, so explicitly
2904 2905
	 * disable watchdog from being rescheduled.
	 */
2906 2907 2908 2909
	set_bit(__IGB_DOWN, &adapter->state);
	del_timer_sync(&adapter->watchdog_timer);
	del_timer_sync(&adapter->phy_info_timer);

2910 2911
	cancel_work_sync(&adapter->reset_task);
	cancel_work_sync(&adapter->watchdog_task);
2912

2913
#ifdef CONFIG_IGB_DCA
2914
	if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
J
Jeb Cramer 已提交
2915 2916
		dev_info(&pdev->dev, "DCA disabled\n");
		dca_remove_requester(&pdev->dev);
2917
		adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
A
Alexander Duyck 已提交
2918
		wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
J
Jeb Cramer 已提交
2919 2920 2921
	}
#endif

2922
	/* Release control of h/w to f/w.  If f/w is AMT enabled, this
2923 2924
	 * would have already happened in close and is redundant.
	 */
2925 2926
	igb_release_hw_control(adapter);

2927
#ifdef CONFIG_PCI_IOV
2928
	igb_disable_sriov(pdev);
2929
#endif
2930

2931 2932 2933 2934
	unregister_netdev(netdev);

	igb_clear_interrupt_scheme(adapter);

J
Jarod Wilson 已提交
2935
	pci_iounmap(pdev, adapter->io_addr);
2936 2937
	if (hw->flash_address)
		iounmap(hw->flash_address);
2938
	pci_release_mem_regions(pdev);
2939

2940
	kfree(adapter->shadow_vfta);
2941 2942
	free_netdev(netdev);

2943
	pci_disable_pcie_error_reporting(pdev);
2944

2945 2946 2947
	pci_disable_device(pdev);
}

2948
/**
2949 2950
 *  igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
 *  @adapter: board private structure to initialize
2951
 *
2952 2953 2954 2955
 *  This function initializes the vf specific data storage and then attempts to
 *  allocate the VFs.  The reason for ordering it this way is because it is much
 *  mor expensive time wise to disable SR-IOV than it is to allocate and free
 *  the memory for the VFs.
2956
 **/
2957
static void igb_probe_vfs(struct igb_adapter *adapter)
2958 2959 2960
{
#ifdef CONFIG_PCI_IOV
	struct pci_dev *pdev = adapter->pdev;
2961
	struct e1000_hw *hw = &adapter->hw;
2962

2963 2964 2965 2966
	/* Virtualization features not supported on i210 family. */
	if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
		return;

2967 2968 2969 2970 2971 2972 2973
	/* Of the below we really only want the effect of getting
	 * IGB_FLAG_HAS_MSIX set (if available), without which
	 * igb_enable_sriov() has no effect.
	 */
	igb_set_interrupt_capability(adapter, true);
	igb_reset_interrupt_capability(adapter);

2974
	pci_sriov_set_totalvfs(pdev, 7);
2975
	igb_enable_sriov(pdev, max_vfs);
2976

2977 2978 2979
#endif /* CONFIG_PCI_IOV */
}

2980
static void igb_init_queue_configuration(struct igb_adapter *adapter)
2981 2982
{
	struct e1000_hw *hw = &adapter->hw;
2983
	u32 max_rss_queues;
2984

2985
	/* Determine the maximum number of RSS queues supported. */
2986
	switch (hw->mac.type) {
2987 2988 2989 2990
	case e1000_i211:
		max_rss_queues = IGB_MAX_RX_QUEUES_I211;
		break;
	case e1000_82575:
2991
	case e1000_i210:
2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007
		max_rss_queues = IGB_MAX_RX_QUEUES_82575;
		break;
	case e1000_i350:
		/* I350 cannot do RSS and SR-IOV at the same time */
		if (!!adapter->vfs_allocated_count) {
			max_rss_queues = 1;
			break;
		}
		/* fall through */
	case e1000_82576:
		if (!!adapter->vfs_allocated_count) {
			max_rss_queues = 2;
			break;
		}
		/* fall through */
	case e1000_82580:
3008
	case e1000_i354:
3009 3010
	default:
		max_rss_queues = IGB_MAX_RX_QUEUES;
3011
		break;
3012 3013 3014 3015
	}

	adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());

3016 3017 3018 3019 3020 3021 3022 3023
	igb_set_flag_queue_pairs(adapter, max_rss_queues);
}

void igb_set_flag_queue_pairs(struct igb_adapter *adapter,
			      const u32 max_rss_queues)
{
	struct e1000_hw *hw = &adapter->hw;

3024 3025 3026
	/* Determine if we need to pair queues. */
	switch (hw->mac.type) {
	case e1000_82575:
3027
	case e1000_i211:
3028
		/* Device supports enough interrupts without queue pairing. */
3029
		break;
3030 3031 3032
	case e1000_82576:
	case e1000_82580:
	case e1000_i350:
3033
	case e1000_i354:
3034
	case e1000_i210:
3035
	default:
3036
		/* If rss_queues > half of max_rss_queues, pair the queues in
3037 3038 3039 3040
		 * order to conserve interrupts due to limited supply.
		 */
		if (adapter->rss_queues > (max_rss_queues / 2))
			adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
3041 3042
		else
			adapter->flags &= ~IGB_FLAG_QUEUE_PAIRS;
3043 3044
		break;
	}
3045 3046 3047
}

/**
3048 3049
 *  igb_sw_init - Initialize general software structures (struct igb_adapter)
 *  @adapter: board private structure to initialize
3050
 *
3051 3052 3053
 *  igb_sw_init initializes the Adapter private data structure.
 *  Fields are initialized based on PCI device information and
 *  OS network device settings (MTU size).
3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
 **/
static int igb_sw_init(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	struct pci_dev *pdev = adapter->pdev;

	pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);

	/* set default ring sizes */
	adapter->tx_ring_count = IGB_DEFAULT_TXD;
	adapter->rx_ring_count = IGB_DEFAULT_RXD;

	/* set default ITR values */
	adapter->rx_itr_setting = IGB_DEFAULT_ITR;
	adapter->tx_itr_setting = IGB_DEFAULT_ITR;

	/* set default work limits */
	adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;

	adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
				  VLAN_HLEN;
	adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;

3078
	spin_lock_init(&adapter->nfc_lock);
3079 3080 3081 3082 3083 3084 3085 3086
	spin_lock_init(&adapter->stats64_lock);
#ifdef CONFIG_PCI_IOV
	switch (hw->mac.type) {
	case e1000_82576:
	case e1000_i350:
		if (max_vfs > 7) {
			dev_warn(&pdev->dev,
				 "Maximum of 7 VFs per PF, using max\n");
3087
			max_vfs = adapter->vfs_allocated_count = 7;
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
		} else
			adapter->vfs_allocated_count = max_vfs;
		if (adapter->vfs_allocated_count)
			dev_warn(&pdev->dev,
				 "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
		break;
	default:
		break;
	}
#endif /* CONFIG_PCI_IOV */

3099 3100 3101
	/* Assume MSI-X interrupts, will be checked during IRQ allocation */
	adapter->flags |= IGB_FLAG_HAS_MSIX;

3102 3103
	igb_probe_vfs(adapter);

3104
	igb_init_queue_configuration(adapter);
3105

3106
	/* Setup and initialize a copy of the hw vlan table array */
3107 3108
	adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
				       GFP_ATOMIC);
3109

3110
	/* This call may decrease the number of queues */
3111
	if (igb_init_interrupt_scheme(adapter, true)) {
3112 3113 3114 3115 3116 3117 3118
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
	}

	/* Explicitly disable IRQ since the NIC can be in any state. */
	igb_irq_disable(adapter);

3119
	if (hw->mac.type >= e1000_i350)
3120 3121
		adapter->flags &= ~IGB_FLAG_DMAC;

3122 3123 3124 3125 3126
	set_bit(__IGB_DOWN, &adapter->state);
	return 0;
}

/**
3127 3128
 *  igb_open - Called when a network interface is made active
 *  @netdev: network interface device structure
3129
 *
3130
 *  Returns 0 on success, negative value on failure
3131
 *
3132 3133 3134 3135 3136
 *  The open entry point is called when a network interface is made
 *  active by the system (IFF_UP).  At this point all resources needed
 *  for transmit and receive operations are allocated, the interrupt
 *  handler is registered with the OS, the watchdog timer is started,
 *  and the stack is notified that the interface is ready.
3137
 **/
Y
Yan, Zheng 已提交
3138
static int __igb_open(struct net_device *netdev, bool resuming)
3139 3140 3141
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
Y
Yan, Zheng 已提交
3142
	struct pci_dev *pdev = adapter->pdev;
3143 3144 3145 3146
	int err;
	int i;

	/* disallow open during test */
Y
Yan, Zheng 已提交
3147 3148
	if (test_bit(__IGB_TESTING, &adapter->state)) {
		WARN_ON(resuming);
3149
		return -EBUSY;
Y
Yan, Zheng 已提交
3150 3151 3152 3153
	}

	if (!resuming)
		pm_runtime_get_sync(&pdev->dev);
3154

3155 3156
	netif_carrier_off(netdev);

3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
	/* allocate transmit descriptors */
	err = igb_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = igb_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

3167
	igb_power_up_link(adapter);
3168 3169 3170 3171

	/* before we allocate an interrupt, we must be ready to handle it.
	 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
	 * as soon as we call pci_request_irq, so we have to setup our
3172 3173
	 * clean_rx handler before we do so.
	 */
3174 3175 3176 3177 3178 3179
	igb_configure(adapter);

	err = igb_request_irq(adapter);
	if (err)
		goto err_req_irq;

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	/* Notify the stack of the actual queue counts. */
	err = netif_set_real_num_tx_queues(adapter->netdev,
					   adapter->num_tx_queues);
	if (err)
		goto err_set_queues;

	err = netif_set_real_num_rx_queues(adapter->netdev,
					   adapter->num_rx_queues);
	if (err)
		goto err_set_queues;

3191 3192 3193
	/* From here on the code is the same as igb_up() */
	clear_bit(__IGB_DOWN, &adapter->state);

3194 3195
	for (i = 0; i < adapter->num_q_vectors; i++)
		napi_enable(&(adapter->q_vector[i]->napi));
3196 3197 3198

	/* Clear any pending interrupts. */
	rd32(E1000_ICR);
P
PJ Waskiewicz 已提交
3199 3200 3201

	igb_irq_enable(adapter);

3202 3203 3204
	/* notify VFs that reset has been completed */
	if (adapter->vfs_allocated_count) {
		u32 reg_data = rd32(E1000_CTRL_EXT);
3205

3206 3207 3208 3209
		reg_data |= E1000_CTRL_EXT_PFRSTD;
		wr32(E1000_CTRL_EXT, reg_data);
	}

3210 3211
	netif_tx_start_all_queues(netdev);

Y
Yan, Zheng 已提交
3212 3213 3214
	if (!resuming)
		pm_runtime_put(&pdev->dev);

3215 3216 3217
	/* start the watchdog. */
	hw->mac.get_link_status = 1;
	schedule_work(&adapter->watchdog_task);
3218 3219 3220

	return 0;

3221 3222
err_set_queues:
	igb_free_irq(adapter);
3223 3224
err_req_irq:
	igb_release_hw_control(adapter);
3225
	igb_power_down_link(adapter);
3226 3227 3228 3229 3230
	igb_free_all_rx_resources(adapter);
err_setup_rx:
	igb_free_all_tx_resources(adapter);
err_setup_tx:
	igb_reset(adapter);
Y
Yan, Zheng 已提交
3231 3232
	if (!resuming)
		pm_runtime_put(&pdev->dev);
3233 3234 3235 3236

	return err;
}

3237
int igb_open(struct net_device *netdev)
Y
Yan, Zheng 已提交
3238 3239 3240 3241
{
	return __igb_open(netdev, false);
}

3242
/**
3243 3244
 *  igb_close - Disables a network interface
 *  @netdev: network interface device structure
3245
 *
3246
 *  Returns 0, this is not allowed to fail
3247
 *
3248 3249 3250 3251
 *  The close entry point is called when an interface is de-activated
 *  by the OS.  The hardware is still under the driver's control, but
 *  needs to be disabled.  A global MAC reset is issued to stop the
 *  hardware, and all transmit and receive resources are freed.
3252
 **/
Y
Yan, Zheng 已提交
3253
static int __igb_close(struct net_device *netdev, bool suspending)
3254 3255
{
	struct igb_adapter *adapter = netdev_priv(netdev);
Y
Yan, Zheng 已提交
3256
	struct pci_dev *pdev = adapter->pdev;
3257 3258 3259

	WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));

Y
Yan, Zheng 已提交
3260 3261 3262 3263
	if (!suspending)
		pm_runtime_get_sync(&pdev->dev);

	igb_down(adapter);
3264 3265
	igb_free_irq(adapter);

3266 3267
	igb_nfc_filter_exit(adapter);

3268 3269 3270
	igb_free_all_tx_resources(adapter);
	igb_free_all_rx_resources(adapter);

Y
Yan, Zheng 已提交
3271 3272
	if (!suspending)
		pm_runtime_put_sync(&pdev->dev);
3273 3274 3275
	return 0;
}

3276
int igb_close(struct net_device *netdev)
Y
Yan, Zheng 已提交
3277
{
3278 3279 3280
	if (netif_device_present(netdev))
		return __igb_close(netdev, false);
	return 0;
Y
Yan, Zheng 已提交
3281 3282
}

3283
/**
3284 3285
 *  igb_setup_tx_resources - allocate Tx resources (Descriptors)
 *  @tx_ring: tx descriptor ring (for a specific queue) to setup
3286
 *
3287
 *  Return 0 on success, negative on failure
3288
 **/
3289
int igb_setup_tx_resources(struct igb_ring *tx_ring)
3290
{
3291
	struct device *dev = tx_ring->dev;
3292 3293
	int size;

3294
	size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3295

3296
	tx_ring->tx_buffer_info = vmalloc(size);
3297
	if (!tx_ring->tx_buffer_info)
3298 3299 3300
		goto err;

	/* round up to nearest 4K */
3301
	tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
3302 3303
	tx_ring->size = ALIGN(tx_ring->size, 4096);

3304 3305
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
3306 3307 3308 3309 3310
	if (!tx_ring->desc)
		goto err;

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
3311

3312 3313 3314
	return 0;

err:
3315
	vfree(tx_ring->tx_buffer_info);
3316 3317
	tx_ring->tx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
3318 3319 3320 3321
	return -ENOMEM;
}

/**
3322 3323 3324
 *  igb_setup_all_tx_resources - wrapper to allocate Tx resources
 *				 (Descriptors) for all queues
 *  @adapter: board private structure
3325
 *
3326
 *  Return 0 on success, negative on failure
3327 3328 3329
 **/
static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
{
3330
	struct pci_dev *pdev = adapter->pdev;
3331 3332 3333
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
3334
		err = igb_setup_tx_resources(adapter->tx_ring[i]);
3335
		if (err) {
3336
			dev_err(&pdev->dev,
3337 3338
				"Allocation for Tx Queue %u failed\n", i);
			for (i--; i >= 0; i--)
3339
				igb_free_tx_resources(adapter->tx_ring[i]);
3340 3341 3342 3343 3344 3345 3346 3347
			break;
		}
	}

	return err;
}

/**
3348 3349
 *  igb_setup_tctl - configure the transmit control registers
 *  @adapter: Board private structure
3350
 **/
3351
void igb_setup_tctl(struct igb_adapter *adapter)
3352 3353 3354 3355
{
	struct e1000_hw *hw = &adapter->hw;
	u32 tctl;

3356 3357
	/* disable queue 0 which is enabled by default on 82575 and 82576 */
	wr32(E1000_TXDCTL(0), 0);
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372

	/* Program the Transmit Control Register */
	tctl = rd32(E1000_TCTL);
	tctl &= ~E1000_TCTL_CT;
	tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
		(E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);

	igb_config_collision_dist(hw);

	/* Enable transmits */
	tctl |= E1000_TCTL_EN;

	wr32(E1000_TCTL, tctl);
}

3373
/**
3374 3375 3376
 *  igb_configure_tx_ring - Configure transmit ring after Reset
 *  @adapter: board private structure
 *  @ring: tx ring to configure
3377
 *
3378
 *  Configure a transmit ring after a reset.
3379
 **/
3380
void igb_configure_tx_ring(struct igb_adapter *adapter,
3381
			   struct igb_ring *ring)
3382 3383
{
	struct e1000_hw *hw = &adapter->hw;
3384
	u32 txdctl = 0;
3385 3386 3387 3388
	u64 tdba = ring->dma;
	int reg_idx = ring->reg_idx;

	/* disable the queue */
3389
	wr32(E1000_TXDCTL(reg_idx), 0);
3390 3391 3392 3393
	wrfl();
	mdelay(10);

	wr32(E1000_TDLEN(reg_idx),
3394
	     ring->count * sizeof(union e1000_adv_tx_desc));
3395
	wr32(E1000_TDBAL(reg_idx),
3396
	     tdba & 0x00000000ffffffffULL);
3397 3398
	wr32(E1000_TDBAH(reg_idx), tdba >> 32);

3399
	ring->tail = adapter->io_addr + E1000_TDT(reg_idx);
3400
	wr32(E1000_TDH(reg_idx), 0);
3401
	writel(0, ring->tail);
3402 3403 3404 3405 3406

	txdctl |= IGB_TX_PTHRESH;
	txdctl |= IGB_TX_HTHRESH << 8;
	txdctl |= IGB_TX_WTHRESH << 16;

3407 3408 3409 3410
	/* reinitialize tx_buffer_info */
	memset(ring->tx_buffer_info, 0,
	       sizeof(struct igb_tx_buffer) * ring->count);

3411 3412 3413 3414 3415
	txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
	wr32(E1000_TXDCTL(reg_idx), txdctl);
}

/**
3416 3417
 *  igb_configure_tx - Configure transmit Unit after Reset
 *  @adapter: board private structure
3418
 *
3419
 *  Configure the Tx unit of the MAC after a reset.
3420 3421 3422 3423 3424 3425
 **/
static void igb_configure_tx(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
3426
		igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
3427 3428
}

3429
/**
3430 3431
 *  igb_setup_rx_resources - allocate Rx resources (Descriptors)
 *  @rx_ring: Rx descriptor ring (for a specific queue) to setup
3432
 *
3433
 *  Returns 0 on success, negative on failure
3434
 **/
3435
int igb_setup_rx_resources(struct igb_ring *rx_ring)
3436
{
3437
	struct device *dev = rx_ring->dev;
3438
	int size;
3439

3440
	size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3441

3442
	rx_ring->rx_buffer_info = vmalloc(size);
3443
	if (!rx_ring->rx_buffer_info)
3444 3445 3446
		goto err;

	/* Round up to nearest 4K */
3447
	rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
3448 3449
	rx_ring->size = ALIGN(rx_ring->size, 4096);

3450 3451
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);
3452 3453 3454
	if (!rx_ring->desc)
		goto err;

3455
	rx_ring->next_to_alloc = 0;
3456 3457 3458 3459 3460 3461
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

	return 0;

err:
3462 3463
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
3464
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
3465 3466 3467 3468
	return -ENOMEM;
}

/**
3469 3470 3471
 *  igb_setup_all_rx_resources - wrapper to allocate Rx resources
 *				 (Descriptors) for all queues
 *  @adapter: board private structure
3472
 *
3473
 *  Return 0 on success, negative on failure
3474 3475 3476
 **/
static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
{
3477
	struct pci_dev *pdev = adapter->pdev;
3478 3479 3480
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
3481
		err = igb_setup_rx_resources(adapter->rx_ring[i]);
3482
		if (err) {
3483
			dev_err(&pdev->dev,
3484 3485
				"Allocation for Rx Queue %u failed\n", i);
			for (i--; i >= 0; i--)
3486
				igb_free_rx_resources(adapter->rx_ring[i]);
3487 3488 3489 3490 3491 3492 3493
			break;
		}
	}

	return err;
}

3494
/**
3495 3496
 *  igb_setup_mrqc - configure the multiple receive queue control registers
 *  @adapter: Board private structure
3497 3498 3499 3500 3501
 **/
static void igb_setup_mrqc(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 mrqc, rxcsum;
3502
	u32 j, num_rx_queues;
3503
	u32 rss_key[10];
3504

3505
	netdev_rss_key_fill(rss_key, sizeof(rss_key));
3506
	for (j = 0; j < 10; j++)
3507
		wr32(E1000_RSSRK(j), rss_key[j]);
3508

3509
	num_rx_queues = adapter->rss_queues;
3510

3511 3512 3513
	switch (hw->mac.type) {
	case e1000_82576:
		/* 82576 supports 2 RSS queues for SR-IOV */
3514
		if (adapter->vfs_allocated_count)
3515
			num_rx_queues = 2;
3516 3517 3518
		break;
	default:
		break;
3519 3520
	}

3521 3522
	if (adapter->rss_indir_tbl_init != num_rx_queues) {
		for (j = 0; j < IGB_RETA_SIZE; j++)
3523 3524
			adapter->rss_indir_tbl[j] =
			(j * num_rx_queues) / IGB_RETA_SIZE;
3525
		adapter->rss_indir_tbl_init = num_rx_queues;
3526
	}
3527
	igb_write_rss_indir_tbl(adapter);
3528

3529
	/* Disable raw packet checksumming so that RSS hash is placed in
3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	 * descriptor on writeback.  No need to enable TCP/UDP/IP checksum
	 * offloads as they are enabled by default
	 */
	rxcsum = rd32(E1000_RXCSUM);
	rxcsum |= E1000_RXCSUM_PCSD;

	if (adapter->hw.mac.type >= e1000_82576)
		/* Enable Receive Checksum Offload for SCTP */
		rxcsum |= E1000_RXCSUM_CRCOFL;

	/* Don't need to set TUOFL or IPOFL, they default to 1 */
	wr32(E1000_RXCSUM, rxcsum);
3542

3543 3544 3545
	/* Generate RSS hash based on packet types, TCP/UDP
	 * port numbers and/or IPv4/v6 src and dst addresses
	 */
3546 3547 3548 3549 3550
	mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
	       E1000_MRQC_RSS_FIELD_IPV4_TCP |
	       E1000_MRQC_RSS_FIELD_IPV6 |
	       E1000_MRQC_RSS_FIELD_IPV6_TCP |
	       E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
3551

3552 3553 3554 3555 3556
	if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
		mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
	if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
		mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;

3557 3558
	/* If VMDq is enabled then we set the appropriate mode for that, else
	 * we default to RSS so that an RSS hash is calculated per packet even
3559 3560
	 * if we are only using one queue
	 */
3561 3562 3563 3564
	if (adapter->vfs_allocated_count) {
		if (hw->mac.type > e1000_82575) {
			/* Set the default pool for the PF's first queue */
			u32 vtctl = rd32(E1000_VT_CTL);
3565

3566 3567 3568 3569 3570 3571
			vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
				   E1000_VT_CTL_DISABLE_DEF_POOL);
			vtctl |= adapter->vfs_allocated_count <<
				E1000_VT_CTL_DEFAULT_POOL_SHIFT;
			wr32(E1000_VT_CTL, vtctl);
		}
3572
		if (adapter->rss_queues > 1)
3573
			mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_MQ;
3574
		else
3575
			mrqc |= E1000_MRQC_ENABLE_VMDQ;
3576
	} else {
3577
		if (hw->mac.type != e1000_i211)
3578
			mrqc |= E1000_MRQC_ENABLE_RSS_MQ;
3579 3580 3581 3582 3583 3584
	}
	igb_vmm_control(adapter);

	wr32(E1000_MRQC, mrqc);
}

3585
/**
3586 3587
 *  igb_setup_rctl - configure the receive control registers
 *  @adapter: Board private structure
3588
 **/
3589
void igb_setup_rctl(struct igb_adapter *adapter)
3590 3591 3592 3593 3594 3595 3596
{
	struct e1000_hw *hw = &adapter->hw;
	u32 rctl;

	rctl = rd32(E1000_RCTL);

	rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
3597
	rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
3598

3599
	rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
3600
		(hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
3601

3602
	/* enable stripping of CRC. It's unlikely this will break BMC
3603 3604
	 * redirection as it did with e1000. Newer features require
	 * that the HW strips the CRC.
3605
	 */
3606
	rctl |= E1000_RCTL_SECRC;
3607

3608
	/* disable store bad packets and clear size bits. */
3609
	rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
3610

3611
	/* enable LPE to allow for reception of jumbo frames */
A
Alexander Duyck 已提交
3612
	rctl |= E1000_RCTL_LPE;
3613

3614 3615
	/* disable queue 0 to prevent tail write w/o re-config */
	wr32(E1000_RXDCTL(0), 0);
3616

3617 3618 3619 3620 3621 3622 3623 3624 3625
	/* Attention!!!  For SR-IOV PF driver operations you must enable
	 * queue drop for all VF and PF queues to prevent head of line blocking
	 * if an un-trusted VF does not provide descriptors to hardware.
	 */
	if (adapter->vfs_allocated_count) {
		/* set all queue drop enable bits */
		wr32(E1000_QDE, ALL_QUEUES);
	}

B
Ben Greear 已提交
3626 3627 3628
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
3629 3630
		 * in e1000e_set_rx_mode
		 */
B
Ben Greear 已提交
3631 3632 3633 3634
		rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
			 E1000_RCTL_BAM | /* RX All Bcast Pkts */
			 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */

3635
		rctl &= ~(E1000_RCTL_DPF | /* Allow filtered pause */
B
Ben Greear 已提交
3636 3637 3638 3639 3640 3641
			  E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
		/* Do not mess with E1000_CTRL_VME, it affects transmit as well,
		 * and that breaks VLANs.
		 */
	}

3642 3643 3644
	wr32(E1000_RCTL, rctl);
}

3645
static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
3646
				   int vfn)
3647 3648 3649 3650
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr;

3651 3652
	if (size > MAX_JUMBO_FRAME_SIZE)
		size = MAX_JUMBO_FRAME_SIZE;
3653 3654 3655 3656 3657 3658 3659 3660 3661

	vmolr = rd32(E1000_VMOLR(vfn));
	vmolr &= ~E1000_VMOLR_RLPML_MASK;
	vmolr |= size | E1000_VMOLR_LPE;
	wr32(E1000_VMOLR(vfn), vmolr);

	return 0;
}

3662 3663
static inline void igb_set_vf_vlan_strip(struct igb_adapter *adapter,
					 int vfn, bool enable)
3664 3665
{
	struct e1000_hw *hw = &adapter->hw;
3666
	u32 val, reg;
3667

3668 3669
	if (hw->mac.type < e1000_82576)
		return;
3670

3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
	if (hw->mac.type == e1000_i350)
		reg = E1000_DVMOLR(vfn);
	else
		reg = E1000_VMOLR(vfn);

	val = rd32(reg);
	if (enable)
		val |= E1000_VMOLR_STRVLAN;
	else
		val &= ~(E1000_VMOLR_STRVLAN);
	wr32(reg, val);
3682 3683
}

3684 3685
static inline void igb_set_vmolr(struct igb_adapter *adapter,
				 int vfn, bool aupe)
3686 3687 3688 3689
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr;

3690
	/* This register exists only on 82576 and newer so if we are older then
3691 3692 3693 3694 3695 3696
	 * we should exit and do nothing
	 */
	if (hw->mac.type < e1000_82576)
		return;

	vmolr = rd32(E1000_VMOLR(vfn));
3697
	if (aupe)
3698
		vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
3699 3700
	else
		vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
3701 3702 3703 3704

	/* clear all bits that might not be set */
	vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);

3705
	if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
3706
		vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
3707
	/* for VMDq only allow the VFs and pool 0 to accept broadcast and
3708 3709 3710
	 * multicast packets
	 */
	if (vfn <= adapter->vfs_allocated_count)
3711
		vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
3712 3713 3714 3715

	wr32(E1000_VMOLR(vfn), vmolr);
}

3716
/**
3717 3718 3719
 *  igb_configure_rx_ring - Configure a receive ring after Reset
 *  @adapter: board private structure
 *  @ring: receive ring to be configured
3720
 *
3721
 *  Configure the Rx unit of the MAC after a reset.
3722
 **/
3723
void igb_configure_rx_ring(struct igb_adapter *adapter,
3724
			   struct igb_ring *ring)
3725 3726
{
	struct e1000_hw *hw = &adapter->hw;
3727
	union e1000_adv_rx_desc *rx_desc;
3728 3729
	u64 rdba = ring->dma;
	int reg_idx = ring->reg_idx;
3730
	u32 srrctl = 0, rxdctl = 0;
3731 3732

	/* disable the queue */
3733
	wr32(E1000_RXDCTL(reg_idx), 0);
3734 3735 3736 3737 3738 3739

	/* Set DMA base address registers */
	wr32(E1000_RDBAL(reg_idx),
	     rdba & 0x00000000ffffffffULL);
	wr32(E1000_RDBAH(reg_idx), rdba >> 32);
	wr32(E1000_RDLEN(reg_idx),
3740
	     ring->count * sizeof(union e1000_adv_rx_desc));
3741 3742

	/* initialize head and tail */
3743
	ring->tail = adapter->io_addr + E1000_RDT(reg_idx);
3744
	wr32(E1000_RDH(reg_idx), 0);
3745
	writel(0, ring->tail);
3746

3747
	/* set descriptor configuration */
3748
	srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
3749
	srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
3750
	srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
3751
	if (hw->mac.type >= e1000_82580)
N
Nick Nunley 已提交
3752
		srrctl |= E1000_SRRCTL_TIMESTAMP;
3753 3754 3755
	/* Only set Drop Enable if we are supporting multiple queues */
	if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
		srrctl |= E1000_SRRCTL_DROP_EN;
3756 3757 3758

	wr32(E1000_SRRCTL(reg_idx), srrctl);

3759
	/* set filtering for VMDQ pools */
3760
	igb_set_vmolr(adapter, reg_idx & 0x7, true);
3761

3762 3763 3764
	rxdctl |= IGB_RX_PTHRESH;
	rxdctl |= IGB_RX_HTHRESH << 8;
	rxdctl |= IGB_RX_WTHRESH << 16;
3765

3766 3767 3768 3769
	/* initialize rx_buffer_info */
	memset(ring->rx_buffer_info, 0,
	       sizeof(struct igb_rx_buffer) * ring->count);

3770 3771 3772 3773
	/* initialize Rx descriptor 0 */
	rx_desc = IGB_RX_DESC(ring, 0);
	rx_desc->wb.upper.length = 0;

3774 3775
	/* enable receive descriptor fetching */
	rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
3776 3777 3778
	wr32(E1000_RXDCTL(reg_idx), rxdctl);
}

3779
/**
3780 3781
 *  igb_configure_rx - Configure receive Unit after Reset
 *  @adapter: board private structure
3782
 *
3783
 *  Configure the Rx unit of the MAC after a reset.
3784 3785 3786
 **/
static void igb_configure_rx(struct igb_adapter *adapter)
{
3787
	int i;
3788

3789 3790
	/* set the correct pool for the PF default MAC address in entry 0 */
	igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
3791
			 adapter->vfs_allocated_count);
3792

3793
	/* Setup the HW Rx Head and Tail Descriptor Pointers and
3794 3795
	 * the Base and Length of the Rx Descriptor Ring
	 */
3796 3797
	for (i = 0; i < adapter->num_rx_queues; i++)
		igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
3798 3799 3800
}

/**
3801 3802
 *  igb_free_tx_resources - Free Tx Resources per Queue
 *  @tx_ring: Tx descriptor ring for a specific queue
3803
 *
3804
 *  Free all transmit software resources
3805
 **/
3806
void igb_free_tx_resources(struct igb_ring *tx_ring)
3807
{
3808
	igb_clean_tx_ring(tx_ring);
3809

3810 3811
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
3812

3813 3814 3815 3816
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

3817 3818
	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
3819 3820 3821 3822 3823

	tx_ring->desc = NULL;
}

/**
3824 3825
 *  igb_free_all_tx_resources - Free Tx Resources for All Queues
 *  @adapter: board private structure
3826
 *
3827
 *  Free all transmit software resources
3828 3829 3830 3831 3832 3833
 **/
static void igb_free_all_tx_resources(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
3834 3835
		if (adapter->tx_ring[i])
			igb_free_tx_resources(adapter->tx_ring[i]);
3836 3837 3838
}

/**
3839 3840
 *  igb_clean_tx_ring - Free Tx Buffers
 *  @tx_ring: ring to be cleaned
3841
 **/
3842
static void igb_clean_tx_ring(struct igb_ring *tx_ring)
3843
{
3844 3845
	u16 i = tx_ring->next_to_clean;
	struct igb_tx_buffer *tx_buffer = &tx_ring->tx_buffer_info[i];
3846

3847 3848
	while (i != tx_ring->next_to_use) {
		union e1000_adv_tx_desc *eop_desc, *tx_desc;
3849

3850 3851
		/* Free all the Tx ring sk_buffs */
		dev_kfree_skb_any(tx_buffer->skb);
3852

3853 3854 3855 3856 3857
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
3858

3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
		/* check for eop_desc to determine the end of the packet */
		eop_desc = tx_buffer->next_to_watch;
		tx_desc = IGB_TX_DESC(tx_ring, i);

		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
			tx_buffer++;
			tx_desc++;
			i++;
			if (unlikely(i == tx_ring->count)) {
				i = 0;
				tx_buffer = tx_ring->tx_buffer_info;
				tx_desc = IGB_TX_DESC(tx_ring, 0);
			}

			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len))
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
		}
3881

3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892
		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		i++;
		if (unlikely(i == tx_ring->count)) {
			i = 0;
			tx_buffer = tx_ring->tx_buffer_info;
		}
	}

	/* reset BQL for queue */
	netdev_tx_reset_queue(txring_txq(tx_ring));
3893

3894
	/* reset next_to_use and next_to_clean */
3895 3896 3897 3898 3899
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
3900 3901
 *  igb_clean_all_tx_rings - Free Tx Buffers for all queues
 *  @adapter: board private structure
3902 3903 3904 3905 3906 3907
 **/
static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
3908 3909
		if (adapter->tx_ring[i])
			igb_clean_tx_ring(adapter->tx_ring[i]);
3910 3911 3912
}

/**
3913 3914
 *  igb_free_rx_resources - Free Rx Resources
 *  @rx_ring: ring to clean the resources from
3915
 *
3916
 *  Free all receive software resources
3917
 **/
3918
void igb_free_rx_resources(struct igb_ring *rx_ring)
3919
{
3920
	igb_clean_rx_ring(rx_ring);
3921

3922 3923
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
3924

3925 3926 3927 3928
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

3929 3930
	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
3931 3932 3933 3934 3935

	rx_ring->desc = NULL;
}

/**
3936 3937
 *  igb_free_all_rx_resources - Free Rx Resources for All Queues
 *  @adapter: board private structure
3938
 *
3939
 *  Free all receive software resources
3940 3941 3942 3943 3944 3945
 **/
static void igb_free_all_rx_resources(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
3946 3947
		if (adapter->rx_ring[i])
			igb_free_rx_resources(adapter->rx_ring[i]);
3948 3949 3950
}

/**
3951 3952
 *  igb_clean_rx_ring - Free Rx Buffers per Queue
 *  @rx_ring: ring to free buffers from
3953
 **/
3954
static void igb_clean_rx_ring(struct igb_ring *rx_ring)
3955
{
3956
	u16 i = rx_ring->next_to_clean;
3957

3958 3959 3960 3961
	if (rx_ring->skb)
		dev_kfree_skb(rx_ring->skb);
	rx_ring->skb = NULL;

3962
	/* Free all the Rx ring sk_buffs */
3963
	while (i != rx_ring->next_to_alloc) {
3964
		struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
3965

3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979
		/* Invalidate cache lines that may have been written to by
		 * device so that we avoid corrupting memory.
		 */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      buffer_info->dma,
					      buffer_info->page_offset,
					      IGB_RX_BUFSZ,
					      DMA_FROM_DEVICE);

		/* free resources associated with mapping */
		dma_unmap_page_attrs(rx_ring->dev,
				     buffer_info->dma,
				     PAGE_SIZE,
				     DMA_FROM_DEVICE,
3980
				     IGB_RX_DMA_ATTR);
3981 3982
		__page_frag_cache_drain(buffer_info->page,
					buffer_info->pagecnt_bias);
3983

3984 3985 3986
		i++;
		if (i == rx_ring->count)
			i = 0;
3987 3988
	}

3989
	rx_ring->next_to_alloc = 0;
3990 3991 3992 3993 3994
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
3995 3996
 *  igb_clean_all_rx_rings - Free Rx Buffers for all queues
 *  @adapter: board private structure
3997 3998 3999 4000 4001 4002
 **/
static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
4003 4004
		if (adapter->rx_ring[i])
			igb_clean_rx_ring(adapter->rx_ring[i]);
4005 4006 4007
}

/**
4008 4009 4010
 *  igb_set_mac - Change the Ethernet Address of the NIC
 *  @netdev: network interface device structure
 *  @p: pointer to an address structure
4011
 *
4012
 *  Returns 0 on success, negative on failure
4013 4014 4015 4016
 **/
static int igb_set_mac(struct net_device *netdev, void *p)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
4017
	struct e1000_hw *hw = &adapter->hw;
4018 4019 4020 4021 4022 4023
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
4024
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
4025

4026 4027
	/* set the correct pool for the new PF MAC address in entry 0 */
	igb_rar_set_qsel(adapter, hw->mac.addr, 0,
4028
			 adapter->vfs_allocated_count);
4029

4030 4031 4032 4033
	return 0;
}

/**
4034 4035
 *  igb_write_mc_addr_list - write multicast addresses to MTA
 *  @netdev: network interface device structure
4036
 *
4037 4038 4039 4040
 *  Writes multicast address list to the MTA hash table.
 *  Returns: -ENOMEM on failure
 *           0 on no addresses written
 *           X on writing X addresses to MTA
4041
 **/
4042
static int igb_write_mc_addr_list(struct net_device *netdev)
4043 4044 4045
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
4046
	struct netdev_hw_addr *ha;
4047
	u8  *mta_list;
4048 4049
	int i;

4050
	if (netdev_mc_empty(netdev)) {
4051 4052 4053 4054 4055
		/* nothing to program, so clear mc list */
		igb_update_mc_addr_list(hw, NULL, 0);
		igb_restore_vf_multicasts(adapter);
		return 0;
	}
4056

4057
	mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
4058 4059
	if (!mta_list)
		return -ENOMEM;
4060

4061
	/* The shared function expects a packed array of only addresses. */
4062
	i = 0;
4063 4064
	netdev_for_each_mc_addr(ha, netdev)
		memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
4065 4066 4067 4068

	igb_update_mc_addr_list(hw, mta_list, i);
	kfree(mta_list);

4069
	return netdev_mc_count(netdev);
4070 4071 4072
}

/**
4073 4074
 *  igb_write_uc_addr_list - write unicast addresses to RAR table
 *  @netdev: network interface device structure
4075
 *
4076 4077 4078 4079
 *  Writes unicast address list to the RAR table.
 *  Returns: -ENOMEM on failure/insufficient address space
 *           0 on no addresses written
 *           X on writing X addresses to the RAR table
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
 **/
static int igb_write_uc_addr_list(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->vfs_allocated_count;
	unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4090
	if (netdev_uc_count(netdev) > rar_entries)
4091
		return -ENOMEM;
4092

4093
	if (!netdev_uc_empty(netdev) && rar_entries) {
4094
		struct netdev_hw_addr *ha;
4095 4096

		netdev_for_each_uc_addr(ha, netdev) {
4097 4098
			if (!rar_entries)
				break;
4099
			igb_rar_set_qsel(adapter, ha->addr,
4100 4101
					 rar_entries--,
					 vfn);
4102
			count++;
4103 4104 4105 4106 4107 4108 4109 4110 4111
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--) {
		wr32(E1000_RAH(rar_entries), 0);
		wr32(E1000_RAL(rar_entries), 0);
	}
	wrfl();

4112 4113 4114
	return count;
}

4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
static int igb_vlan_promisc_enable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 i, pf_id;

	switch (hw->mac.type) {
	case e1000_i210:
	case e1000_i211:
	case e1000_i350:
		/* VLAN filtering needed for VLAN prio filter */
		if (adapter->netdev->features & NETIF_F_NTUPLE)
			break;
		/* fall through */
	case e1000_82576:
	case e1000_82580:
	case e1000_i354:
		/* VLAN filtering needed for pool filtering */
		if (adapter->vfs_allocated_count)
			break;
		/* fall through */
	default:
		return 1;
	}

	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
		return 0;

	if (!adapter->vfs_allocated_count)
		goto set_vfta;

	/* Add PF to all active pools */
	pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;

	for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
		u32 vlvf = rd32(E1000_VLVF(i));

4152
		vlvf |= BIT(pf_id);
4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178
		wr32(E1000_VLVF(i), vlvf);
	}

set_vfta:
	/* Set all bits in the VLAN filter table array */
	for (i = E1000_VLAN_FILTER_TBL_SIZE; i--;)
		hw->mac.ops.write_vfta(hw, i, ~0U);

	/* Set flag so we don't redo unnecessary work */
	adapter->flags |= IGB_FLAG_VLAN_PROMISC;

	return 0;
}

#define VFTA_BLOCK_SIZE 8
static void igb_scrub_vfta(struct igb_adapter *adapter, u32 vfta_offset)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits, pf_id;

	/* guarantee that we don't scrub out management VLAN */
	vid = adapter->mng_vlan_id;
	if (vid >= vid_start && vid < vid_end)
4179
		vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197

	if (!adapter->vfs_allocated_count)
		goto set_vfta;

	pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;

	for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
		u32 vlvf = rd32(E1000_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern ourselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf & E1000_VLVF_VLANID_ENABLE) {
			/* record VLAN ID in VFTA */
4198
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4199 4200 4201 4202 4203 4204 4205

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
4206
		bits = ~BIT(pf_id);
4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
		bits &= rd32(E1000_VLVF(i));
		wr32(E1000_VLVF(i), bits);
	}

set_vfta:
	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		hw->mac.ops.write_vfta(hw, vfta_offset + i, vfta[i]);
	}
}

static void igb_vlan_promisc_disable(struct igb_adapter *adapter)
{
	u32 i;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags & IGB_FLAG_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;

	for (i = 0; i < E1000_VLAN_FILTER_TBL_SIZE; i += VFTA_BLOCK_SIZE)
		igb_scrub_vfta(adapter, i);
}

4239
/**
4240 4241
 *  igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
 *  @netdev: network interface device structure
4242
 *
4243 4244 4245 4246
 *  The set_rx_mode entry point is called whenever the unicast or multicast
 *  address lists or the network interface flags are updated.  This routine is
 *  responsible for configuring the hardware for proper unicast, multicast,
 *  promiscuous mode, and all-multi behavior.
4247 4248 4249 4250 4251 4252
 **/
static void igb_set_rx_mode(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->vfs_allocated_count;
4253
	u32 rctl = 0, vmolr = 0;
4254 4255 4256 4257
	int count;

	/* Check for Promiscuous and All Multicast modes */
	if (netdev->flags & IFF_PROMISC) {
4258
		rctl |= E1000_RCTL_UPE | E1000_RCTL_MPE;
4259 4260 4261 4262 4263
		vmolr |= E1000_VMOLR_MPME;

		/* enable use of UTA filter to force packets to default pool */
		if (hw->mac.type == e1000_82576)
			vmolr |= E1000_VMOLR_ROPE;
4264 4265 4266 4267 4268
	} else {
		if (netdev->flags & IFF_ALLMULTI) {
			rctl |= E1000_RCTL_MPE;
			vmolr |= E1000_VMOLR_MPME;
		} else {
4269
			/* Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
4270
			 * then we should just turn on promiscuous mode so
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280
			 * that we can at least receive multicast traffic
			 */
			count = igb_write_mc_addr_list(netdev);
			if (count < 0) {
				rctl |= E1000_RCTL_MPE;
				vmolr |= E1000_VMOLR_MPME;
			} else if (count) {
				vmolr |= E1000_VMOLR_ROMPE;
			}
		}
4281
	}
4282 4283 4284 4285 4286 4287 4288 4289 4290

	/* Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
	count = igb_write_uc_addr_list(netdev);
	if (count < 0) {
		rctl |= E1000_RCTL_UPE;
		vmolr |= E1000_VMOLR_ROPE;
4291
	}
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308

	/* enable VLAN filtering by default */
	rctl |= E1000_RCTL_VFE;

	/* disable VLAN filtering for modes that require it */
	if ((netdev->flags & IFF_PROMISC) ||
	    (netdev->features & NETIF_F_RXALL)) {
		/* if we fail to set all rules then just clear VFE */
		if (igb_vlan_promisc_enable(adapter))
			rctl &= ~E1000_RCTL_VFE;
	} else {
		igb_vlan_promisc_disable(adapter);
	}

	/* update state of unicast, multicast, and VLAN filtering modes */
	rctl |= rd32(E1000_RCTL) & ~(E1000_RCTL_UPE | E1000_RCTL_MPE |
				     E1000_RCTL_VFE);
4309
	wr32(E1000_RCTL, rctl);
4310

4311
	/* In order to support SR-IOV and eventually VMDq it is necessary to set
4312 4313 4314 4315
	 * the VMOLR to enable the appropriate modes.  Without this workaround
	 * we will have issues with VLAN tag stripping not being done for frames
	 * that are only arriving because we are the default pool
	 */
4316
	if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
4317
		return;
4318

4319 4320 4321
	/* set UTA to appropriate mode */
	igb_set_uta(adapter, !!(vmolr & E1000_VMOLR_ROPE));

4322
	vmolr |= rd32(E1000_VMOLR(vfn)) &
4323
		 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
4324 4325 4326 4327 4328

	/* enable Rx jumbo frames, no need for restriction */
	vmolr &= ~E1000_VMOLR_RLPML_MASK;
	vmolr |= MAX_JUMBO_FRAME_SIZE | E1000_VMOLR_LPE;

4329
	wr32(E1000_VMOLR(vfn), vmolr);
4330 4331
	wr32(E1000_RLPML, MAX_JUMBO_FRAME_SIZE);

4332
	igb_restore_vf_multicasts(adapter);
4333 4334
}

G
Greg Rose 已提交
4335 4336 4337 4338 4339 4340 4341 4342
static void igb_check_wvbr(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 wvbr = 0;

	switch (hw->mac.type) {
	case e1000_82576:
	case e1000_i350:
4343 4344
		wvbr = rd32(E1000_WVBR);
		if (!wvbr)
G
Greg Rose 已提交
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
			return;
		break;
	default:
		break;
	}

	adapter->wvbr |= wvbr;
}

#define IGB_STAGGERED_QUEUE_OFFSET 8

static void igb_spoof_check(struct igb_adapter *adapter)
{
	int j;

	if (!adapter->wvbr)
		return;

4363
	for (j = 0; j < adapter->vfs_allocated_count; j++) {
4364 4365
		if (adapter->wvbr & BIT(j) ||
		    adapter->wvbr & BIT(j + IGB_STAGGERED_QUEUE_OFFSET)) {
G
Greg Rose 已提交
4366 4367 4368
			dev_warn(&adapter->pdev->dev,
				"Spoof event(s) detected on VF %d\n", j);
			adapter->wvbr &=
4369 4370
				~(BIT(j) |
				  BIT(j + IGB_STAGGERED_QUEUE_OFFSET));
G
Greg Rose 已提交
4371 4372 4373 4374
		}
	}
}

4375
/* Need to wait a few seconds after link up to get diagnostic information from
4376 4377
 * the phy
 */
4378 4379 4380
static void igb_update_phy_info(unsigned long data)
{
	struct igb_adapter *adapter = (struct igb_adapter *) data;
4381
	igb_get_phy_info(&adapter->hw);
4382 4383
}

A
Alexander Duyck 已提交
4384
/**
4385 4386
 *  igb_has_link - check shared code for link and determine up/down
 *  @adapter: pointer to driver private info
A
Alexander Duyck 已提交
4387
 **/
4388
bool igb_has_link(struct igb_adapter *adapter)
A
Alexander Duyck 已提交
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
{
	struct e1000_hw *hw = &adapter->hw;
	bool link_active = false;

	/* get_link_status is set on LSC (link status) interrupt or
	 * rx sequence error interrupt.  get_link_status will stay
	 * false until the e1000_check_for_link establishes link
	 * for copper adapters ONLY
	 */
	switch (hw->phy.media_type) {
	case e1000_media_type_copper:
4400 4401
		if (!hw->mac.get_link_status)
			return true;
A
Alexander Duyck 已提交
4402
	case e1000_media_type_internal_serdes:
4403 4404
		hw->mac.ops.check_for_link(hw);
		link_active = !hw->mac.get_link_status;
A
Alexander Duyck 已提交
4405 4406 4407 4408 4409 4410
		break;
	default:
	case e1000_media_type_unknown:
		break;
	}

4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
	if (((hw->mac.type == e1000_i210) ||
	     (hw->mac.type == e1000_i211)) &&
	     (hw->phy.id == I210_I_PHY_ID)) {
		if (!netif_carrier_ok(adapter->netdev)) {
			adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
		} else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
			adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
			adapter->link_check_timeout = jiffies;
		}
	}

A
Alexander Duyck 已提交
4422 4423 4424
	return link_active;
}

4425 4426 4427 4428 4429
static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
{
	bool ret = false;
	u32 ctrl_ext, thstat;

4430
	/* check for thermal sensor event on i350 copper only */
4431 4432 4433 4434 4435
	if (hw->mac.type == e1000_i350) {
		thstat = rd32(E1000_THSTAT);
		ctrl_ext = rd32(E1000_CTRL_EXT);

		if ((hw->phy.media_type == e1000_media_type_copper) &&
4436
		    !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
4437 4438 4439 4440 4441 4442
			ret = !!(thstat & event);
	}

	return ret;
}

4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462
/**
 *  igb_check_lvmmc - check for malformed packets received
 *  and indicated in LVMMC register
 *  @adapter: pointer to adapter
 **/
static void igb_check_lvmmc(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 lvmmc;

	lvmmc = rd32(E1000_LVMMC);
	if (lvmmc) {
		if (unlikely(net_ratelimit())) {
			netdev_warn(adapter->netdev,
				    "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
				    lvmmc);
		}
	}
}

4463
/**
4464 4465
 *  igb_watchdog - Timer Call-back
 *  @data: pointer to adapter cast into an unsigned long
4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
 **/
static void igb_watchdog(unsigned long data)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	/* Do the rest outside of interrupt context */
	schedule_work(&adapter->watchdog_task);
}

static void igb_watchdog_task(struct work_struct *work)
{
	struct igb_adapter *adapter = container_of(work,
4477 4478
						   struct igb_adapter,
						   watchdog_task);
4479
	struct e1000_hw *hw = &adapter->hw;
4480
	struct e1000_phy_info *phy = &hw->phy;
4481
	struct net_device *netdev = adapter->netdev;
4482
	u32 link;
4483
	int i;
4484
	u32 connsw;
4485
	u16 phy_data, retry_count = 20;
4486

A
Alexander Duyck 已提交
4487
	link = igb_has_link(adapter);
4488 4489 4490 4491 4492 4493 4494 4495

	if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
		if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
			adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
		else
			link = false;
	}

4496 4497 4498 4499 4500 4501 4502 4503
	/* Force link down if we have fiber to swap to */
	if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
		if (hw->phy.media_type == e1000_media_type_copper) {
			connsw = rd32(E1000_CONNSW);
			if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
				link = 0;
		}
	}
4504
	if (link) {
4505 4506 4507 4508 4509 4510
		/* Perform a reset if the media type changed. */
		if (hw->dev_spec._82575.media_changed) {
			hw->dev_spec._82575.media_changed = false;
			adapter->flags |= IGB_FLAG_MEDIA_RESET;
			igb_reset(adapter);
		}
Y
Yan, Zheng 已提交
4511 4512 4513
		/* Cancel scheduled suspend requests. */
		pm_runtime_resume(netdev->dev.parent);

4514 4515
		if (!netif_carrier_ok(netdev)) {
			u32 ctrl;
4516

4517
			hw->mac.ops.get_speed_and_duplex(hw,
4518 4519
							 &adapter->link_speed,
							 &adapter->link_duplex);
4520 4521

			ctrl = rd32(E1000_CTRL);
4522
			/* Links status message must follow this format */
C
Carolyn Wyborny 已提交
4523 4524
			netdev_info(netdev,
			       "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
4525 4526 4527
			       netdev->name,
			       adapter->link_speed,
			       adapter->link_duplex == FULL_DUPLEX ?
J
Jeff Kirsher 已提交
4528 4529 4530 4531 4532
			       "Full" : "Half",
			       (ctrl & E1000_CTRL_TFCE) &&
			       (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
			       (ctrl & E1000_CTRL_RFCE) ?  "RX" :
			       (ctrl & E1000_CTRL_TFCE) ?  "TX" : "None");
4533

4534 4535 4536 4537 4538 4539 4540 4541 4542
			/* disable EEE if enabled */
			if ((adapter->flags & IGB_FLAG_EEE) &&
				(adapter->link_duplex == HALF_DUPLEX)) {
				dev_info(&adapter->pdev->dev,
				"EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
				adapter->hw.dev_spec._82575.eee_disable = true;
				adapter->flags &= ~IGB_FLAG_EEE;
			}

4543 4544 4545 4546 4547
			/* check if SmartSpeed worked */
			igb_check_downshift(hw);
			if (phy->speed_downgraded)
				netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");

4548
			/* check for thermal sensor event */
J
Jeff Kirsher 已提交
4549
			if (igb_thermal_sensor_event(hw,
4550
			    E1000_THSTAT_LINK_THROTTLE))
C
Carolyn Wyborny 已提交
4551
				netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
4552

4553
			/* adjust timeout factor according to speed/duplex */
4554 4555 4556 4557 4558 4559 4560 4561 4562 4563
			adapter->tx_timeout_factor = 1;
			switch (adapter->link_speed) {
			case SPEED_10:
				adapter->tx_timeout_factor = 14;
				break;
			case SPEED_100:
				/* maybe add some timeout factor ? */
				break;
			}

4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582
			if (adapter->link_speed != SPEED_1000)
				goto no_wait;

			/* wait for Remote receiver status OK */
retry_read_status:
			if (!igb_read_phy_reg(hw, PHY_1000T_STATUS,
					      &phy_data)) {
				if (!(phy_data & SR_1000T_REMOTE_RX_STATUS) &&
				    retry_count) {
					msleep(100);
					retry_count--;
					goto retry_read_status;
				} else if (!retry_count) {
					dev_err(&adapter->pdev->dev, "exceed max 2 second\n");
				}
			} else {
				dev_err(&adapter->pdev->dev, "read 1000Base-T Status Reg\n");
			}
no_wait:
4583 4584
			netif_carrier_on(netdev);

4585
			igb_ping_all_vfs(adapter);
4586
			igb_check_vf_rate_limit(adapter);
4587

4588
			/* link state has changed, schedule phy info update */
4589 4590 4591 4592 4593 4594 4595 4596
			if (!test_bit(__IGB_DOWN, &adapter->state))
				mod_timer(&adapter->phy_info_timer,
					  round_jiffies(jiffies + 2 * HZ));
		}
	} else {
		if (netif_carrier_ok(netdev)) {
			adapter->link_speed = 0;
			adapter->link_duplex = 0;
4597 4598

			/* check for thermal sensor event */
J
Jeff Kirsher 已提交
4599 4600
			if (igb_thermal_sensor_event(hw,
			    E1000_THSTAT_PWR_DOWN)) {
C
Carolyn Wyborny 已提交
4601
				netdev_err(netdev, "The network adapter was stopped because it overheated\n");
4602
			}
4603

4604
			/* Links status message must follow this format */
C
Carolyn Wyborny 已提交
4605
			netdev_info(netdev, "igb: %s NIC Link is Down\n",
4606
			       netdev->name);
4607
			netif_carrier_off(netdev);
4608

4609 4610
			igb_ping_all_vfs(adapter);

4611
			/* link state has changed, schedule phy info update */
4612 4613 4614
			if (!test_bit(__IGB_DOWN, &adapter->state))
				mod_timer(&adapter->phy_info_timer,
					  round_jiffies(jiffies + 2 * HZ));
Y
Yan, Zheng 已提交
4615

4616 4617 4618 4619 4620 4621 4622 4623 4624
			/* link is down, time to check for alternate media */
			if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
				igb_check_swap_media(adapter);
				if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
					schedule_work(&adapter->reset_task);
					/* return immediately */
					return;
				}
			}
Y
Yan, Zheng 已提交
4625 4626
			pm_schedule_suspend(netdev->dev.parent,
					    MSEC_PER_SEC * 5);
4627 4628 4629 4630 4631 4632 4633 4634 4635 4636

		/* also check for alternate media here */
		} else if (!netif_carrier_ok(netdev) &&
			   (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
			igb_check_swap_media(adapter);
			if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
				schedule_work(&adapter->reset_task);
				/* return immediately */
				return;
			}
4637 4638 4639
		}
	}

E
Eric Dumazet 已提交
4640 4641 4642
	spin_lock(&adapter->stats64_lock);
	igb_update_stats(adapter, &adapter->stats64);
	spin_unlock(&adapter->stats64_lock);
4643

4644
	for (i = 0; i < adapter->num_tx_queues; i++) {
4645
		struct igb_ring *tx_ring = adapter->tx_ring[i];
4646
		if (!netif_carrier_ok(netdev)) {
4647 4648 4649
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
4650 4651
			 * (Do the reset outside of interrupt context).
			 */
4652 4653 4654 4655 4656 4657
			if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
				adapter->tx_timeout_count++;
				schedule_work(&adapter->reset_task);
				/* return immediately since reset is imminent */
				return;
			}
4658 4659
		}

4660
		/* Force detection of hung controller every watchdog period */
4661
		set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
4662
	}
4663

4664
	/* Cause software interrupt to ensure Rx ring is cleaned */
4665
	if (adapter->flags & IGB_FLAG_HAS_MSIX) {
4666
		u32 eics = 0;
4667

4668 4669
		for (i = 0; i < adapter->num_q_vectors; i++)
			eics |= adapter->q_vector[i]->eims_value;
4670 4671 4672 4673
		wr32(E1000_EICS, eics);
	} else {
		wr32(E1000_ICS, E1000_ICS_RXDMT0);
	}
4674

G
Greg Rose 已提交
4675
	igb_spoof_check(adapter);
4676
	igb_ptp_rx_hang(adapter);
G
Greg Rose 已提交
4677

4678 4679 4680 4681 4682
	/* Check LVMMC register on i350/i354 only */
	if ((adapter->hw.mac.type == e1000_i350) ||
	    (adapter->hw.mac.type == e1000_i354))
		igb_check_lvmmc(adapter);

4683
	/* Reset the timer */
4684 4685 4686 4687 4688 4689 4690 4691
	if (!test_bit(__IGB_DOWN, &adapter->state)) {
		if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
			mod_timer(&adapter->watchdog_timer,
				  round_jiffies(jiffies +  HZ));
		else
			mod_timer(&adapter->watchdog_timer,
				  round_jiffies(jiffies + 2 * HZ));
	}
4692 4693 4694 4695 4696 4697 4698 4699 4700
}

enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

4701
/**
4702 4703
 *  igb_update_ring_itr - update the dynamic ITR value based on packet size
 *  @q_vector: pointer to q_vector
4704
 *
4705 4706 4707 4708 4709 4710 4711
 *  Stores a new ITR value based on strictly on packet size.  This
 *  algorithm is less sophisticated than that used in igb_update_itr,
 *  due to the difficulty of synchronizing statistics across multiple
 *  receive rings.  The divisors and thresholds used by this function
 *  were determined based on theoretical maximum wire speed and testing
 *  data, in order to minimize response time while increasing bulk
 *  throughput.
4712
 *  This functionality is controlled by ethtool's coalescing settings.
4713 4714
 *  NOTE:  This function is called only when operating in a multiqueue
 *         receive environment.
4715
 **/
4716
static void igb_update_ring_itr(struct igb_q_vector *q_vector)
4717
{
4718
	int new_val = q_vector->itr_val;
4719
	int avg_wire_size = 0;
4720
	struct igb_adapter *adapter = q_vector->adapter;
E
Eric Dumazet 已提交
4721
	unsigned int packets;
4722

4723 4724 4725 4726
	/* For non-gigabit speeds, just fix the interrupt rate at 4000
	 * ints/sec - ITR timer value of 120 ticks.
	 */
	if (adapter->link_speed != SPEED_1000) {
4727
		new_val = IGB_4K_ITR;
4728
		goto set_itr_val;
4729
	}
4730

4731 4732 4733
	packets = q_vector->rx.total_packets;
	if (packets)
		avg_wire_size = q_vector->rx.total_bytes / packets;
4734

4735 4736 4737 4738
	packets = q_vector->tx.total_packets;
	if (packets)
		avg_wire_size = max_t(u32, avg_wire_size,
				      q_vector->tx.total_bytes / packets);
4739 4740 4741 4742

	/* if avg_wire_size isn't set no work was done */
	if (!avg_wire_size)
		goto clear_counts;
4743

4744 4745 4746 4747 4748
	/* Add 24 bytes to size to account for CRC, preamble, and gap */
	avg_wire_size += 24;

	/* Don't starve jumbo frames */
	avg_wire_size = min(avg_wire_size, 3000);
4749

4750 4751 4752 4753 4754
	/* Give a little boost to mid-size frames */
	if ((avg_wire_size > 300) && (avg_wire_size < 1200))
		new_val = avg_wire_size / 3;
	else
		new_val = avg_wire_size / 2;
4755

4756 4757 4758 4759 4760
	/* conservative mode (itr 3) eliminates the lowest_latency setting */
	if (new_val < IGB_20K_ITR &&
	    ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
	     (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
		new_val = IGB_20K_ITR;
4761

4762
set_itr_val:
4763 4764 4765
	if (new_val != q_vector->itr_val) {
		q_vector->itr_val = new_val;
		q_vector->set_itr = 1;
4766
	}
4767
clear_counts:
4768 4769 4770 4771
	q_vector->rx.total_bytes = 0;
	q_vector->rx.total_packets = 0;
	q_vector->tx.total_bytes = 0;
	q_vector->tx.total_packets = 0;
4772 4773 4774
}

/**
4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785
 *  igb_update_itr - update the dynamic ITR value based on statistics
 *  @q_vector: pointer to q_vector
 *  @ring_container: ring info to update the itr for
 *
 *  Stores a new ITR value based on packets and byte
 *  counts during the last interrupt.  The advantage of per interrupt
 *  computation is faster updates and more accurate ITR for the current
 *  traffic pattern.  Constants in this function were computed
 *  based on theoretical maximum wire speed and thresholds were set based
 *  on testing data as well as attempting to minimize response time
 *  while increasing bulk throughput.
4786
 *  This functionality is controlled by ethtool's coalescing settings.
4787 4788
 *  NOTE:  These calculations are only valid when operating in a single-
 *         queue environment.
4789
 **/
4790 4791
static void igb_update_itr(struct igb_q_vector *q_vector,
			   struct igb_ring_container *ring_container)
4792
{
4793 4794 4795
	unsigned int packets = ring_container->total_packets;
	unsigned int bytes = ring_container->total_bytes;
	u8 itrval = ring_container->itr;
4796

4797
	/* no packets, exit with status unchanged */
4798
	if (packets == 0)
4799
		return;
4800

4801
	switch (itrval) {
4802 4803 4804
	case lowest_latency:
		/* handle TSO and jumbo frames */
		if (bytes/packets > 8000)
4805
			itrval = bulk_latency;
4806
		else if ((packets < 5) && (bytes > 512))
4807
			itrval = low_latency;
4808 4809 4810 4811
		break;
	case low_latency:  /* 50 usec aka 20000 ints/s */
		if (bytes > 10000) {
			/* this if handles the TSO accounting */
4812
			if (bytes/packets > 8000)
4813
				itrval = bulk_latency;
4814
			else if ((packets < 10) || ((bytes/packets) > 1200))
4815
				itrval = bulk_latency;
4816
			else if ((packets > 35))
4817
				itrval = lowest_latency;
4818
		} else if (bytes/packets > 2000) {
4819
			itrval = bulk_latency;
4820
		} else if (packets <= 2 && bytes < 512) {
4821
			itrval = lowest_latency;
4822 4823 4824 4825 4826
		}
		break;
	case bulk_latency: /* 250 usec aka 4000 ints/s */
		if (bytes > 25000) {
			if (packets > 35)
4827
				itrval = low_latency;
4828
		} else if (bytes < 1500) {
4829
			itrval = low_latency;
4830 4831 4832 4833
		}
		break;
	}

4834 4835 4836 4837 4838 4839
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itrval;
4840 4841
}

4842
static void igb_set_itr(struct igb_q_vector *q_vector)
4843
{
4844
	struct igb_adapter *adapter = q_vector->adapter;
4845
	u32 new_itr = q_vector->itr_val;
4846
	u8 current_itr = 0;
4847 4848 4849 4850

	/* for non-gigabit speeds, just fix the interrupt rate at 4000 */
	if (adapter->link_speed != SPEED_1000) {
		current_itr = 0;
4851
		new_itr = IGB_4K_ITR;
4852 4853 4854
		goto set_itr_now;
	}

4855 4856
	igb_update_itr(q_vector, &q_vector->tx);
	igb_update_itr(q_vector, &q_vector->rx);
4857

4858
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
4859

4860
	/* conservative mode (itr 3) eliminates the lowest_latency setting */
4861 4862 4863
	if (current_itr == lowest_latency &&
	    ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
	     (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
4864 4865
		current_itr = low_latency;

4866 4867 4868
	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
4869
		new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
4870 4871
		break;
	case low_latency:
4872
		new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
4873 4874
		break;
	case bulk_latency:
4875
		new_itr = IGB_4K_ITR;  /* 4,000 ints/sec */
4876 4877 4878 4879 4880 4881
		break;
	default:
		break;
	}

set_itr_now:
4882
	if (new_itr != q_vector->itr_val) {
4883 4884
		/* this attempts to bias the interrupt rate towards Bulk
		 * by adding intermediate steps when interrupt rate is
4885 4886
		 * increasing
		 */
4887
		new_itr = new_itr > q_vector->itr_val ?
4888 4889 4890
			  max((new_itr * q_vector->itr_val) /
			  (new_itr + (q_vector->itr_val >> 2)),
			  new_itr) : new_itr;
4891 4892 4893 4894 4895 4896
		/* Don't write the value here; it resets the adapter's
		 * internal timer, and causes us to delay far longer than
		 * we should between interrupts.  Instead, we write the ITR
		 * value at the beginning of the next interrupt so the timing
		 * ends up being correct.
		 */
4897 4898
		q_vector->itr_val = new_itr;
		q_vector->set_itr = 1;
4899 4900 4901
	}
}

4902 4903
static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
			    u32 type_tucmd, u32 mss_l4len_idx)
4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916
{
	struct e1000_adv_tx_context_desc *context_desc;
	u16 i = tx_ring->next_to_use;

	context_desc = IGB_TX_CTXTDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;

	/* set bits to identify this as an advanced context descriptor */
	type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;

	/* For 82575, context index must be unique per ring. */
4917
	if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
4918 4919 4920 4921 4922 4923 4924 4925
		mss_l4len_idx |= tx_ring->reg_idx << 4;

	context_desc->vlan_macip_lens	= cpu_to_le32(vlan_macip_lens);
	context_desc->seqnum_seed	= 0;
	context_desc->type_tucmd_mlhl	= cpu_to_le32(type_tucmd);
	context_desc->mss_l4len_idx	= cpu_to_le32(mss_l4len_idx);
}

4926 4927 4928
static int igb_tso(struct igb_ring *tx_ring,
		   struct igb_tx_buffer *first,
		   u8 *hdr_len)
4929
{
4930
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
4931
	struct sk_buff *skb = first->skb;
4932 4933 4934 4935 4936 4937 4938 4939 4940 4941
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
4942
	int err;
4943

4944 4945 4946
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

4947 4948
	if (!skb_is_gso(skb))
		return 0;
4949

4950 4951 4952
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
4953

4954 4955 4956
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_checksum_start(skb);

4957 4958
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
4959

4960 4961
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
4962 4963 4964
		unsigned char *csum_start = skb_checksum_start(skb);
		unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);

4965 4966 4967
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
4968 4969 4970
		ip.v4->check = csum_fold(csum_partial(trans_start,
						      csum_start - trans_start,
						      0));
4971
		type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4972 4973

		ip.v4->tot_len = 0;
4974 4975 4976
		first->tx_flags |= IGB_TX_FLAGS_TSO |
				   IGB_TX_FLAGS_CSUM |
				   IGB_TX_FLAGS_IPV4;
4977 4978
	} else {
		ip.v6->payload_len = 0;
4979 4980
		first->tx_flags |= IGB_TX_FLAGS_TSO |
				   IGB_TX_FLAGS_CSUM;
4981 4982
	}

4983 4984 4985 4986 4987 4988 4989 4990 4991
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
4992

4993 4994 4995 4996
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

4997
	/* MSS L4LEN IDX */
4998
	mss_l4len_idx = (*hdr_len - l4_offset) << E1000_ADVTXD_L4LEN_SHIFT;
4999
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
5000

5001
	/* VLAN MACLEN IPLEN */
5002 5003
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << E1000_ADVTXD_MACLEN_SHIFT;
5004
	vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
5005

5006
	igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
5007

5008
	return 1;
5009 5010
}

5011 5012 5013 5014 5015 5016 5017 5018 5019
static inline bool igb_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

5020
static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
5021
{
5022
	struct sk_buff *skb = first->skb;
5023 5024
	u32 vlan_macip_lens = 0;
	u32 type_tucmd = 0;
5025

5026
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
5027
csum_failed:
5028 5029
		if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
			return;
5030 5031
		goto no_csum;
	}
5032

5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     igb_ipv6_csum_is_sctp(skb))) {
			type_tucmd = E1000_ADVTXD_TUCMD_L4T_SCTP;
5046
			break;
5047
		}
5048 5049 5050
	default:
		skb_checksum_help(skb);
		goto csum_failed;
5051
	}
5052

5053 5054 5055 5056 5057
	/* update TX checksum flag */
	first->tx_flags |= IGB_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
no_csum:
5058
	vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
5059
	vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
5060

5061
	igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, 0);
5062 5063
}

5064 5065 5066 5067 5068 5069
#define IGB_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
5070 5071
{
	/* set type for advanced descriptor with frame checksum insertion */
5072 5073 5074
	u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
		       E1000_ADVTXD_DCMD_DEXT |
		       E1000_ADVTXD_DCMD_IFCS;
5075 5076

	/* set HW vlan bit if vlan is present */
5077 5078 5079 5080 5081 5082
	cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
				 (E1000_ADVTXD_DCMD_VLE));

	/* set segmentation bits for TSO */
	cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
				 (E1000_ADVTXD_DCMD_TSE));
5083 5084

	/* set timestamp bit if present */
5085 5086
	cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
				 (E1000_ADVTXD_MAC_TSTAMP));
5087

5088 5089
	/* insert frame checksum */
	cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
5090 5091 5092 5093

	return cmd_type;
}

5094 5095 5096
static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
				 union e1000_adv_tx_desc *tx_desc,
				 u32 tx_flags, unsigned int paylen)
5097 5098 5099
{
	u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;

5100 5101
	/* 82575 requires a unique index per ring */
	if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
5102 5103 5104
		olinfo_status |= tx_ring->reg_idx << 4;

	/* insert L4 checksum */
5105 5106 5107
	olinfo_status |= IGB_SET_FLAG(tx_flags,
				      IGB_TX_FLAGS_CSUM,
				      (E1000_TXD_POPTS_TXSM << 8));
5108

5109 5110 5111 5112
	/* insert IPv4 checksum */
	olinfo_status |= IGB_SET_FLAG(tx_flags,
				      IGB_TX_FLAGS_IPV4,
				      (E1000_TXD_POPTS_IXSM << 8));
5113

5114
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
5115 5116
}

5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151
static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
{
	struct net_device *netdev = tx_ring->netdev;

	netif_stop_subqueue(netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (igb_desc_unused(tx_ring) < size)
		return -EBUSY;

	/* A reprieve! */
	netif_wake_subqueue(netdev, tx_ring->queue_index);

	u64_stats_update_begin(&tx_ring->tx_syncp2);
	tx_ring->tx_stats.restart_queue2++;
	u64_stats_update_end(&tx_ring->tx_syncp2);

	return 0;
}

static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
{
	if (igb_desc_unused(tx_ring) >= size)
		return 0;
	return __igb_maybe_stop_tx(tx_ring, size);
}

5152 5153
static void igb_tx_map(struct igb_ring *tx_ring,
		       struct igb_tx_buffer *first,
5154
		       const u8 hdr_len)
5155
{
5156
	struct sk_buff *skb = first->skb;
5157
	struct igb_tx_buffer *tx_buffer;
5158
	union e1000_adv_tx_desc *tx_desc;
5159
	struct skb_frag_struct *frag;
5160
	dma_addr_t dma;
5161
	unsigned int data_len, size;
5162
	u32 tx_flags = first->tx_flags;
5163
	u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
5164 5165 5166 5167
	u16 i = tx_ring->next_to_use;

	tx_desc = IGB_TX_DESC(tx_ring, i);

5168 5169 5170 5171
	igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
5172 5173

	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
5174

5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185
	tx_buffer = first;

	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
5186 5187 5188

		while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
			tx_desc->read.cmd_type_len =
5189
				cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
5190 5191 5192 5193 5194 5195 5196

			i++;
			tx_desc++;
			if (i == tx_ring->count) {
				tx_desc = IGB_TX_DESC(tx_ring, 0);
				i = 0;
			}
5197
			tx_desc->read.olinfo_status = 0;
5198 5199 5200 5201 5202 5203 5204 5205 5206

			dma += IGB_MAX_DATA_PER_TXD;
			size -= IGB_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
		}

		if (likely(!data_len))
			break;
5207

5208
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
5209

5210
		i++;
5211 5212 5213
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IGB_TX_DESC(tx_ring, 0);
5214
			i = 0;
5215
		}
5216
		tx_desc->read.olinfo_status = 0;
5217

E
Eric Dumazet 已提交
5218
		size = skb_frag_size(frag);
5219 5220 5221
		data_len -= size;

		dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
5222
				       size, DMA_TO_DEVICE);
5223

5224
		tx_buffer = &tx_ring->tx_buffer_info[i];
5225 5226
	}

5227
	/* write last descriptor with RS and EOP bits */
5228 5229
	cmd_type |= size | IGB_TXD_DCMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
5230

5231 5232
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);

5233 5234 5235
	/* set the timestamp */
	first->time_stamp = jiffies;

5236
	/* Force memory writes to complete before letting h/w know there
5237 5238 5239 5240 5241 5242 5243 5244
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
	 */
	wmb();

5245
	/* set next_to_watch value indicating a packet is present */
5246
	first->next_to_watch = tx_desc;
5247

5248 5249 5250
	i++;
	if (i == tx_ring->count)
		i = 0;
5251

5252
	tx_ring->next_to_use = i;
5253

5254 5255 5256 5257
	/* Make sure there is space in the ring for the next send. */
	igb_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
5258 5259 5260 5261 5262 5263 5264
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
	}
5265 5266 5267 5268
	return;

dma_error:
	dev_err(tx_ring->dev, "TX DMA map failed\n");
5269
	tx_buffer = &tx_ring->tx_buffer_info[i];
5270 5271

	/* clear dma mappings for failed tx_buffer_info map */
5272 5273 5274 5275 5276 5277 5278 5279 5280 5281
	while (tx_buffer != first) {
		if (dma_unmap_len(tx_buffer, len))
			dma_unmap_page(tx_ring->dev,
				       dma_unmap_addr(tx_buffer, dma),
				       dma_unmap_len(tx_buffer, len),
				       DMA_TO_DEVICE);
		dma_unmap_len_set(tx_buffer, len, 0);

		if (i--)
			i += tx_ring->count;
5282
		tx_buffer = &tx_ring->tx_buffer_info[i];
5283 5284
	}

5285 5286 5287 5288 5289 5290 5291 5292 5293 5294
	if (dma_unmap_len(tx_buffer, len))
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
	dma_unmap_len_set(tx_buffer, len, 0);

	dev_kfree_skb_any(tx_buffer->skb);
	tx_buffer->skb = NULL;

5295 5296 5297
	tx_ring->next_to_use = i;
}

5298 5299
netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
				struct igb_ring *tx_ring)
5300
{
5301
	struct igb_tx_buffer *first;
5302
	int tso;
N
Nick Nunley 已提交
5303
	u32 tx_flags = 0;
5304
	unsigned short f;
5305
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
5306
	__be16 protocol = vlan_get_protocol(skb);
N
Nick Nunley 已提交
5307
	u8 hdr_len = 0;
5308

5309 5310
	/* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
	 *       + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
5311 5312
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
5313 5314
	 * otherwise try next time
	 */
5315 5316
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
5317 5318

	if (igb_maybe_stop_tx(tx_ring, count + 3)) {
5319 5320 5321
		/* this is a hard error */
		return NETDEV_TX_BUSY;
	}
5322

5323 5324 5325 5326 5327 5328
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
	first->bytecount = skb->len;
	first->gso_segs = 1;

5329 5330
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
		struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
5331

5332 5333
		if (!test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
					   &adapter->state)) {
5334 5335 5336 5337 5338 5339 5340 5341
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			tx_flags |= IGB_TX_FLAGS_TSTAMP;

			adapter->ptp_tx_skb = skb_get(skb);
			adapter->ptp_tx_start = jiffies;
			if (adapter->hw.mac.type == e1000_82576)
				schedule_work(&adapter->ptp_tx_work);
		}
5342
	}
5343

5344 5345
	skb_tx_timestamp(skb);

5346
	if (skb_vlan_tag_present(skb)) {
5347
		tx_flags |= IGB_TX_FLAGS_VLAN;
5348
		tx_flags |= (skb_vlan_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
5349 5350
	}

5351 5352 5353
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;
A
Alexander Duyck 已提交
5354

5355 5356
	tso = igb_tso(tx_ring, first, &hdr_len);
	if (tso < 0)
5357
		goto out_drop;
5358 5359
	else if (!tso)
		igb_tx_csum(tx_ring, first);
5360

5361
	igb_tx_map(tx_ring, first, hdr_len);
5362

5363
	return NETDEV_TX_OK;
5364 5365

out_drop:
5366 5367
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;
5368

5369
	return NETDEV_TX_OK;
5370 5371
}

5372 5373
static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
						    struct sk_buff *skb)
5374
{
5375 5376
	unsigned int r_idx = skb->queue_mapping;

5377 5378 5379 5380 5381 5382
	if (r_idx >= adapter->num_tx_queues)
		r_idx = r_idx % adapter->num_tx_queues;

	return adapter->tx_ring[r_idx];
}

5383 5384
static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
				  struct net_device *netdev)
5385 5386
{
	struct igb_adapter *adapter = netdev_priv(netdev);
5387

5388
	/* The minimum packet size with TCTL.PSP set is 17 so pad the skb
5389 5390
	 * in order to meet this minimum size requirement.
	 */
5391 5392
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
5393

5394
	return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
5395 5396 5397
}

/**
5398 5399
 *  igb_tx_timeout - Respond to a Tx Hang
 *  @netdev: network interface device structure
5400 5401 5402 5403 5404 5405 5406 5407
 **/
static void igb_tx_timeout(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;

	/* Do the reset outside of interrupt context */
	adapter->tx_timeout_count++;
5408

5409
	if (hw->mac.type >= e1000_82580)
5410 5411
		hw->dev_spec._82575.global_device_reset = true;

5412
	schedule_work(&adapter->reset_task);
5413 5414
	wr32(E1000_EICS,
	     (adapter->eims_enable_mask & ~adapter->eims_other));
5415 5416 5417 5418 5419 5420 5421
}

static void igb_reset_task(struct work_struct *work)
{
	struct igb_adapter *adapter;
	adapter = container_of(work, struct igb_adapter, reset_task);

5422 5423
	igb_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
5424 5425 5426 5427
	igb_reinit_locked(adapter);
}

/**
5428 5429 5430
 *  igb_get_stats64 - Get System Network Statistics
 *  @netdev: network interface device structure
 *  @stats: rtnl_link_stats64 pointer
5431
 **/
5432 5433
static void igb_get_stats64(struct net_device *netdev,
			    struct rtnl_link_stats64 *stats)
5434
{
E
Eric Dumazet 已提交
5435 5436 5437 5438 5439 5440
	struct igb_adapter *adapter = netdev_priv(netdev);

	spin_lock(&adapter->stats64_lock);
	igb_update_stats(adapter, &adapter->stats64);
	memcpy(stats, &adapter->stats64, sizeof(*stats));
	spin_unlock(&adapter->stats64_lock);
5441 5442 5443
}

/**
5444 5445 5446
 *  igb_change_mtu - Change the Maximum Transfer Unit
 *  @netdev: network interface device structure
 *  @new_mtu: new value for maximum frame size
5447
 *
5448
 *  Returns 0 on success, negative on failure
5449 5450 5451 5452
 **/
static int igb_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
5453
	struct pci_dev *pdev = adapter->pdev;
5454
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
5455

5456 5457 5458 5459
	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;

5460
	while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
5461
		usleep_range(1000, 2000);
5462

5463 5464
	/* igb_down has a dependency on max_frame_size */
	adapter->max_frame_size = max_frame;
5465

5466 5467
	if (netif_running(netdev))
		igb_down(adapter);
5468

5469
	dev_info(&pdev->dev, "changing MTU from %d to %d\n",
5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483
		 netdev->mtu, new_mtu);
	netdev->mtu = new_mtu;

	if (netif_running(netdev))
		igb_up(adapter);
	else
		igb_reset(adapter);

	clear_bit(__IGB_RESETTING, &adapter->state);

	return 0;
}

/**
5484 5485
 *  igb_update_stats - Update the board statistics counters
 *  @adapter: board private structure
5486
 **/
E
Eric Dumazet 已提交
5487 5488
void igb_update_stats(struct igb_adapter *adapter,
		      struct rtnl_link_stats64 *net_stats)
5489 5490 5491
{
	struct e1000_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5492
	u32 reg, mpc;
5493 5494
	int i;
	u64 bytes, packets;
E
Eric Dumazet 已提交
5495 5496
	unsigned int start;
	u64 _bytes, _packets;
5497

5498
	/* Prevent stats update while adapter is being reset, or if the pci
5499 5500 5501 5502 5503 5504 5505
	 * connection is down.
	 */
	if (adapter->link_speed == 0)
		return;
	if (pci_channel_offline(pdev))
		return;

5506 5507
	bytes = 0;
	packets = 0;
5508 5509

	rcu_read_lock();
5510
	for (i = 0; i < adapter->num_rx_queues; i++) {
5511
		struct igb_ring *ring = adapter->rx_ring[i];
5512 5513 5514
		u32 rqdpc = rd32(E1000_RQDPC(i));
		if (hw->mac.type >= e1000_i210)
			wr32(E1000_RQDPC(i), 0);
E
Eric Dumazet 已提交
5515

5516 5517 5518 5519
		if (rqdpc) {
			ring->rx_stats.drops += rqdpc;
			net_stats->rx_fifo_errors += rqdpc;
		}
E
Eric Dumazet 已提交
5520 5521

		do {
5522
			start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
E
Eric Dumazet 已提交
5523 5524
			_bytes = ring->rx_stats.bytes;
			_packets = ring->rx_stats.packets;
5525
		} while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
E
Eric Dumazet 已提交
5526 5527
		bytes += _bytes;
		packets += _packets;
5528 5529
	}

5530 5531
	net_stats->rx_bytes = bytes;
	net_stats->rx_packets = packets;
5532 5533 5534 5535

	bytes = 0;
	packets = 0;
	for (i = 0; i < adapter->num_tx_queues; i++) {
5536
		struct igb_ring *ring = adapter->tx_ring[i];
E
Eric Dumazet 已提交
5537
		do {
5538
			start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
E
Eric Dumazet 已提交
5539 5540
			_bytes = ring->tx_stats.bytes;
			_packets = ring->tx_stats.packets;
5541
		} while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
E
Eric Dumazet 已提交
5542 5543
		bytes += _bytes;
		packets += _packets;
5544
	}
5545 5546
	net_stats->tx_bytes = bytes;
	net_stats->tx_packets = packets;
5547
	rcu_read_unlock();
5548 5549

	/* read stats registers */
5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566
	adapter->stats.crcerrs += rd32(E1000_CRCERRS);
	adapter->stats.gprc += rd32(E1000_GPRC);
	adapter->stats.gorc += rd32(E1000_GORCL);
	rd32(E1000_GORCH); /* clear GORCL */
	adapter->stats.bprc += rd32(E1000_BPRC);
	adapter->stats.mprc += rd32(E1000_MPRC);
	adapter->stats.roc += rd32(E1000_ROC);

	adapter->stats.prc64 += rd32(E1000_PRC64);
	adapter->stats.prc127 += rd32(E1000_PRC127);
	adapter->stats.prc255 += rd32(E1000_PRC255);
	adapter->stats.prc511 += rd32(E1000_PRC511);
	adapter->stats.prc1023 += rd32(E1000_PRC1023);
	adapter->stats.prc1522 += rd32(E1000_PRC1522);
	adapter->stats.symerrs += rd32(E1000_SYMERRS);
	adapter->stats.sec += rd32(E1000_SEC);

5567 5568 5569
	mpc = rd32(E1000_MPC);
	adapter->stats.mpc += mpc;
	net_stats->rx_fifo_errors += mpc;
5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583
	adapter->stats.scc += rd32(E1000_SCC);
	adapter->stats.ecol += rd32(E1000_ECOL);
	adapter->stats.mcc += rd32(E1000_MCC);
	adapter->stats.latecol += rd32(E1000_LATECOL);
	adapter->stats.dc += rd32(E1000_DC);
	adapter->stats.rlec += rd32(E1000_RLEC);
	adapter->stats.xonrxc += rd32(E1000_XONRXC);
	adapter->stats.xontxc += rd32(E1000_XONTXC);
	adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
	adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
	adapter->stats.fcruc += rd32(E1000_FCRUC);
	adapter->stats.gptc += rd32(E1000_GPTC);
	adapter->stats.gotc += rd32(E1000_GOTCL);
	rd32(E1000_GOTCH); /* clear GOTCL */
5584
	adapter->stats.rnbc += rd32(E1000_RNBC);
5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601
	adapter->stats.ruc += rd32(E1000_RUC);
	adapter->stats.rfc += rd32(E1000_RFC);
	adapter->stats.rjc += rd32(E1000_RJC);
	adapter->stats.tor += rd32(E1000_TORH);
	adapter->stats.tot += rd32(E1000_TOTH);
	adapter->stats.tpr += rd32(E1000_TPR);

	adapter->stats.ptc64 += rd32(E1000_PTC64);
	adapter->stats.ptc127 += rd32(E1000_PTC127);
	adapter->stats.ptc255 += rd32(E1000_PTC255);
	adapter->stats.ptc511 += rd32(E1000_PTC511);
	adapter->stats.ptc1023 += rd32(E1000_PTC1023);
	adapter->stats.ptc1522 += rd32(E1000_PTC1522);

	adapter->stats.mptc += rd32(E1000_MPTC);
	adapter->stats.bptc += rd32(E1000_BPTC);

5602 5603
	adapter->stats.tpt += rd32(E1000_TPT);
	adapter->stats.colc += rd32(E1000_COLC);
5604 5605

	adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
5606 5607 5608 5609
	/* read internal phy specific stats */
	reg = rd32(E1000_CTRL_EXT);
	if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
		adapter->stats.rxerrc += rd32(E1000_RXERRC);
5610 5611 5612 5613 5614

		/* this stat has invalid values on i210/i211 */
		if ((hw->mac.type != e1000_i210) &&
		    (hw->mac.type != e1000_i211))
			adapter->stats.tncrs += rd32(E1000_TNCRS);
5615 5616
	}

5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630
	adapter->stats.tsctc += rd32(E1000_TSCTC);
	adapter->stats.tsctfc += rd32(E1000_TSCTFC);

	adapter->stats.iac += rd32(E1000_IAC);
	adapter->stats.icrxoc += rd32(E1000_ICRXOC);
	adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
	adapter->stats.icrxatc += rd32(E1000_ICRXATC);
	adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
	adapter->stats.ictxatc += rd32(E1000_ICTXATC);
	adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
	adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
	adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);

	/* Fill out the OS statistics structure */
5631 5632
	net_stats->multicast = adapter->stats.mprc;
	net_stats->collisions = adapter->stats.colc;
5633 5634 5635 5636

	/* Rx Errors */

	/* RLEC on some newer hardware can be incorrect so build
5637 5638
	 * our own version based on RUC and ROC
	 */
5639
	net_stats->rx_errors = adapter->stats.rxerrc +
5640 5641 5642
		adapter->stats.crcerrs + adapter->stats.algnerrc +
		adapter->stats.ruc + adapter->stats.roc +
		adapter->stats.cexterr;
5643 5644 5645 5646 5647
	net_stats->rx_length_errors = adapter->stats.ruc +
				      adapter->stats.roc;
	net_stats->rx_crc_errors = adapter->stats.crcerrs;
	net_stats->rx_frame_errors = adapter->stats.algnerrc;
	net_stats->rx_missed_errors = adapter->stats.mpc;
5648 5649

	/* Tx Errors */
5650 5651 5652 5653 5654
	net_stats->tx_errors = adapter->stats.ecol +
			       adapter->stats.latecol;
	net_stats->tx_aborted_errors = adapter->stats.ecol;
	net_stats->tx_window_errors = adapter->stats.latecol;
	net_stats->tx_carrier_errors = adapter->stats.tncrs;
5655 5656 5657 5658 5659 5660 5661

	/* Tx Dropped needs to be maintained elsewhere */

	/* Management Stats */
	adapter->stats.mgptc += rd32(E1000_MGTPTC);
	adapter->stats.mgprc += rd32(E1000_MGTPRC);
	adapter->stats.mgpdc += rd32(E1000_MGTPDC);
5662 5663 5664 5665 5666 5667 5668 5669 5670

	/* OS2BMC Stats */
	reg = rd32(E1000_MANC);
	if (reg & E1000_MANC_EN_BMC2OS) {
		adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
		adapter->stats.o2bspc += rd32(E1000_O2BSPC);
		adapter->stats.b2ospc += rd32(E1000_B2OSPC);
		adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
	}
5671 5672
}

5673 5674 5675
static void igb_tsync_interrupt(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
5676
	struct ptp_clock_event event;
A
Arnd Bergmann 已提交
5677
	struct timespec64 ts;
5678
	u32 ack = 0, tsauxc, sec, nsec, tsicr = rd32(E1000_TSICR);
5679 5680 5681 5682 5683 5684 5685 5686 5687

	if (tsicr & TSINTR_SYS_WRAP) {
		event.type = PTP_CLOCK_PPS;
		if (adapter->ptp_caps.pps)
			ptp_clock_event(adapter->ptp_clock, &event);
		else
			dev_err(&adapter->pdev->dev, "unexpected SYS WRAP");
		ack |= TSINTR_SYS_WRAP;
	}
5688 5689 5690 5691

	if (tsicr & E1000_TSICR_TXTS) {
		/* retrieve hardware timestamp */
		schedule_work(&adapter->ptp_tx_work);
5692
		ack |= E1000_TSICR_TXTS;
5693
	}
5694

5695 5696
	if (tsicr & TSINTR_TT0) {
		spin_lock(&adapter->tmreg_lock);
A
Arnd Bergmann 已提交
5697 5698 5699
		ts = timespec64_add(adapter->perout[0].start,
				    adapter->perout[0].period);
		/* u32 conversion of tv_sec is safe until y2106 */
5700
		wr32(E1000_TRGTTIML0, ts.tv_nsec);
A
Arnd Bergmann 已提交
5701
		wr32(E1000_TRGTTIMH0, (u32)ts.tv_sec);
5702 5703 5704 5705 5706 5707 5708 5709 5710 5711
		tsauxc = rd32(E1000_TSAUXC);
		tsauxc |= TSAUXC_EN_TT0;
		wr32(E1000_TSAUXC, tsauxc);
		adapter->perout[0].start = ts;
		spin_unlock(&adapter->tmreg_lock);
		ack |= TSINTR_TT0;
	}

	if (tsicr & TSINTR_TT1) {
		spin_lock(&adapter->tmreg_lock);
A
Arnd Bergmann 已提交
5712 5713
		ts = timespec64_add(adapter->perout[1].start,
				    adapter->perout[1].period);
5714
		wr32(E1000_TRGTTIML1, ts.tv_nsec);
A
Arnd Bergmann 已提交
5715
		wr32(E1000_TRGTTIMH1, (u32)ts.tv_sec);
5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743
		tsauxc = rd32(E1000_TSAUXC);
		tsauxc |= TSAUXC_EN_TT1;
		wr32(E1000_TSAUXC, tsauxc);
		adapter->perout[1].start = ts;
		spin_unlock(&adapter->tmreg_lock);
		ack |= TSINTR_TT1;
	}

	if (tsicr & TSINTR_AUTT0) {
		nsec = rd32(E1000_AUXSTMPL0);
		sec  = rd32(E1000_AUXSTMPH0);
		event.type = PTP_CLOCK_EXTTS;
		event.index = 0;
		event.timestamp = sec * 1000000000ULL + nsec;
		ptp_clock_event(adapter->ptp_clock, &event);
		ack |= TSINTR_AUTT0;
	}

	if (tsicr & TSINTR_AUTT1) {
		nsec = rd32(E1000_AUXSTMPL1);
		sec  = rd32(E1000_AUXSTMPH1);
		event.type = PTP_CLOCK_EXTTS;
		event.index = 1;
		event.timestamp = sec * 1000000000ULL + nsec;
		ptp_clock_event(adapter->ptp_clock, &event);
		ack |= TSINTR_AUTT1;
	}

5744 5745
	/* acknowledge the interrupts */
	wr32(E1000_TSICR, ack);
5746 5747
}

5748 5749
static irqreturn_t igb_msix_other(int irq, void *data)
{
5750
	struct igb_adapter *adapter = data;
5751
	struct e1000_hw *hw = &adapter->hw;
P
PJ Waskiewicz 已提交
5752 5753
	u32 icr = rd32(E1000_ICR);
	/* reading ICR causes bit 31 of EICR to be cleared */
5754

5755 5756 5757
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

5758
	if (icr & E1000_ICR_DOUTSYNC) {
5759 5760
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
G
Greg Rose 已提交
5761 5762
		/* The DMA Out of Sync is also indication of a spoof event
		 * in IOV mode. Check the Wrong VM Behavior register to
5763 5764
		 * see if it is really a spoof event.
		 */
G
Greg Rose 已提交
5765
		igb_check_wvbr(adapter);
5766
	}
5767

5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778
	/* Check for a mailbox event */
	if (icr & E1000_ICR_VMMB)
		igb_msg_task(adapter);

	if (icr & E1000_ICR_LSC) {
		hw->mac.get_link_status = 1;
		/* guard against interrupt when we're going down */
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

5779 5780
	if (icr & E1000_ICR_TS)
		igb_tsync_interrupt(adapter);
5781

P
PJ Waskiewicz 已提交
5782
	wr32(E1000_EIMS, adapter->eims_other);
5783 5784 5785 5786

	return IRQ_HANDLED;
}

5787
static void igb_write_itr(struct igb_q_vector *q_vector)
5788
{
5789
	struct igb_adapter *adapter = q_vector->adapter;
5790
	u32 itr_val = q_vector->itr_val & 0x7FFC;
5791

5792 5793
	if (!q_vector->set_itr)
		return;
5794

5795 5796
	if (!itr_val)
		itr_val = 0x4;
5797

5798 5799
	if (adapter->hw.mac.type == e1000_82575)
		itr_val |= itr_val << 16;
5800
	else
5801
		itr_val |= E1000_EITR_CNT_IGNR;
5802

5803 5804
	writel(itr_val, q_vector->itr_register);
	q_vector->set_itr = 0;
5805 5806
}

5807
static irqreturn_t igb_msix_ring(int irq, void *data)
5808
{
5809
	struct igb_q_vector *q_vector = data;
5810

5811 5812
	/* Write the ITR value calculated from the previous interrupt. */
	igb_write_itr(q_vector);
5813

5814
	napi_schedule(&q_vector->napi);
P
PJ Waskiewicz 已提交
5815

5816
	return IRQ_HANDLED;
J
Jeb Cramer 已提交
5817 5818
}

5819
#ifdef CONFIG_IGB_DCA
5820 5821 5822 5823 5824 5825 5826 5827 5828 5829
static void igb_update_tx_dca(struct igb_adapter *adapter,
			      struct igb_ring *tx_ring,
			      int cpu)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);

	if (hw->mac.type != e1000_82575)
		txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;

5830
	/* We can enable relaxed ordering for reads, but not writes when
5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
		  E1000_DCA_TXCTRL_DATA_RRO_EN |
		  E1000_DCA_TXCTRL_DESC_DCA_EN;

	wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
}

static void igb_update_rx_dca(struct igb_adapter *adapter,
			      struct igb_ring *rx_ring,
			      int cpu)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);

	if (hw->mac.type != e1000_82575)
		rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;

5851
	/* We can enable relaxed ordering for reads, but not writes when
5852 5853 5854 5855 5856 5857 5858 5859 5860
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
		  E1000_DCA_RXCTRL_DESC_DCA_EN;

	wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
}

5861
static void igb_update_dca(struct igb_q_vector *q_vector)
J
Jeb Cramer 已提交
5862
{
5863
	struct igb_adapter *adapter = q_vector->adapter;
J
Jeb Cramer 已提交
5864 5865
	int cpu = get_cpu();

5866 5867 5868
	if (q_vector->cpu == cpu)
		goto out_no_update;

5869 5870 5871 5872 5873 5874
	if (q_vector->tx.ring)
		igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);

	if (q_vector->rx.ring)
		igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);

5875 5876
	q_vector->cpu = cpu;
out_no_update:
J
Jeb Cramer 已提交
5877 5878 5879 5880 5881
	put_cpu();
}

static void igb_setup_dca(struct igb_adapter *adapter)
{
5882
	struct e1000_hw *hw = &adapter->hw;
J
Jeb Cramer 已提交
5883 5884
	int i;

5885
	if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
J
Jeb Cramer 已提交
5886 5887
		return;

5888 5889 5890
	/* Always use CB2 mode, difference is masked in the CB driver. */
	wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);

5891
	for (i = 0; i < adapter->num_q_vectors; i++) {
5892 5893
		adapter->q_vector[i]->cpu = -1;
		igb_update_dca(adapter->q_vector[i]);
J
Jeb Cramer 已提交
5894 5895 5896 5897 5898 5899 5900
	}
}

static int __igb_notify_dca(struct device *dev, void *data)
{
	struct net_device *netdev = dev_get_drvdata(dev);
	struct igb_adapter *adapter = netdev_priv(netdev);
5901
	struct pci_dev *pdev = adapter->pdev;
J
Jeb Cramer 已提交
5902 5903 5904 5905 5906 5907
	struct e1000_hw *hw = &adapter->hw;
	unsigned long event = *(unsigned long *)data;

	switch (event) {
	case DCA_PROVIDER_ADD:
		/* if already enabled, don't do it again */
5908
		if (adapter->flags & IGB_FLAG_DCA_ENABLED)
J
Jeb Cramer 已提交
5909 5910
			break;
		if (dca_add_requester(dev) == 0) {
5911
			adapter->flags |= IGB_FLAG_DCA_ENABLED;
5912
			dev_info(&pdev->dev, "DCA enabled\n");
J
Jeb Cramer 已提交
5913 5914 5915 5916 5917
			igb_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
5918
		if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
J
Jeb Cramer 已提交
5919
			/* without this a class_device is left
5920 5921
			 * hanging around in the sysfs model
			 */
J
Jeb Cramer 已提交
5922
			dca_remove_requester(dev);
5923
			dev_info(&pdev->dev, "DCA disabled\n");
5924
			adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
A
Alexander Duyck 已提交
5925
			wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
J
Jeb Cramer 已提交
5926 5927 5928
		}
		break;
	}
5929

J
Jeb Cramer 已提交
5930
	return 0;
5931 5932
}

J
Jeb Cramer 已提交
5933
static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
5934
			  void *p)
J
Jeb Cramer 已提交
5935 5936 5937 5938
{
	int ret_val;

	ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
5939
					 __igb_notify_dca);
J
Jeb Cramer 已提交
5940 5941 5942

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
5943
#endif /* CONFIG_IGB_DCA */
5944

5945 5946 5947 5948 5949
#ifdef CONFIG_PCI_IOV
static int igb_vf_configure(struct igb_adapter *adapter, int vf)
{
	unsigned char mac_addr[ETH_ALEN];

5950
	eth_zero_addr(mac_addr);
5951 5952
	igb_set_vf_mac(adapter, vf, mac_addr);

L
Lior Levy 已提交
5953 5954 5955
	/* By default spoof check is enabled for all VFs */
	adapter->vf_data[vf].spoofchk_enabled = true;

5956
	return 0;
5957 5958 5959
}

#endif
5960 5961 5962 5963 5964 5965 5966 5967
static void igb_ping_all_vfs(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ping;
	int i;

	for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
		ping = E1000_PF_CONTROL_MSG;
5968
		if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
5969 5970 5971 5972 5973
			ping |= E1000_VT_MSGTYPE_CTS;
		igb_write_mbx(hw, &ping, 1, i);
	}
}

5974 5975 5976 5977 5978 5979
static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr = rd32(E1000_VMOLR(vf));
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];

5980
	vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
5981
			    IGB_VF_FLAG_MULTI_PROMISC);
5982 5983 5984 5985
	vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);

	if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
		vmolr |= E1000_VMOLR_MPME;
5986
		vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
5987 5988
		*msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
	} else {
5989
		/* if we have hashes and we are clearing a multicast promisc
5990 5991 5992 5993 5994 5995 5996
		 * flag we need to write the hashes to the MTA as this step
		 * was previously skipped
		 */
		if (vf_data->num_vf_mc_hashes > 30) {
			vmolr |= E1000_VMOLR_MPME;
		} else if (vf_data->num_vf_mc_hashes) {
			int j;
5997

5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012
			vmolr |= E1000_VMOLR_ROMPE;
			for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
				igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
		}
	}

	wr32(E1000_VMOLR(vf), vmolr);

	/* there are flags left unprocessed, likely not supported */
	if (*msgbuf & E1000_VT_MSGINFO_MASK)
		return -EINVAL;

	return 0;
}

6013 6014 6015 6016 6017 6018 6019 6020
static int igb_set_vf_multicasts(struct igb_adapter *adapter,
				  u32 *msgbuf, u32 vf)
{
	int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
	u16 *hash_list = (u16 *)&msgbuf[1];
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
	int i;

6021
	/* salt away the number of multicast addresses assigned
6022 6023 6024 6025 6026
	 * to this VF for later use to restore when the PF multi cast
	 * list changes
	 */
	vf_data->num_vf_mc_hashes = n;

6027 6028 6029 6030 6031
	/* only up to 30 hash values supported */
	if (n > 30)
		n = 30;

	/* store the hashes for later use */
6032
	for (i = 0; i < n; i++)
6033
		vf_data->vf_mc_hashes[i] = hash_list[i];
6034 6035

	/* Flush and reset the mta with the new values */
6036
	igb_set_rx_mode(adapter->netdev);
6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047

	return 0;
}

static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	struct vf_data_storage *vf_data;
	int i, j;

	for (i = 0; i < adapter->vfs_allocated_count; i++) {
6048
		u32 vmolr = rd32(E1000_VMOLR(i));
6049

6050 6051
		vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);

6052
		vf_data = &adapter->vf_data[i];
6053 6054 6055 6056 6057 6058 6059 6060 6061 6062

		if ((vf_data->num_vf_mc_hashes > 30) ||
		    (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
			vmolr |= E1000_VMOLR_MPME;
		} else if (vf_data->num_vf_mc_hashes) {
			vmolr |= E1000_VMOLR_ROMPE;
			for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
				igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
		}
		wr32(E1000_VMOLR(i), vmolr);
6063 6064 6065 6066 6067 6068
	}
}

static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
6069
	u32 pool_mask, vlvf_mask, i;
6070

6071 6072
	/* create mask for VF and other pools */
	pool_mask = E1000_VLVF_POOLSEL_MASK;
6073
	vlvf_mask = BIT(E1000_VLVF_POOLSEL_SHIFT + vf);
6074 6075

	/* drop PF from pool bits */
6076 6077
	pool_mask &= ~BIT(E1000_VLVF_POOLSEL_SHIFT +
			     adapter->vfs_allocated_count);
6078 6079

	/* Find the vlan filter for this id */
6080 6081 6082
	for (i = E1000_VLVF_ARRAY_SIZE; i--;) {
		u32 vlvf = rd32(E1000_VLVF(i));
		u32 vfta_mask, vid, vfta;
6083 6084

		/* remove the vf from the pool */
6085 6086 6087 6088 6089 6090 6091 6092 6093
		if (!(vlvf & vlvf_mask))
			continue;

		/* clear out bit from VLVF */
		vlvf ^= vlvf_mask;

		/* if other pools are present, just remove ourselves */
		if (vlvf & pool_mask)
			goto update_vlvfb;
6094

6095 6096 6097
		/* if PF is present, leave VFTA */
		if (vlvf & E1000_VLVF_POOLSEL_MASK)
			goto update_vlvf;
6098

6099
		vid = vlvf & E1000_VLVF_VLANID_MASK;
6100
		vfta_mask = BIT(vid % 32);
6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114

		/* clear bit from VFTA */
		vfta = adapter->shadow_vfta[vid / 32];
		if (vfta & vfta_mask)
			hw->mac.ops.write_vfta(hw, vid / 32, vfta ^ vfta_mask);
update_vlvf:
		/* clear pool selection enable */
		if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
			vlvf &= E1000_VLVF_POOLSEL_MASK;
		else
			vlvf = 0;
update_vlvfb:
		/* clear pool bits */
		wr32(E1000_VLVF(i), vlvf);
6115 6116
	}
}
6117

6118
static int igb_find_vlvf_entry(struct e1000_hw *hw, u32 vlan)
6119
{
6120 6121
	u32 vlvf;
	int idx;
6122

6123 6124 6125 6126 6127 6128 6129 6130
	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the VLAN id in the VLVF entries */
	for (idx = E1000_VLVF_ARRAY_SIZE; --idx;) {
		vlvf = rd32(E1000_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
6131 6132 6133
			break;
	}

6134
	return idx;
6135 6136
}

6137
static void igb_update_pf_vlvf(struct igb_adapter *adapter, u32 vid)
6138 6139
{
	struct e1000_hw *hw = &adapter->hw;
6140 6141
	u32 bits, pf_id;
	int idx;
6142

6143 6144 6145
	idx = igb_find_vlvf_entry(hw, vid);
	if (!idx)
		return;
6146

6147 6148 6149 6150
	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
6151
	bits = ~BIT(pf_id) & E1000_VLVF_POOLSEL_MASK;
6152 6153 6154 6155 6156
	bits &= rd32(E1000_VLVF(idx));

	/* Disable the filter so this falls into the default pool. */
	if (!bits) {
		if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
6157
			wr32(E1000_VLVF(idx), BIT(pf_id));
6158 6159
		else
			wr32(E1000_VLVF(idx), 0);
6160
	}
6161
}
6162

6163 6164
static s32 igb_set_vf_vlan(struct igb_adapter *adapter, u32 vid,
			   bool add, u32 vf)
6165
{
6166
	int pf_id = adapter->vfs_allocated_count;
6167
	struct e1000_hw *hw = &adapter->hw;
6168
	int err;
6169

6170 6171 6172 6173
	/* If VLAN overlaps with one the PF is currently monitoring make
	 * sure that we are able to allocate a VLVF entry.  This may be
	 * redundant but it guarantees PF will maintain visibility to
	 * the VLAN.
6174
	 */
6175
	if (add && test_bit(vid, adapter->active_vlans)) {
6176 6177 6178
		err = igb_vfta_set(hw, vid, pf_id, true, false);
		if (err)
			return err;
6179
	}
6180

6181
	err = igb_vfta_set(hw, vid, vf, add, false);
6182

6183 6184
	if (add && !err)
		return err;
6185

6186 6187 6188
	/* If we failed to add the VF VLAN or we are removing the VF VLAN
	 * we may need to drop the PF pool bit in order to allow us to free
	 * up the VLVF resources.
6189
	 */
6190 6191 6192
	if (test_bit(vid, adapter->active_vlans) ||
	    (adapter->flags & IGB_FLAG_VLAN_PROMISC))
		igb_update_pf_vlvf(adapter, vid);
6193 6194

	return err;
6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206
}

static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;

	if (vid)
		wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
	else
		wr32(E1000_VMVIR(vf), 0);
}

6207 6208
static int igb_enable_port_vlan(struct igb_adapter *adapter, int vf,
				u16 vlan, u8 qos)
6209
{
6210
	int err;
6211

6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225
	err = igb_set_vf_vlan(adapter, vlan, true, vf);
	if (err)
		return err;

	igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
	igb_set_vmolr(adapter, vf, !vlan);

	/* revoke access to previous VLAN */
	if (vlan != adapter->vf_data[vf].pf_vlan)
		igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
				false, vf);

	adapter->vf_data[vf].pf_vlan = vlan;
	adapter->vf_data[vf].pf_qos = qos;
6226
	igb_set_vf_vlan_strip(adapter, vf, true);
6227 6228 6229 6230 6231 6232 6233
	dev_info(&adapter->pdev->dev,
		 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
	if (test_bit(__IGB_DOWN, &adapter->state)) {
		dev_warn(&adapter->pdev->dev,
			 "The VF VLAN has been set, but the PF device is not up.\n");
		dev_warn(&adapter->pdev->dev,
			 "Bring the PF device up before attempting to use the VF device.\n");
6234
	}
6235

6236
	return err;
6237 6238
}

6239
static int igb_disable_port_vlan(struct igb_adapter *adapter, int vf)
6240
{
6241 6242
	/* Restore tagless access via VLAN 0 */
	igb_set_vf_vlan(adapter, 0, true, vf);
6243

6244
	igb_set_vmvir(adapter, 0, vf);
6245
	igb_set_vmolr(adapter, vf, true);
6246

6247 6248 6249 6250
	/* Remove any PF assigned VLAN */
	if (adapter->vf_data[vf].pf_vlan)
		igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
				false, vf);
6251

6252 6253
	adapter->vf_data[vf].pf_vlan = 0;
	adapter->vf_data[vf].pf_qos = 0;
6254
	igb_set_vf_vlan_strip(adapter, vf, false);
6255

6256
	return 0;
6257 6258
}

6259 6260
static int igb_ndo_set_vf_vlan(struct net_device *netdev, int vf,
			       u16 vlan, u8 qos, __be16 vlan_proto)
6261
{
6262
	struct igb_adapter *adapter = netdev_priv(netdev);
6263

6264 6265
	if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
		return -EINVAL;
6266

6267 6268 6269
	if (vlan_proto != htons(ETH_P_8021Q))
		return -EPROTONOSUPPORT;

6270 6271 6272
	return (vlan || qos) ? igb_enable_port_vlan(adapter, vf, vlan, qos) :
			       igb_disable_port_vlan(adapter, vf);
}
6273

6274 6275 6276 6277
static int igb_set_vf_vlan_msg(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
{
	int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
	int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
6278
	int ret;
6279

6280 6281
	if (adapter->vf_data[vf].pf_vlan)
		return -1;
6282

6283 6284 6285 6286
	/* VLAN 0 is a special case, don't allow it to be removed */
	if (!vid && !add)
		return 0;

6287 6288 6289 6290
	ret = igb_set_vf_vlan(adapter, vid, !!add, vf);
	if (!ret)
		igb_set_vf_vlan_strip(adapter, vf, !!vid);
	return ret;
6291 6292
}

6293
static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
6294
{
6295
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
6296

6297 6298 6299
	/* clear flags - except flag that indicates PF has set the MAC */
	vf_data->flags &= IGB_VF_FLAG_PF_SET_MAC;
	vf_data->last_nack = jiffies;
6300 6301 6302

	/* reset vlans for device */
	igb_clear_vf_vfta(adapter, vf);
6303 6304 6305 6306
	igb_set_vf_vlan(adapter, vf_data->pf_vlan, true, vf);
	igb_set_vmvir(adapter, vf_data->pf_vlan |
			       (vf_data->pf_qos << VLAN_PRIO_SHIFT), vf);
	igb_set_vmolr(adapter, vf, !vf_data->pf_vlan);
6307
	igb_set_vf_vlan_strip(adapter, vf, !!(vf_data->pf_vlan));
6308 6309 6310 6311 6312

	/* reset multicast table array for vf */
	adapter->vf_data[vf].num_vf_mc_hashes = 0;

	/* Flush and reset the mta with the new values */
6313
	igb_set_rx_mode(adapter->netdev);
6314 6315
}

6316 6317 6318 6319
static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
{
	unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;

6320
	/* clear mac address as we were hotplug removed/added */
6321
	if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
6322
		eth_zero_addr(vf_mac);
6323 6324 6325 6326 6327 6328

	/* process remaining reset events */
	igb_vf_reset(adapter, vf);
}

static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
6329 6330 6331
{
	struct e1000_hw *hw = &adapter->hw;
	unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
6332
	int rar_entry = hw->mac.rar_entry_count - (vf + 1);
6333 6334 6335 6336
	u32 reg, msgbuf[3];
	u8 *addr = (u8 *)(&msgbuf[1]);

	/* process all the same items cleared in a function level reset */
6337
	igb_vf_reset(adapter, vf);
6338 6339

	/* set vf mac address */
6340
	igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
6341 6342 6343

	/* enable transmit and receive for vf */
	reg = rd32(E1000_VFTE);
6344
	wr32(E1000_VFTE, reg | BIT(vf));
6345
	reg = rd32(E1000_VFRE);
6346
	wr32(E1000_VFRE, reg | BIT(vf));
6347

G
Greg Rose 已提交
6348
	adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
6349 6350

	/* reply to reset with ack and vf mac address */
6351 6352 6353 6354 6355 6356
	if (!is_zero_ether_addr(vf_mac)) {
		msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
		memcpy(addr, vf_mac, ETH_ALEN);
	} else {
		msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_NACK;
	}
6357 6358 6359 6360 6361
	igb_write_mbx(hw, msgbuf, 3, vf);
}

static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
{
6362
	/* The VF MAC Address is stored in a packed array of bytes
G
Greg Rose 已提交
6363 6364
	 * starting at the second 32 bit word of the msg array
	 */
6365 6366
	unsigned char *addr = (char *)&msg[1];
	int err = -1;
6367

6368 6369
	if (is_valid_ether_addr(addr))
		err = igb_set_vf_mac(adapter, vf, addr);
6370

6371
	return err;
6372 6373 6374 6375 6376
}

static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
6377
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
6378 6379 6380
	u32 msg = E1000_VT_MSGTYPE_NACK;

	/* if device isn't clear to send it shouldn't be reading either */
6381 6382
	if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
	    time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
6383
		igb_write_mbx(hw, &msg, 1, vf);
6384
		vf_data->last_nack = jiffies;
6385 6386 6387
	}
}

6388
static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
6389
{
6390 6391
	struct pci_dev *pdev = adapter->pdev;
	u32 msgbuf[E1000_VFMAILBOX_SIZE];
6392
	struct e1000_hw *hw = &adapter->hw;
6393
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
6394 6395
	s32 retval;

6396
	retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
6397

6398 6399
	if (retval) {
		/* if receive failed revoke VF CTS stats and restart init */
6400
		dev_err(&pdev->dev, "Error receiving message from VF\n");
6401 6402 6403 6404 6405
		vf_data->flags &= ~IGB_VF_FLAG_CTS;
		if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
			return;
		goto out;
	}
6406 6407 6408

	/* this is a message we already processed, do nothing */
	if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
6409
		return;
6410

6411
	/* until the vf completes a reset it should not be
6412 6413 6414 6415
	 * allowed to start any configuration.
	 */
	if (msgbuf[0] == E1000_VF_RESET) {
		igb_vf_reset_msg(adapter, vf);
6416
		return;
6417 6418
	}

6419
	if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
6420 6421 6422 6423
		if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
			return;
		retval = -1;
		goto out;
6424 6425 6426 6427
	}

	switch ((msgbuf[0] & 0xFFFF)) {
	case E1000_VF_SET_MAC_ADDR:
6428 6429 6430 6431 6432
		retval = -EINVAL;
		if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
			retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
		else
			dev_warn(&pdev->dev,
6433 6434
				 "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
				 vf);
6435
		break;
6436 6437 6438
	case E1000_VF_SET_PROMISC:
		retval = igb_set_vf_promisc(adapter, msgbuf, vf);
		break;
6439 6440 6441 6442 6443 6444 6445
	case E1000_VF_SET_MULTICAST:
		retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
		break;
	case E1000_VF_SET_LPE:
		retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
		break;
	case E1000_VF_SET_VLAN:
6446 6447 6448
		retval = -1;
		if (vf_data->pf_vlan)
			dev_warn(&pdev->dev,
6449 6450
				 "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
				 vf);
6451
		else
6452
			retval = igb_set_vf_vlan_msg(adapter, msgbuf, vf);
6453 6454
		break;
	default:
6455
		dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
6456 6457 6458 6459
		retval = -1;
		break;
	}

6460 6461
	msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
out:
6462 6463 6464 6465 6466 6467 6468
	/* notify the VF of the results of what it sent us */
	if (retval)
		msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
	else
		msgbuf[0] |= E1000_VT_MSGTYPE_ACK;

	igb_write_mbx(hw, msgbuf, 1, vf);
6469
}
6470

6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488
static void igb_msg_task(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vf;

	for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
		/* process any reset requests */
		if (!igb_check_for_rst(hw, vf))
			igb_vf_reset_event(adapter, vf);

		/* process any messages pending */
		if (!igb_check_for_msg(hw, vf))
			igb_rcv_msg_from_vf(adapter, vf);

		/* process any acks */
		if (!igb_check_for_ack(hw, vf))
			igb_rcv_ack_from_vf(adapter, vf);
	}
6489 6490
}

6491 6492 6493
/**
 *  igb_set_uta - Set unicast filter table address
 *  @adapter: board private structure
6494
 *  @set: boolean indicating if we are setting or clearing bits
6495 6496 6497 6498
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
L
Lucas De Marchi 已提交
6499 6500
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
6501
 **/
6502
static void igb_set_uta(struct igb_adapter *adapter, bool set)
6503 6504
{
	struct e1000_hw *hw = &adapter->hw;
6505
	u32 uta = set ? ~0 : 0;
6506 6507 6508 6509 6510 6511
	int i;

	/* we only need to do this if VMDq is enabled */
	if (!adapter->vfs_allocated_count)
		return;

6512 6513
	for (i = hw->mac.uta_reg_count; i--;)
		array_wr32(E1000_UTA, i, uta);
6514 6515
}

6516
/**
6517 6518 6519
 *  igb_intr_msi - Interrupt Handler
 *  @irq: interrupt number
 *  @data: pointer to a network interface device structure
6520 6521 6522
 **/
static irqreturn_t igb_intr_msi(int irq, void *data)
{
6523 6524
	struct igb_adapter *adapter = data;
	struct igb_q_vector *q_vector = adapter->q_vector[0];
6525 6526 6527 6528
	struct e1000_hw *hw = &adapter->hw;
	/* read ICR disables interrupts using IAM */
	u32 icr = rd32(E1000_ICR);

6529
	igb_write_itr(q_vector);
6530

6531 6532 6533
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

6534
	if (icr & E1000_ICR_DOUTSYNC) {
6535 6536 6537 6538
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
	}

6539 6540 6541 6542 6543 6544
	if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
		hw->mac.get_link_status = 1;
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

6545 6546
	if (icr & E1000_ICR_TS)
		igb_tsync_interrupt(adapter);
6547

6548
	napi_schedule(&q_vector->napi);
6549 6550 6551 6552 6553

	return IRQ_HANDLED;
}

/**
6554 6555 6556
 *  igb_intr - Legacy Interrupt Handler
 *  @irq: interrupt number
 *  @data: pointer to a network interface device structure
6557 6558 6559
 **/
static irqreturn_t igb_intr(int irq, void *data)
{
6560 6561
	struct igb_adapter *adapter = data;
	struct igb_q_vector *q_vector = adapter->q_vector[0];
6562 6563
	struct e1000_hw *hw = &adapter->hw;
	/* Interrupt Auto-Mask...upon reading ICR, interrupts are masked.  No
6564 6565
	 * need for the IMC write
	 */
6566 6567 6568
	u32 icr = rd32(E1000_ICR);

	/* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
6569 6570
	 * not set, then the adapter didn't send an interrupt
	 */
6571 6572 6573
	if (!(icr & E1000_ICR_INT_ASSERTED))
		return IRQ_NONE;

6574 6575
	igb_write_itr(q_vector);

6576 6577 6578
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

6579
	if (icr & E1000_ICR_DOUTSYNC) {
6580 6581 6582 6583
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
	}

6584 6585 6586 6587 6588 6589 6590
	if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
		hw->mac.get_link_status = 1;
		/* guard against interrupt when we're going down */
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

6591 6592
	if (icr & E1000_ICR_TS)
		igb_tsync_interrupt(adapter);
6593

6594
	napi_schedule(&q_vector->napi);
6595 6596 6597 6598

	return IRQ_HANDLED;
}

6599
static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
6600
{
6601
	struct igb_adapter *adapter = q_vector->adapter;
6602
	struct e1000_hw *hw = &adapter->hw;
6603

6604 6605 6606 6607
	if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
	    (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
		if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
			igb_set_itr(q_vector);
6608
		else
6609
			igb_update_ring_itr(q_vector);
6610 6611
	}

6612
	if (!test_bit(__IGB_DOWN, &adapter->state)) {
6613
		if (adapter->flags & IGB_FLAG_HAS_MSIX)
6614
			wr32(E1000_EIMS, q_vector->eims_value);
6615 6616 6617
		else
			igb_irq_enable(adapter);
	}
6618 6619
}

6620
/**
6621 6622 6623
 *  igb_poll - NAPI Rx polling callback
 *  @napi: napi polling structure
 *  @budget: count of how many packets we should handle
6624 6625
 **/
static int igb_poll(struct napi_struct *napi, int budget)
6626
{
6627
	struct igb_q_vector *q_vector = container_of(napi,
6628 6629
						     struct igb_q_vector,
						     napi);
6630
	bool clean_complete = true;
6631
	int work_done = 0;
6632

6633
#ifdef CONFIG_IGB_DCA
6634 6635
	if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
		igb_update_dca(q_vector);
J
Jeb Cramer 已提交
6636
#endif
6637
	if (q_vector->tx.ring)
6638
		clean_complete = igb_clean_tx_irq(q_vector, budget);
6639

6640 6641 6642 6643
	if (q_vector->rx.ring) {
		int cleaned = igb_clean_rx_irq(q_vector, budget);

		work_done += cleaned;
6644 6645
		if (cleaned >= budget)
			clean_complete = false;
6646
	}
6647

6648 6649 6650
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;
6651

6652
	/* If not enough Rx work done, exit the polling mode */
6653
	napi_complete_done(napi, work_done);
6654
	igb_ring_irq_enable(q_vector);
6655

6656
	return 0;
6657
}
A
Al Viro 已提交
6658

6659
/**
6660 6661
 *  igb_clean_tx_irq - Reclaim resources after transmit completes
 *  @q_vector: pointer to q_vector containing needed info
6662
 *  @napi_budget: Used to determine if we are in netpoll
6663
 *
6664
 *  returns true if ring is completely cleaned
6665
 **/
6666
static bool igb_clean_tx_irq(struct igb_q_vector *q_vector, int napi_budget)
6667
{
6668
	struct igb_adapter *adapter = q_vector->adapter;
6669
	struct igb_ring *tx_ring = q_vector->tx.ring;
6670
	struct igb_tx_buffer *tx_buffer;
6671
	union e1000_adv_tx_desc *tx_desc;
6672
	unsigned int total_bytes = 0, total_packets = 0;
6673
	unsigned int budget = q_vector->tx.work_limit;
6674
	unsigned int i = tx_ring->next_to_clean;
6675

6676 6677
	if (test_bit(__IGB_DOWN, &adapter->state))
		return true;
A
Alexander Duyck 已提交
6678

6679
	tx_buffer = &tx_ring->tx_buffer_info[i];
6680
	tx_desc = IGB_TX_DESC(tx_ring, i);
6681
	i -= tx_ring->count;
6682

6683 6684
	do {
		union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
6685 6686 6687 6688

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;
6689

6690
		/* prevent any other reads prior to eop_desc */
6691
		read_barrier_depends();
6692

6693 6694 6695 6696
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
			break;

6697 6698
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
6699

6700 6701 6702
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;
6703

6704
		/* free the skb */
6705
		napi_consume_skb(tx_buffer->skb, napi_budget);
6706

6707 6708
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
6709 6710
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
6711 6712
				 DMA_TO_DEVICE);

6713 6714 6715
		/* clear tx_buffer data */
		dma_unmap_len_set(tx_buffer, len, 0);

6716 6717
		/* clear last DMA location and unmap remaining buffers */
		while (tx_desc != eop_desc) {
6718 6719
			tx_buffer++;
			tx_desc++;
6720
			i++;
6721 6722
			if (unlikely(!i)) {
				i -= tx_ring->count;
6723
				tx_buffer = tx_ring->tx_buffer_info;
6724 6725
				tx_desc = IGB_TX_DESC(tx_ring, 0);
			}
6726 6727

			/* unmap any remaining paged data */
6728
			if (dma_unmap_len(tx_buffer, len)) {
6729
				dma_unmap_page(tx_ring->dev,
6730 6731
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
6732
					       DMA_TO_DEVICE);
6733
				dma_unmap_len_set(tx_buffer, len, 0);
6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IGB_TX_DESC(tx_ring, 0);
		}
6746 6747 6748 6749 6750 6751 6752

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);

		/* update budget accounting */
		budget--;
	} while (likely(budget));
A
Alexander Duyck 已提交
6753

6754 6755
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);
6756
	i += tx_ring->count;
6757
	tx_ring->next_to_clean = i;
6758 6759 6760 6761
	u64_stats_update_begin(&tx_ring->tx_syncp);
	tx_ring->tx_stats.bytes += total_bytes;
	tx_ring->tx_stats.packets += total_packets;
	u64_stats_update_end(&tx_ring->tx_syncp);
6762 6763
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
6764

6765
	if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
6766
		struct e1000_hw *hw = &adapter->hw;
E
Eric Dumazet 已提交
6767

6768
		/* Detect a transmit hang in hardware, this serializes the
6769 6770
		 * check with the clearing of time_stamp and movement of i
		 */
6771
		clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
6772
		if (tx_buffer->next_to_watch &&
6773
		    time_after(jiffies, tx_buffer->time_stamp +
6774 6775
			       (adapter->tx_timeout_factor * HZ)) &&
		    !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
6776 6777

			/* detected Tx unit hang */
6778
			dev_err(tx_ring->dev,
6779
				"Detected Tx Unit Hang\n"
A
Alexander Duyck 已提交
6780
				"  Tx Queue             <%d>\n"
6781 6782 6783 6784 6785 6786
				"  TDH                  <%x>\n"
				"  TDT                  <%x>\n"
				"  next_to_use          <%x>\n"
				"  next_to_clean        <%x>\n"
				"buffer_info[next_to_clean]\n"
				"  time_stamp           <%lx>\n"
6787
				"  next_to_watch        <%p>\n"
6788 6789
				"  jiffies              <%lx>\n"
				"  desc.status          <%x>\n",
A
Alexander Duyck 已提交
6790
				tx_ring->queue_index,
6791
				rd32(E1000_TDH(tx_ring->reg_idx)),
6792
				readl(tx_ring->tail),
6793 6794
				tx_ring->next_to_use,
				tx_ring->next_to_clean,
6795
				tx_buffer->time_stamp,
6796
				tx_buffer->next_to_watch,
6797
				jiffies,
6798
				tx_buffer->next_to_watch->wb.status);
6799 6800 6801 6802 6803
			netif_stop_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);

			/* we are about to reset, no point in enabling stuff */
			return true;
6804 6805
		}
	}
6806

6807
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
6808
	if (unlikely(total_packets &&
6809 6810
	    netif_carrier_ok(tx_ring->netdev) &&
	    igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index) &&
		    !(test_bit(__IGB_DOWN, &adapter->state))) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);

			u64_stats_update_begin(&tx_ring->tx_syncp);
			tx_ring->tx_stats.restart_queue++;
			u64_stats_update_end(&tx_ring->tx_syncp);
		}
	}

	return !!budget;
6828 6829
}

6830
/**
6831 6832 6833
 *  igb_reuse_rx_page - page flip buffer and store it back on the ring
 *  @rx_ring: rx descriptor ring to store buffers on
 *  @old_buff: donor buffer to have page reused
6834
 *
6835
 *  Synchronizes page for reuse by the adapter
6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849
 **/
static void igb_reuse_rx_page(struct igb_ring *rx_ring,
			      struct igb_rx_buffer *old_buff)
{
	struct igb_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
6850
	*new_buff = *old_buff;
6851 6852
}

A
Alexander Duyck 已提交
6853 6854
static inline bool igb_page_is_reserved(struct page *page)
{
6855
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
6856 6857
}

6858 6859 6860 6861
static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
				  struct page *page,
				  unsigned int truesize)
{
6862 6863
	unsigned int pagecnt_bias = rx_buffer->pagecnt_bias--;

6864
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
6865
	if (unlikely(igb_page_is_reserved(page)))
6866 6867
		return false;

6868 6869
#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
6870
	if (unlikely(page_ref_count(page) != pagecnt_bias))
6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= IGB_RX_BUFSZ;
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
		return false;
#endif

6883 6884 6885
	/* If we have drained the page fragment pool we need to update
	 * the pagecnt_bias and page count so that we fully restock the
	 * number of references the driver holds.
A
Alexander Duyck 已提交
6886
	 */
6887 6888 6889 6890
	if (unlikely(pagecnt_bias == 1)) {
		page_ref_add(page, USHRT_MAX);
		rx_buffer->pagecnt_bias = USHRT_MAX;
	}
A
Alexander Duyck 已提交
6891

6892 6893 6894
	return true;
}

6895
/**
6896 6897 6898 6899 6900
 *  igb_add_rx_frag - Add contents of Rx buffer to sk_buff
 *  @rx_ring: rx descriptor ring to transact packets on
 *  @rx_buffer: buffer containing page to add
 *  @rx_desc: descriptor containing length of buffer written by hardware
 *  @skb: sk_buff to place the data into
6901
 *
6902 6903 6904 6905
 *  This function will add the data contained in rx_buffer->page to the skb.
 *  This is done either through a direct copy if the data in the buffer is
 *  less than the skb header size, otherwise it will just attach the page as
 *  a frag to the skb.
6906
 *
6907 6908
 *  The function will then update the page offset if necessary and return
 *  true if the buffer can be reused by the adapter.
6909 6910 6911
 **/
static bool igb_add_rx_frag(struct igb_ring *rx_ring,
			    struct igb_rx_buffer *rx_buffer,
A
Andrew Lunn 已提交
6912
			    unsigned int size,
6913 6914 6915 6916
			    union e1000_adv_rx_desc *rx_desc,
			    struct sk_buff *skb)
{
	struct page *page = rx_buffer->page;
6917
	unsigned char *va = page_address(page) + rx_buffer->page_offset;
6918 6919 6920
#if (PAGE_SIZE < 8192)
	unsigned int truesize = IGB_RX_BUFSZ;
#else
6921
	unsigned int truesize = SKB_DATA_ALIGN(size);
6922
#endif
6923
	unsigned int pull_len;
6924

6925 6926
	if (unlikely(skb_is_nonlinear(skb)))
		goto add_tail_frag;
6927

6928 6929 6930 6931 6932
	if (unlikely(igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))) {
		igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
		va += IGB_TS_HDR_LEN;
		size -= IGB_TS_HDR_LEN;
	}
6933

6934
	if (likely(size <= IGB_RX_HDR_LEN)) {
6935 6936
		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
6937 6938
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!igb_page_is_reserved(page)))
6939 6940 6941 6942 6943 6944
			return true;

		/* this page cannot be reused so discard it */
		return false;
	}

6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957
	/* we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
	pull_len = eth_get_headlen(va, IGB_RX_HDR_LEN);

	/* align pull length to size of long to optimize memcpy performance */
	memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	va += pull_len;
	size -= pull_len;

add_tail_frag:
6958
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
6959
			(unsigned long)va & ~PAGE_MASK, size, truesize);
6960

6961 6962
	return igb_can_reuse_rx_page(rx_buffer, page, truesize);
}
6963

6964 6965 6966 6967
static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
					   union e1000_adv_rx_desc *rx_desc,
					   struct sk_buff *skb)
{
A
Andrew Lunn 已提交
6968
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
6969 6970 6971 6972 6973 6974 6975
	struct igb_rx_buffer *rx_buffer;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

6976 6977 6978 6979 6980 6981 6982
	/* we are reusing so sync this buffer for CPU use */
	dma_sync_single_range_for_cpu(rx_ring->dev,
				      rx_buffer->dma,
				      rx_buffer->page_offset,
				      size,
				      DMA_FROM_DEVICE);

6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993
	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
6994
		skb = napi_alloc_skb(&rx_ring->q_vector->napi, IGB_RX_HDR_LEN);
6995 6996 6997 6998 6999
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_failed++;
			return NULL;
		}

7000
		/* we will be copying header into skb->data in
7001 7002 7003 7004 7005 7006 7007
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);
	}

	/* pull page into skb */
A
Andrew Lunn 已提交
7008
	if (igb_add_rx_frag(rx_ring, rx_buffer, size, rx_desc, skb)) {
7009 7010 7011
		/* hand second half of page back to the ring */
		igb_reuse_rx_page(rx_ring, rx_buffer);
	} else {
7012 7013 7014
		/* We are not reusing the buffer so unmap it and free
		 * any references we are holding to it
		 */
7015 7016
		dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
				     PAGE_SIZE, DMA_FROM_DEVICE,
7017
				     IGB_RX_DMA_ATTR);
7018
		__page_frag_cache_drain(page, rx_buffer->pagecnt_bias);
7019 7020 7021 7022 7023 7024 7025 7026
	}

	/* clear contents of rx_buffer */
	rx_buffer->page = NULL;

	return skb;
}

7027
static inline void igb_rx_checksum(struct igb_ring *ring,
7028 7029
				   union e1000_adv_rx_desc *rx_desc,
				   struct sk_buff *skb)
7030
{
7031
	skb_checksum_none_assert(skb);
7032

7033
	/* Ignore Checksum bit is set */
7034
	if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
7035 7036 7037 7038
		return;

	/* Rx checksum disabled via ethtool */
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
7039
		return;
7040

7041
	/* TCP/UDP checksum error bit is set */
7042 7043 7044
	if (igb_test_staterr(rx_desc,
			     E1000_RXDEXT_STATERR_TCPE |
			     E1000_RXDEXT_STATERR_IPE)) {
7045
		/* work around errata with sctp packets where the TCPE aka
7046 7047 7048
		 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
		 * packets, (aka let the stack check the crc32c)
		 */
7049 7050
		if (!((skb->len == 60) &&
		      test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
E
Eric Dumazet 已提交
7051
			u64_stats_update_begin(&ring->rx_syncp);
7052
			ring->rx_stats.csum_err++;
E
Eric Dumazet 已提交
7053 7054
			u64_stats_update_end(&ring->rx_syncp);
		}
7055 7056 7057 7058
		/* let the stack verify checksum errors */
		return;
	}
	/* It must be a TCP or UDP packet with a valid checksum */
7059 7060
	if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
				      E1000_RXD_STAT_UDPCS))
7061 7062
		skb->ip_summed = CHECKSUM_UNNECESSARY;

7063 7064
	dev_dbg(ring->dev, "cksum success: bits %08X\n",
		le32_to_cpu(rx_desc->wb.upper.status_error));
7065 7066
}

7067 7068 7069 7070 7071
static inline void igb_rx_hash(struct igb_ring *ring,
			       union e1000_adv_rx_desc *rx_desc,
			       struct sk_buff *skb)
{
	if (ring->netdev->features & NETIF_F_RXHASH)
T
Tom Herbert 已提交
7072 7073 7074
		skb_set_hash(skb,
			     le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
			     PKT_HASH_TYPE_L3);
7075 7076
}

7077
/**
7078 7079 7080 7081
 *  igb_is_non_eop - process handling of non-EOP buffers
 *  @rx_ring: Rx ring being processed
 *  @rx_desc: Rx descriptor for current buffer
 *  @skb: current socket buffer containing buffer in progress
7082
 *
7083 7084 7085 7086
 *  This function updates next to clean.  If the buffer is an EOP buffer
 *  this function exits returning false, otherwise it will place the
 *  sk_buff in the next buffer to be chained and return true indicating
 *  that this is in fact a non-EOP buffer.
7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104
 **/
static bool igb_is_non_eop(struct igb_ring *rx_ring,
			   union e1000_adv_rx_desc *rx_desc)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IGB_RX_DESC(rx_ring, ntc));

	if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
		return false;

	return true;
}

7105
/**
7106 7107 7108 7109
 *  igb_cleanup_headers - Correct corrupted or empty headers
 *  @rx_ring: rx descriptor ring packet is being transacted on
 *  @rx_desc: pointer to the EOP Rx descriptor
 *  @skb: pointer to current skb being fixed
7110
 *
7111 7112
 *  Address the case where we are pulling data in on pages only
 *  and as such no data is present in the skb header.
7113
 *
7114 7115
 *  In addition if skb is not at least 60 bytes we need to pad it so that
 *  it is large enough to qualify as a valid Ethernet frame.
7116
 *
7117
 *  Returns true if an error was encountered and skb was freed.
7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131
 **/
static bool igb_cleanup_headers(struct igb_ring *rx_ring,
				union e1000_adv_rx_desc *rx_desc,
				struct sk_buff *skb)
{
	if (unlikely((igb_test_staterr(rx_desc,
				       E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
		struct net_device *netdev = rx_ring->netdev;
		if (!(netdev->features & NETIF_F_RXALL)) {
			dev_kfree_skb_any(skb);
			return true;
		}
	}

7132 7133 7134
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
7135 7136

	return false;
7137 7138
}

7139
/**
7140 7141 7142 7143
 *  igb_process_skb_fields - Populate skb header fields from Rx descriptor
 *  @rx_ring: rx descriptor ring packet is being transacted on
 *  @rx_desc: pointer to the EOP Rx descriptor
 *  @skb: pointer to current skb being populated
7144
 *
7145 7146 7147
 *  This function checks the ring, descriptor, and packet information in
 *  order to populate the hash, checksum, VLAN, timestamp, protocol, and
 *  other fields within the skb.
7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158
 **/
static void igb_process_skb_fields(struct igb_ring *rx_ring,
				   union e1000_adv_rx_desc *rx_desc,
				   struct sk_buff *skb)
{
	struct net_device *dev = rx_ring->netdev;

	igb_rx_hash(rx_ring, rx_desc, skb);

	igb_rx_checksum(rx_ring, rx_desc, skb);

7159 7160 7161
	if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
	    !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
		igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
7162

7163
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
7164 7165
	    igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
		u16 vid;
7166

7167 7168 7169 7170 7171 7172
		if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
		    test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
			vid = be16_to_cpu(rx_desc->wb.upper.vlan);
		else
			vid = le16_to_cpu(rx_desc->wb.upper.vlan);

7173
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
7174 7175 7176 7177 7178 7179 7180
	}

	skb_record_rx_queue(skb, rx_ring->queue_index);

	skb->protocol = eth_type_trans(skb, rx_ring->netdev);
}

7181
static int igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
7182
{
7183
	struct igb_ring *rx_ring = q_vector->rx.ring;
7184
	struct sk_buff *skb = rx_ring->skb;
7185
	unsigned int total_bytes = 0, total_packets = 0;
7186
	u16 cleaned_count = igb_desc_unused(rx_ring);
7187

7188
	while (likely(total_packets < budget)) {
7189
		union e1000_adv_rx_desc *rx_desc;
7190

7191 7192 7193 7194 7195
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
			igb_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}
7196

7197
		rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
7198

7199
		if (!rx_desc->wb.upper.length)
7200
			break;
7201

7202 7203
		/* This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
7204
		 * descriptor has been written back
7205
		 */
7206
		dma_rmb();
7207

7208
		/* retrieve a buffer from the ring */
7209
		skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
7210

7211 7212 7213
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
7214

7215
		cleaned_count++;
7216

7217 7218 7219
		/* fetch next buffer in frame if non-eop */
		if (igb_is_non_eop(rx_ring, rx_desc))
			continue;
7220 7221 7222 7223 7224

		/* verify the packet layout is correct */
		if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
			skb = NULL;
			continue;
7225 7226
		}

7227
		/* probably a little skewed due to removing CRC */
7228 7229
		total_bytes += skb->len;

7230 7231
		/* populate checksum, timestamp, VLAN, and protocol */
		igb_process_skb_fields(rx_ring, rx_desc, skb);
7232

J
Jiri Pirko 已提交
7233
		napi_gro_receive(&q_vector->napi, skb);
7234

7235 7236 7237
		/* reset skb pointer */
		skb = NULL;

7238 7239
		/* update budget accounting */
		total_packets++;
7240
	}
7241

7242 7243 7244
	/* place incomplete frames back on ring for completion */
	rx_ring->skb = skb;

E
Eric Dumazet 已提交
7245
	u64_stats_update_begin(&rx_ring->rx_syncp);
7246 7247
	rx_ring->rx_stats.packets += total_packets;
	rx_ring->rx_stats.bytes += total_bytes;
E
Eric Dumazet 已提交
7248
	u64_stats_update_end(&rx_ring->rx_syncp);
7249 7250
	q_vector->rx.total_packets += total_packets;
	q_vector->rx.total_bytes += total_bytes;
7251 7252

	if (cleaned_count)
7253
		igb_alloc_rx_buffers(rx_ring, cleaned_count);
7254

7255
	return total_packets;
7256 7257
}

7258
static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
7259
				  struct igb_rx_buffer *bi)
7260 7261
{
	struct page *page = bi->page;
7262
	dma_addr_t dma;
7263

7264 7265
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(page))
7266 7267
		return true;

7268
	/* alloc new page for storage */
7269
	page = dev_alloc_page();
7270 7271 7272
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_failed++;
		return false;
7273 7274
	}

7275
	/* map page for use */
7276
	dma = dma_map_page_attrs(rx_ring->dev, page, 0, PAGE_SIZE,
7277
				 DMA_FROM_DEVICE, IGB_RX_DMA_ATTR);
7278

7279
	/* if mapping failed free memory back to system since
7280 7281
	 * there isn't much point in holding memory we can't use
	 */
7282
	if (dma_mapping_error(rx_ring->dev, dma)) {
7283 7284
		__free_page(page);

7285 7286 7287 7288
		rx_ring->rx_stats.alloc_failed++;
		return false;
	}

7289
	bi->dma = dma;
7290 7291
	bi->page = page;
	bi->page_offset = 0;
7292
	bi->pagecnt_bias = 1;
7293

7294 7295 7296
	return true;
}

7297
/**
7298 7299
 *  igb_alloc_rx_buffers - Replace used receive buffers; packet split
 *  @adapter: address of board private structure
7300
 **/
7301
void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
7302 7303
{
	union e1000_adv_rx_desc *rx_desc;
7304
	struct igb_rx_buffer *bi;
7305
	u16 i = rx_ring->next_to_use;
7306

7307 7308 7309 7310
	/* nothing to do */
	if (!cleaned_count)
		return;

7311
	rx_desc = IGB_RX_DESC(rx_ring, i);
7312
	bi = &rx_ring->rx_buffer_info[i];
7313
	i -= rx_ring->count;
7314

7315
	do {
7316
		if (!igb_alloc_mapped_page(rx_ring, bi))
7317
			break;
7318

7319 7320 7321 7322 7323 7324
		/* sync the buffer for use by the device */
		dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
						 bi->page_offset,
						 IGB_RX_BUFSZ,
						 DMA_FROM_DEVICE);

7325
		/* Refresh the desc even if buffer_addrs didn't change
7326 7327
		 * because each write-back erases this info.
		 */
7328
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
7329

7330 7331
		rx_desc++;
		bi++;
7332
		i++;
7333
		if (unlikely(!i)) {
7334
			rx_desc = IGB_RX_DESC(rx_ring, 0);
7335
			bi = rx_ring->rx_buffer_info;
7336 7337 7338
			i -= rx_ring->count;
		}

7339 7340
		/* clear the length for the next_to_use descriptor */
		rx_desc->wb.upper.length = 0;
7341 7342 7343

		cleaned_count--;
	} while (cleaned_count);
7344

7345 7346
	i += rx_ring->count;

7347
	if (rx_ring->next_to_use != i) {
7348
		/* record the next descriptor to use */
7349 7350
		rx_ring->next_to_use = i;

7351 7352 7353
		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

7354
		/* Force memory writes to complete before letting h/w
7355 7356
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
7357 7358
		 * such as IA-64).
		 */
7359
		wmb();
7360
		writel(i, rx_ring->tail);
7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382
	}
}

/**
 * igb_mii_ioctl -
 * @netdev:
 * @ifreq:
 * @cmd:
 **/
static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct mii_ioctl_data *data = if_mii(ifr);

	if (adapter->hw.phy.media_type != e1000_media_type_copper)
		return -EOPNOTSUPP;

	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = adapter->hw.phy.addr;
		break;
	case SIOCGMIIREG:
7383
		if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
7384
				     &data->val_out))
7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406
			return -EIO;
		break;
	case SIOCSMIIREG:
	default:
		return -EOPNOTSUPP;
	}
	return 0;
}

/**
 * igb_ioctl -
 * @netdev:
 * @ifreq:
 * @cmd:
 **/
static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
{
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		return igb_mii_ioctl(netdev, ifr, cmd);
7407 7408
	case SIOCGHWTSTAMP:
		return igb_ptp_get_ts_config(netdev, ifr);
7409
	case SIOCSHWTSTAMP:
7410
		return igb_ptp_set_ts_config(netdev, ifr);
7411 7412 7413 7414 7415
	default:
		return -EOPNOTSUPP;
	}
}

7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429
void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

	pci_read_config_word(adapter->pdev, reg, value);
}

void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

	pci_write_config_word(adapter->pdev, reg, *value);
}

7430 7431 7432 7433
s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

7434
	if (pcie_capability_read_word(adapter->pdev, reg, value))
7435 7436 7437 7438 7439 7440 7441 7442 7443
		return -E1000_ERR_CONFIG;

	return 0;
}

s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;

7444
	if (pcie_capability_write_word(adapter->pdev, reg, *value))
7445 7446 7447 7448 7449
		return -E1000_ERR_CONFIG;

	return 0;
}

7450
static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
7451 7452 7453 7454
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl, rctl;
7455
	bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
7456

7457
	if (enable) {
7458 7459 7460 7461 7462
		/* enable VLAN tag insert/strip */
		ctrl = rd32(E1000_CTRL);
		ctrl |= E1000_CTRL_VME;
		wr32(E1000_CTRL, ctrl);

7463
		/* Disable CFI check */
7464 7465 7466 7467 7468 7469 7470 7471 7472 7473
		rctl = rd32(E1000_RCTL);
		rctl &= ~E1000_RCTL_CFIEN;
		wr32(E1000_RCTL, rctl);
	} else {
		/* disable VLAN tag insert/strip */
		ctrl = rd32(E1000_CTRL);
		ctrl &= ~E1000_CTRL_VME;
		wr32(E1000_CTRL, ctrl);
	}

7474
	igb_set_vf_vlan_strip(adapter, adapter->vfs_allocated_count, enable);
7475 7476
}

7477 7478
static int igb_vlan_rx_add_vid(struct net_device *netdev,
			       __be16 proto, u16 vid)
7479 7480 7481
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
7482
	int pf_id = adapter->vfs_allocated_count;
7483

7484
	/* add the filter since PF can receive vlans w/o entry in vlvf */
7485 7486
	if (!vid || !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
		igb_vfta_set(hw, vid, pf_id, true, !!vid);
J
Jiri Pirko 已提交
7487 7488

	set_bit(vid, adapter->active_vlans);
7489 7490

	return 0;
7491 7492
}

7493 7494
static int igb_vlan_rx_kill_vid(struct net_device *netdev,
				__be16 proto, u16 vid)
7495 7496
{
	struct igb_adapter *adapter = netdev_priv(netdev);
7497
	int pf_id = adapter->vfs_allocated_count;
7498
	struct e1000_hw *hw = &adapter->hw;
7499

7500
	/* remove VID from filter table */
7501 7502
	if (vid && !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
		igb_vfta_set(hw, vid, pf_id, false, true);
J
Jiri Pirko 已提交
7503 7504

	clear_bit(vid, adapter->active_vlans);
7505 7506

	return 0;
7507 7508 7509 7510
}

static void igb_restore_vlan(struct igb_adapter *adapter)
{
7511
	u16 vid = 1;
7512

7513
	igb_vlan_mode(adapter->netdev, adapter->netdev->features);
7514
	igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
7515

7516
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
7517
		igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
7518 7519
}

7520
int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
7521
{
7522
	struct pci_dev *pdev = adapter->pdev;
7523 7524 7525 7526
	struct e1000_mac_info *mac = &adapter->hw.mac;

	mac->autoneg = 0;

7527
	/* Make sure dplx is at most 1 bit and lsb of speed is not set
7528 7529
	 * for the switch() below to work
	 */
7530 7531 7532
	if ((spd & 1) || (dplx & ~1))
		goto err_inval;

7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545
	/* Fiber NIC's only allow 1000 gbps Full duplex
	 * and 100Mbps Full duplex for 100baseFx sfp
	 */
	if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
		switch (spd + dplx) {
		case SPEED_10 + DUPLEX_HALF:
		case SPEED_10 + DUPLEX_FULL:
		case SPEED_100 + DUPLEX_HALF:
			goto err_inval;
		default:
			break;
		}
	}
7546

7547
	switch (spd + dplx) {
7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565
	case SPEED_10 + DUPLEX_HALF:
		mac->forced_speed_duplex = ADVERTISE_10_HALF;
		break;
	case SPEED_10 + DUPLEX_FULL:
		mac->forced_speed_duplex = ADVERTISE_10_FULL;
		break;
	case SPEED_100 + DUPLEX_HALF:
		mac->forced_speed_duplex = ADVERTISE_100_HALF;
		break;
	case SPEED_100 + DUPLEX_FULL:
		mac->forced_speed_duplex = ADVERTISE_100_FULL;
		break;
	case SPEED_1000 + DUPLEX_FULL:
		mac->autoneg = 1;
		adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
		break;
	case SPEED_1000 + DUPLEX_HALF: /* not supported */
	default:
7566
		goto err_inval;
7567
	}
7568 7569 7570 7571

	/* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
	adapter->hw.phy.mdix = AUTO_ALL_MODES;

7572
	return 0;
7573 7574 7575 7576

err_inval:
	dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
	return -EINVAL;
7577 7578
}

Y
Yan, Zheng 已提交
7579 7580
static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
			  bool runtime)
7581 7582 7583 7584
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
A
Alexander Duyck 已提交
7585
	u32 ctrl, rctl, status;
Y
Yan, Zheng 已提交
7586
	u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
7587 7588 7589 7590
#ifdef CONFIG_PM
	int retval = 0;
#endif

7591
	rtnl_lock();
7592 7593
	netif_device_detach(netdev);

A
Alexander Duyck 已提交
7594
	if (netif_running(netdev))
Y
Yan, Zheng 已提交
7595
		__igb_close(netdev, true);
A
Alexander Duyck 已提交
7596

7597 7598
	igb_ptp_suspend(adapter);

7599
	igb_clear_interrupt_scheme(adapter);
7600
	rtnl_unlock();
7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613

#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
#endif

	status = rd32(E1000_STATUS);
	if (status & E1000_STATUS_LU)
		wufc &= ~E1000_WUFC_LNKC;

	if (wufc) {
		igb_setup_rctl(adapter);
7614
		igb_set_rx_mode(netdev);
7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631

		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & E1000_WUFC_MC) {
			rctl = rd32(E1000_RCTL);
			rctl |= E1000_RCTL_MPE;
			wr32(E1000_RCTL, rctl);
		}

		ctrl = rd32(E1000_CTRL);
		/* advertise wake from D3Cold */
		#define E1000_CTRL_ADVD3WUC 0x00100000
		/* phy power management enable */
		#define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
		ctrl |= E1000_CTRL_ADVD3WUC;
		wr32(E1000_CTRL, ctrl);

		/* Allow time for pending master requests to run */
7632
		igb_disable_pcie_master(hw);
7633 7634 7635 7636 7637 7638 7639 7640

		wr32(E1000_WUC, E1000_WUC_PME_EN);
		wr32(E1000_WUFC, wufc);
	} else {
		wr32(E1000_WUC, 0);
		wr32(E1000_WUFC, 0);
	}

7641 7642
	*enable_wake = wufc || adapter->en_mng_pt;
	if (!*enable_wake)
7643 7644 7645
		igb_power_down_link(adapter);
	else
		igb_power_up_link(adapter);
7646 7647

	/* Release control of h/w to f/w.  If f/w is AMT enabled, this
7648 7649
	 * would have already happened in close and is redundant.
	 */
7650 7651 7652 7653 7654 7655 7656 7657
	igb_release_hw_control(adapter);

	pci_disable_device(pdev);

	return 0;
}

#ifdef CONFIG_PM
7658
#ifdef CONFIG_PM_SLEEP
Y
Yan, Zheng 已提交
7659
static int igb_suspend(struct device *dev)
7660 7661 7662
{
	int retval;
	bool wake;
Y
Yan, Zheng 已提交
7663
	struct pci_dev *pdev = to_pci_dev(dev);
7664

Y
Yan, Zheng 已提交
7665
	retval = __igb_shutdown(pdev, &wake, 0);
7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}

	return 0;
}
7678
#endif /* CONFIG_PM_SLEEP */
7679

Y
Yan, Zheng 已提交
7680
static int igb_resume(struct device *dev)
7681
{
Y
Yan, Zheng 已提交
7682
	struct pci_dev *pdev = to_pci_dev(dev);
7683 7684 7685 7686 7687 7688 7689
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
7690
	pci_save_state(pdev);
T
Taku Izumi 已提交
7691

7692 7693
	if (!pci_device_is_present(pdev))
		return -ENODEV;
7694
	err = pci_enable_device_mem(pdev);
7695 7696 7697 7698 7699 7700 7701 7702 7703 7704
	if (err) {
		dev_err(&pdev->dev,
			"igb: Cannot enable PCI device from suspend\n");
		return err;
	}
	pci_set_master(pdev);

	pci_enable_wake(pdev, PCI_D3hot, 0);
	pci_enable_wake(pdev, PCI_D3cold, 0);

7705
	if (igb_init_interrupt_scheme(adapter, true)) {
A
Alexander Duyck 已提交
7706 7707
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
7708 7709 7710
	}

	igb_reset(adapter);
7711 7712

	/* let the f/w know that the h/w is now under the control of the
7713 7714
	 * driver.
	 */
7715 7716
	igb_get_hw_control(adapter);

7717 7718
	wr32(E1000_WUS, ~0);

7719 7720
	rtnl_lock();
	if (!err && netif_running(netdev))
Y
Yan, Zheng 已提交
7721
		err = __igb_open(netdev, true);
7722

7723 7724 7725 7726 7727
	if (!err)
		netif_device_attach(netdev);
	rtnl_unlock();

	return err;
Y
Yan, Zheng 已提交
7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757
}

static int igb_runtime_idle(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	if (!igb_has_link(adapter))
		pm_schedule_suspend(dev, MSEC_PER_SEC * 5);

	return -EBUSY;
}

static int igb_runtime_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	int retval;
	bool wake;

	retval = __igb_shutdown(pdev, &wake, 1);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
7758 7759 7760

	return 0;
}
Y
Yan, Zheng 已提交
7761 7762 7763 7764 7765

static int igb_runtime_resume(struct device *dev)
{
	return igb_resume(dev);
}
7766
#endif /* CONFIG_PM */
7767 7768 7769

static void igb_shutdown(struct pci_dev *pdev)
{
7770 7771
	bool wake;

Y
Yan, Zheng 已提交
7772
	__igb_shutdown(pdev, &wake, 0);
7773 7774 7775 7776 7777

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
7778 7779
}

7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790
#ifdef CONFIG_PCI_IOV
static int igb_sriov_reinit(struct pci_dev *dev)
{
	struct net_device *netdev = pci_get_drvdata(dev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct pci_dev *pdev = adapter->pdev;

	rtnl_lock();

	if (netif_running(netdev))
		igb_close(netdev);
7791 7792
	else
		igb_reset(adapter);
7793 7794 7795 7796 7797 7798

	igb_clear_interrupt_scheme(adapter);

	igb_init_queue_configuration(adapter);

	if (igb_init_interrupt_scheme(adapter, true)) {
7799
		rtnl_unlock();
7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
	}

	if (netif_running(netdev))
		igb_open(netdev);

	rtnl_unlock();

	return 0;
}

static int igb_pci_disable_sriov(struct pci_dev *dev)
{
	int err = igb_disable_sriov(dev);

	if (!err)
		err = igb_sriov_reinit(dev);

	return err;
}

static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
{
	int err = igb_enable_sriov(dev, num_vfs);

	if (err)
		goto out;

	err = igb_sriov_reinit(dev);
	if (!err)
		return num_vfs;

out:
	return err;
}

#endif
static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
{
#ifdef CONFIG_PCI_IOV
	if (num_vfs == 0)
		return igb_pci_disable_sriov(dev);
	else
		return igb_pci_enable_sriov(dev, num_vfs);
#endif
	return 0;
}

7849
#ifdef CONFIG_NET_POLL_CONTROLLER
7850
/* Polling 'interrupt' - used by things like netconsole to send skbs
7851 7852 7853 7854 7855 7856
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void igb_netpoll(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
7857
	struct e1000_hw *hw = &adapter->hw;
7858
	struct igb_q_vector *q_vector;
7859 7860
	int i;

7861
	for (i = 0; i < adapter->num_q_vectors; i++) {
7862
		q_vector = adapter->q_vector[i];
7863
		if (adapter->flags & IGB_FLAG_HAS_MSIX)
7864 7865 7866
			wr32(E1000_EIMC, q_vector->eims_value);
		else
			igb_irq_disable(adapter);
7867
		napi_schedule(&q_vector->napi);
7868
	}
7869 7870 7871 7872
}
#endif /* CONFIG_NET_POLL_CONTROLLER */

/**
7873 7874 7875
 *  igb_io_error_detected - called when PCI error is detected
 *  @pdev: Pointer to PCI device
 *  @state: The current pci connection state
7876
 *
7877 7878 7879
 *  This function is called after a PCI bus error affecting
 *  this device has been detected.
 **/
7880 7881 7882 7883 7884 7885 7886 7887
static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
					      pci_channel_state_t state)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	netif_device_detach(netdev);

7888 7889 7890
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7891 7892 7893 7894 7895 7896 7897 7898 7899
	if (netif_running(netdev))
		igb_down(adapter);
	pci_disable_device(pdev);

	/* Request a slot slot reset. */
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
7900 7901
 *  igb_io_slot_reset - called after the pci bus has been reset.
 *  @pdev: Pointer to PCI device
7902
 *
7903 7904 7905
 *  Restart the card from scratch, as if from a cold-boot. Implementation
 *  resembles the first-half of the igb_resume routine.
 **/
7906 7907 7908 7909 7910
static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
7911
	pci_ers_result_t result;
T
Taku Izumi 已提交
7912
	int err;
7913

7914
	if (pci_enable_device_mem(pdev)) {
7915 7916
		dev_err(&pdev->dev,
			"Cannot re-enable PCI device after reset.\n");
7917 7918 7919 7920
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7921
		pci_save_state(pdev);
7922

7923 7924
		pci_enable_wake(pdev, PCI_D3hot, 0);
		pci_enable_wake(pdev, PCI_D3cold, 0);
7925

7926 7927 7928 7929 7930
		/* In case of PCI error, adapter lose its HW address
		 * so we should re-assign it here.
		 */
		hw->hw_addr = adapter->io_addr;

7931 7932 7933 7934
		igb_reset(adapter);
		wr32(E1000_WUS, ~0);
		result = PCI_ERS_RESULT_RECOVERED;
	}
7935

7936 7937
	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7938 7939 7940
		dev_err(&pdev->dev,
			"pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
			err);
7941 7942
		/* non-fatal, continue */
	}
7943 7944

	return result;
7945 7946 7947
}

/**
7948 7949
 *  igb_io_resume - called when traffic can start flowing again.
 *  @pdev: Pointer to PCI device
7950
 *
7951 7952 7953
 *  This callback is called when the error recovery driver tells us that
 *  its OK to resume normal operation. Implementation resembles the
 *  second-half of the igb_resume routine.
7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969
 */
static void igb_io_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev)) {
		if (igb_up(adapter)) {
			dev_err(&pdev->dev, "igb_up failed after reset\n");
			return;
		}
	}

	netif_device_attach(netdev);

	/* let the f/w know that the h/w is now under the control of the
7970 7971
	 * driver.
	 */
7972 7973 7974
	igb_get_hw_control(adapter);
}

7975
static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
7976
			     u8 qsel)
7977 7978
{
	struct e1000_hw *hw = &adapter->hw;
7979
	u32 rar_low, rar_high;
7980

7981 7982 7983 7984
	/* HW expects these to be in network order when they are plugged
	 * into the registers which are little endian.  In order to guarantee
	 * that ordering we need to do an leXX_to_cpup here in order to be
	 * ready for the byteswap that occurs with writel
7985
	 */
7986 7987
	rar_low = le32_to_cpup((__le32 *)(addr));
	rar_high = le16_to_cpup((__le16 *)(addr + 4));
7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002

	/* Indicate to hardware the Address is Valid. */
	rar_high |= E1000_RAH_AV;

	if (hw->mac.type == e1000_82575)
		rar_high |= E1000_RAH_POOL_1 * qsel;
	else
		rar_high |= E1000_RAH_POOL_1 << qsel;

	wr32(E1000_RAL(index), rar_low);
	wrfl();
	wr32(E1000_RAH(index), rar_high);
	wrfl();
}

8003
static int igb_set_vf_mac(struct igb_adapter *adapter,
8004
			  int vf, unsigned char *mac_addr)
8005 8006
{
	struct e1000_hw *hw = &adapter->hw;
8007
	/* VF MAC addresses start at end of receive addresses and moves
8008 8009
	 * towards the first, as a result a collision should not be possible
	 */
8010
	int rar_entry = hw->mac.rar_entry_count - (vf + 1);
8011

8012
	memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
8013

8014
	igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
8015 8016 8017 8018

	return 0;
}

8019 8020 8021 8022 8023 8024 8025
static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
		return -EINVAL;
	adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
	dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
8026 8027
	dev_info(&adapter->pdev->dev,
		 "Reload the VF driver to make this change effective.");
8028
	if (test_bit(__IGB_DOWN, &adapter->state)) {
8029 8030 8031 8032
		dev_warn(&adapter->pdev->dev,
			 "The VF MAC address has been set, but the PF device is not up.\n");
		dev_warn(&adapter->pdev->dev,
			 "Bring the PF device up before attempting to use the VF device.\n");
8033 8034 8035 8036
	}
	return igb_set_vf_mac(adapter, vf, mac);
}

8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058
static int igb_link_mbps(int internal_link_speed)
{
	switch (internal_link_speed) {
	case SPEED_100:
		return 100;
	case SPEED_1000:
		return 1000;
	default:
		return 0;
	}
}

static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
				  int link_speed)
{
	int rf_dec, rf_int;
	u32 bcnrc_val;

	if (tx_rate != 0) {
		/* Calculate the rate factor values to set */
		rf_int = link_speed / tx_rate;
		rf_dec = (link_speed - (rf_int * tx_rate));
8059
		rf_dec = (rf_dec * BIT(E1000_RTTBCNRC_RF_INT_SHIFT)) /
8060
			 tx_rate;
8061 8062

		bcnrc_val = E1000_RTTBCNRC_RS_ENA;
8063 8064
		bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
			      E1000_RTTBCNRC_RF_INT_MASK);
8065 8066 8067 8068 8069 8070
		bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
	} else {
		bcnrc_val = 0;
	}

	wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
8071
	/* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
L
Lior Levy 已提交
8072 8073 8074
	 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
	 */
	wr32(E1000_RTTBCNRM, 0x14);
8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092
	wr32(E1000_RTTBCNRC, bcnrc_val);
}

static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
{
	int actual_link_speed, i;
	bool reset_rate = false;

	/* VF TX rate limit was not set or not supported */
	if ((adapter->vf_rate_link_speed == 0) ||
	    (adapter->hw.mac.type != e1000_82576))
		return;

	actual_link_speed = igb_link_mbps(adapter->link_speed);
	if (actual_link_speed != adapter->vf_rate_link_speed) {
		reset_rate = true;
		adapter->vf_rate_link_speed = 0;
		dev_info(&adapter->pdev->dev,
8093
			 "Link speed has been changed. VF Transmit rate is disabled\n");
8094 8095 8096 8097 8098 8099 8100
	}

	for (i = 0; i < adapter->vfs_allocated_count; i++) {
		if (reset_rate)
			adapter->vf_data[i].tx_rate = 0;

		igb_set_vf_rate_limit(&adapter->hw, i,
8101 8102
				      adapter->vf_data[i].tx_rate,
				      actual_link_speed);
8103 8104 8105
	}
}

8106 8107
static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
			     int min_tx_rate, int max_tx_rate)
8108
{
8109 8110 8111 8112 8113 8114 8115
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	int actual_link_speed;

	if (hw->mac.type != e1000_82576)
		return -EOPNOTSUPP;

8116 8117 8118
	if (min_tx_rate)
		return -EINVAL;

8119 8120 8121
	actual_link_speed = igb_link_mbps(adapter->link_speed);
	if ((vf >= adapter->vfs_allocated_count) ||
	    (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
8122 8123
	    (max_tx_rate < 0) ||
	    (max_tx_rate > actual_link_speed))
8124 8125 8126
		return -EINVAL;

	adapter->vf_rate_link_speed = actual_link_speed;
8127 8128
	adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
	igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
8129 8130

	return 0;
8131 8132
}

L
Lior Levy 已提交
8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148
static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
				   bool setting)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	u32 reg_val, reg_offset;

	if (!adapter->vfs_allocated_count)
		return -EOPNOTSUPP;

	if (vf >= adapter->vfs_allocated_count)
		return -EINVAL;

	reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
	reg_val = rd32(reg_offset);
	if (setting)
8149 8150
		reg_val |= (BIT(vf) |
			    BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
L
Lior Levy 已提交
8151
	else
8152 8153
		reg_val &= ~(BIT(vf) |
			     BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
L
Lior Levy 已提交
8154 8155 8156
	wr32(reg_offset, reg_val);

	adapter->vf_data[vf].spoofchk_enabled = setting;
T
Todd Fujinaka 已提交
8157
	return 0;
L
Lior Levy 已提交
8158 8159
}

8160 8161 8162 8163 8164 8165 8166 8167
static int igb_ndo_get_vf_config(struct net_device *netdev,
				 int vf, struct ifla_vf_info *ivi)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	if (vf >= adapter->vfs_allocated_count)
		return -EINVAL;
	ivi->vf = vf;
	memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
8168 8169
	ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
	ivi->min_tx_rate = 0;
8170 8171
	ivi->vlan = adapter->vf_data[vf].pf_vlan;
	ivi->qos = adapter->vf_data[vf].pf_qos;
L
Lior Levy 已提交
8172
	ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
8173 8174 8175
	return 0;
}

8176 8177 8178
static void igb_vmm_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
8179
	u32 reg;
8180

8181 8182
	switch (hw->mac.type) {
	case e1000_82575:
8183 8184
	case e1000_i210:
	case e1000_i211:
8185
	case e1000_i354:
8186 8187
	default:
		/* replication is not supported for 82575 */
8188
		return;
8189 8190 8191 8192 8193
	case e1000_82576:
		/* notify HW that the MAC is adding vlan tags */
		reg = rd32(E1000_DTXCTL);
		reg |= E1000_DTXCTL_VLAN_ADDED;
		wr32(E1000_DTXCTL, reg);
8194
		/* Fall through */
8195 8196 8197 8198 8199
	case e1000_82580:
		/* enable replication vlan tag stripping */
		reg = rd32(E1000_RPLOLR);
		reg |= E1000_RPLOLR_STRVLAN;
		wr32(E1000_RPLOLR, reg);
8200
		/* Fall through */
8201 8202
	case e1000_i350:
		/* none of the above registers are supported by i350 */
8203 8204
		break;
	}
8205

8206 8207 8208
	if (adapter->vfs_allocated_count) {
		igb_vmdq_set_loopback_pf(hw, true);
		igb_vmdq_set_replication_pf(hw, true);
G
Greg Rose 已提交
8209
		igb_vmdq_set_anti_spoofing_pf(hw, true,
8210
					      adapter->vfs_allocated_count);
8211 8212 8213 8214
	} else {
		igb_vmdq_set_loopback_pf(hw, false);
		igb_vmdq_set_replication_pf(hw, false);
	}
8215 8216
}

8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229
static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 dmac_thr;
	u16 hwm;

	if (hw->mac.type > e1000_82580) {
		if (adapter->flags & IGB_FLAG_DMAC) {
			u32 reg;

			/* force threshold to 0. */
			wr32(E1000_DMCTXTH, 0);

8230
			/* DMA Coalescing high water mark needs to be greater
8231 8232
			 * than the Rx threshold. Set hwm to PBA - max frame
			 * size in 16B units, capping it at PBA - 6KB.
8233
			 */
8234
			hwm = 64 * (pba - 6);
8235 8236 8237 8238 8239 8240
			reg = rd32(E1000_FCRTC);
			reg &= ~E1000_FCRTC_RTH_COAL_MASK;
			reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
				& E1000_FCRTC_RTH_COAL_MASK);
			wr32(E1000_FCRTC, reg);

8241
			/* Set the DMA Coalescing Rx threshold to PBA - 2 * max
8242 8243
			 * frame size, capping it at PBA - 10KB.
			 */
8244
			dmac_thr = pba - 10;
8245 8246 8247 8248 8249 8250 8251 8252 8253 8254
			reg = rd32(E1000_DMACR);
			reg &= ~E1000_DMACR_DMACTHR_MASK;
			reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
				& E1000_DMACR_DMACTHR_MASK);

			/* transition to L0x or L1 if available..*/
			reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);

			/* watchdog timer= +-1000 usec in 32usec intervals */
			reg |= (1000 >> 5);
8255 8256

			/* Disable BMC-to-OS Watchdog Enable */
8257 8258 8259
			if (hw->mac.type != e1000_i354)
				reg &= ~E1000_DMACR_DC_BMC2OSW_EN;

8260 8261
			wr32(E1000_DMACR, reg);

8262
			/* no lower threshold to disable
8263 8264 8265 8266 8267 8268 8269 8270
			 * coalescing(smart fifb)-UTRESH=0
			 */
			wr32(E1000_DMCRTRH, 0);

			reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);

			wr32(E1000_DMCTLX, reg);

8271
			/* free space in tx packet buffer to wake from
8272 8273 8274 8275 8276
			 * DMA coal
			 */
			wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
			     (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);

8277
			/* make low power state decision controlled
8278 8279 8280 8281 8282 8283 8284 8285
			 * by DMA coal
			 */
			reg = rd32(E1000_PCIEMISC);
			reg &= ~E1000_PCIEMISC_LX_DECISION;
			wr32(E1000_PCIEMISC, reg);
		} /* endif adapter->dmac is not disabled */
	} else if (hw->mac.type == e1000_82580) {
		u32 reg = rd32(E1000_PCIEMISC);
8286

8287 8288 8289 8290 8291
		wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
		wr32(E1000_DMACR, 0);
	}
}

8292 8293
/**
 *  igb_read_i2c_byte - Reads 8 bit word over I2C
C
Carolyn Wyborny 已提交
8294 8295 8296 8297 8298 8299 8300
 *  @hw: pointer to hardware structure
 *  @byte_offset: byte offset to read
 *  @dev_addr: device address
 *  @data: value read
 *
 *  Performs byte read operation over I2C interface at
 *  a specified device address.
8301
 **/
C
Carolyn Wyborny 已提交
8302
s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
8303
		      u8 dev_addr, u8 *data)
C
Carolyn Wyborny 已提交
8304 8305
{
	struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
8306
	struct i2c_client *this_client = adapter->i2c_client;
C
Carolyn Wyborny 已提交
8307 8308 8309 8310 8311 8312 8313 8314
	s32 status;
	u16 swfw_mask = 0;

	if (!this_client)
		return E1000_ERR_I2C;

	swfw_mask = E1000_SWFW_PHY0_SM;

T
Todd Fujinaka 已提交
8315
	if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
C
Carolyn Wyborny 已提交
8316 8317 8318 8319 8320 8321 8322 8323 8324
		return E1000_ERR_SWFW_SYNC;

	status = i2c_smbus_read_byte_data(this_client, byte_offset);
	hw->mac.ops.release_swfw_sync(hw, swfw_mask);

	if (status < 0)
		return E1000_ERR_I2C;
	else {
		*data = status;
T
Todd Fujinaka 已提交
8325
		return 0;
C
Carolyn Wyborny 已提交
8326 8327 8328
	}
}

8329 8330
/**
 *  igb_write_i2c_byte - Writes 8 bit word over I2C
C
Carolyn Wyborny 已提交
8331 8332 8333 8334 8335 8336 8337
 *  @hw: pointer to hardware structure
 *  @byte_offset: byte offset to write
 *  @dev_addr: device address
 *  @data: value to write
 *
 *  Performs byte write operation over I2C interface at
 *  a specified device address.
8338
 **/
C
Carolyn Wyborny 已提交
8339
s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
8340
		       u8 dev_addr, u8 data)
C
Carolyn Wyborny 已提交
8341 8342
{
	struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
8343
	struct i2c_client *this_client = adapter->i2c_client;
C
Carolyn Wyborny 已提交
8344 8345 8346 8347 8348 8349
	s32 status;
	u16 swfw_mask = E1000_SWFW_PHY0_SM;

	if (!this_client)
		return E1000_ERR_I2C;

T
Todd Fujinaka 已提交
8350
	if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
C
Carolyn Wyborny 已提交
8351 8352 8353 8354 8355 8356 8357
		return E1000_ERR_SWFW_SYNC;
	status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
	hw->mac.ops.release_swfw_sync(hw, swfw_mask);

	if (status)
		return E1000_ERR_I2C;
	else
T
Todd Fujinaka 已提交
8358
		return 0;
C
Carolyn Wyborny 已提交
8359 8360

}
8361 8362 8363 8364 8365 8366 8367 8368 8369 8370

int igb_reinit_queues(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct pci_dev *pdev = adapter->pdev;
	int err = 0;

	if (netif_running(netdev))
		igb_close(netdev);

8371
	igb_reset_interrupt_capability(adapter);
8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382

	if (igb_init_interrupt_scheme(adapter, true)) {
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
	}

	if (netif_running(netdev))
		err = igb_open(netdev);

	return err;
}
8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406

static void igb_nfc_filter_exit(struct igb_adapter *adapter)
{
	struct igb_nfc_filter *rule;

	spin_lock(&adapter->nfc_lock);

	hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
		igb_erase_filter(adapter, rule);

	spin_unlock(&adapter->nfc_lock);
}

static void igb_nfc_filter_restore(struct igb_adapter *adapter)
{
	struct igb_nfc_filter *rule;

	spin_lock(&adapter->nfc_lock);

	hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
		igb_add_filter(adapter, rule);

	spin_unlock(&adapter->nfc_lock);
}
8407
/* igb_main.c */