core.c 42.9 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>
A
Andy Shevchenko 已提交
25
#include <linux/pm_runtime.h>
26

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
36 37
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
38 39
 */

40 41 42
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
43 44
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
45
			DW_DMA_MSIZE_16;			\
46
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
47
			DW_DMA_MSIZE_16;			\
48
		u8 _dms = (_dwc->direction == DMA_MEM_TO_DEV) ?		\
49
			_dwc->dws.p_master : _dwc->dws.m_master;	\
50
		u8 _sms = (_dwc->direction == DMA_DEV_TO_MEM) ?		\
51
			_dwc->dws.p_master : _dwc->dws.m_master;	\
52
								\
53 54
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
55 56
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
57 58
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
59
	})
60

61 62 63 64 65 66 67
/* The set of bus widths supported by the DMA controller */
#define DW_DMA_BUSWIDTHS			  \
	BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)	| \
	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)		| \
	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)		| \
	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)

68 69
/*----------------------------------------------------------------------*/

70 71 72 73 74
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

75 76
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
77
	return to_dw_desc(dwc->active_list.next);
78 79
}

80
static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
81
{
82 83 84 85
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
	unsigned long		flags;
86

87
	spin_lock_irqsave(&dwc->lock, flags);
88 89 90 91 92 93 94 95 96
	cookie = dma_cookie_assign(tx);

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

	list_add_tail(&desc->desc_node, &dwc->queue);
97
	spin_unlock_irqrestore(&dwc->lock, flags);
98 99
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n",
		 __func__, desc->txd.cookie);
100

101 102
	return cookie;
}
103

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_desc *desc;
	dma_addr_t phys;

	desc = dma_pool_zalloc(dw->desc_pool, GFP_ATOMIC, &phys);
	if (!desc)
		return NULL;

	dwc->descs_allocated++;
	INIT_LIST_HEAD(&desc->tx_list);
	dma_async_tx_descriptor_init(&desc->txd, &dwc->chan);
	desc->txd.tx_submit = dwc_tx_submit;
	desc->txd.flags = DMA_CTRL_ACK;
	desc->txd.phys = phys;
	return desc;
121 122 123 124
}

static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
125 126
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_desc *child, *_next;
127

128 129
	if (unlikely(!desc))
		return;
130

131 132 133 134
	list_for_each_entry_safe(child, _next, &desc->tx_list, desc_node) {
		list_del(&child->desc_node);
		dma_pool_free(dw->desc_pool, child, child->txd.phys);
		dwc->descs_allocated--;
135
	}
136 137 138

	dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
	dwc->descs_allocated--;
139 140
}

141 142 143 144 145
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
146
	bool hs_polarity = dwc->dws.hs_polarity;
147

148
	if (test_bit(DW_DMA_IS_INITIALIZED, &dwc->flags))
149 150
		return;

151 152
	cfghi |= DWC_CFGH_DST_PER(dwc->dws.dst_id);
	cfghi |= DWC_CFGH_SRC_PER(dwc->dws.src_id);
153

154 155 156
	/* Set polarity of handshake interface */
	cfglo |= hs_polarity ? DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL : 0;

157 158 159 160 161 162 163
	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

164
	set_bit(DW_DMA_IS_INITIALIZED, &dwc->flags);
165 166
}

167 168
/*----------------------------------------------------------------------*/

169
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
170 171 172 173 174 175 176 177 178 179
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

180 181 182 183 184 185 186
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

187 188
/*----------------------------------------------------------------------*/

189 190 191 192 193 194 195
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

196 197 198 199
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
200
	ctllo = lli_read(desc, ctllo) | DWC_CTLL_INT_EN;
201

202 203
	channel_writel(dwc, SAR, lli_read(desc, sar));
	channel_writel(dwc, DAR, lli_read(desc, dar));
204
	channel_writel(dwc, CTL_LO, ctllo);
205
	channel_writel(dwc, CTL_HI, lli_read(desc, ctlhi));
206
	channel_set_bit(dw, CH_EN, dwc->mask);
207 208 209

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
210 211
}

212 213 214 215
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
216
	u8		lms = DWC_LLP_LMS(dwc->dws.m_master);
217
	unsigned long	was_soft_llp;
218 219 220

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
221
		dev_err(chan2dev(&dwc->chan),
222 223
			"%s: BUG: Attempted to start non-idle channel\n",
			__func__);
224
		dwc_dump_chan_regs(dwc);
225 226 227 228 229

		/* The tasklet will hopefully advance the queue... */
		return;
	}

230 231 232 233 234
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
235
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
236 237 238 239 240
			return;
		}

		dwc_initialize(dwc);

241
		first->residue = first->total_len;
242
		dwc->tx_node_active = &first->tx_list;
243

244
		/* Submit first block */
245 246 247 248 249
		dwc_do_single_block(dwc, first);

		return;
	}

250 251
	dwc_initialize(dwc);

252 253
	channel_writel(dwc, LLP, first->txd.phys | lms);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
254 255 256 257
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

258 259
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
260 261
	struct dw_desc *desc;

262 263 264 265
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
266 267 268
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
269 270
}

271 272 273
/*----------------------------------------------------------------------*/

static void
274 275
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
276 277
{
	struct dma_async_tx_descriptor	*txd = &desc->txd;
278
	struct dw_desc			*child;
279
	unsigned long			flags;
280
	struct dmaengine_desc_callback	cb;
281

282
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
283

284
	spin_lock_irqsave(&dwc->lock, flags);
285
	dma_cookie_complete(txd);
286 287 288 289
	if (callback_required)
		dmaengine_desc_get_callback(txd, &cb);
	else
		memset(&cb, 0, sizeof(cb));
290

291 292 293 294
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);
295
	dwc_desc_put(dwc, desc);
296 297
	spin_unlock_irqrestore(&dwc->lock, flags);

298
	dmaengine_desc_callback_invoke(&cb, NULL);
299 300 301 302 303 304
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
305
	unsigned long flags;
306

307
	spin_lock_irqsave(&dwc->lock, flags);
308
	if (dma_readl(dw, CH_EN) & dwc->mask) {
309
		dev_err(chan2dev(&dwc->chan),
310 311 312
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
313
		dwc_chan_disable(dw, dwc);
314 315 316 317 318 319 320
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
321
	dwc_dostart_first_queued(dwc);
322

323 324
	spin_unlock_irqrestore(&dwc->lock, flags);

325
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
326
		dwc_descriptor_complete(dwc, desc, true);
327 328
}

329 330 331 332 333 334 335 336 337
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

338 339 340 341 342 343
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
344
	unsigned long flags;
345

346
	spin_lock_irqsave(&dwc->lock, flags);
347 348 349 350 351 352
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
353 354

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
355 356 357 358 359 360 361 362 363 364
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
365 366 367 368 369
				/* Update residue to reflect last sent descriptor */
				if (active == head->next)
					desc->residue -= desc->len;
				else
					desc->residue -= to_dw_desc(active->prev)->len;
370

371
				child = to_dw_desc(active);
372 373

				/* Submit next block */
374
				dwc_do_single_block(dwc, child);
375

376
				spin_unlock_irqrestore(&dwc->lock, flags);
377 378
				return;
			}
379

380 381 382
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
383

384 385
		spin_unlock_irqrestore(&dwc->lock, flags);

386 387 388 389
		dwc_complete_all(dw, dwc);
		return;
	}

390 391
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
392
		return;
393
	}
394

395 396
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
397
		spin_unlock_irqrestore(&dwc->lock, flags);
398
		return;
399
	}
400

401
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
402 403

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
404
		/* Initial residue value */
405
		desc->residue = desc->total_len;
406

407
		/* Check first descriptors addr */
408
		if (desc->txd.phys == DWC_LLP_LOC(llp)) {
409
			spin_unlock_irqrestore(&dwc->lock, flags);
410
			return;
411
		}
412

413
		/* Check first descriptors llp */
414
		if (lli_read(desc, llp) == llp) {
415
			/* This one is currently in progress */
416
			desc->residue -= dwc_get_sent(dwc);
417
			spin_unlock_irqrestore(&dwc->lock, flags);
418
			return;
419
		}
420

421
		desc->residue -= desc->len;
422
		list_for_each_entry(child, &desc->tx_list, desc_node) {
423
			if (lli_read(child, llp) == llp) {
424
				/* Currently in progress */
425
				desc->residue -= dwc_get_sent(dwc);
426
				spin_unlock_irqrestore(&dwc->lock, flags);
427
				return;
428
			}
429
			desc->residue -= child->len;
430
		}
431 432 433 434 435

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
436
		spin_unlock_irqrestore(&dwc->lock, flags);
437
		dwc_descriptor_complete(dwc, desc, true);
438
		spin_lock_irqsave(&dwc->lock, flags);
439 440
	}

441
	dev_err(chan2dev(&dwc->chan),
442 443 444
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
445
	dwc_chan_disable(dw, dwc);
446

447
	dwc_dostart_first_queued(dwc);
448
	spin_unlock_irqrestore(&dwc->lock, flags);
449 450
}

451
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_desc *desc)
452
{
453
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
454 455 456 457 458
		 lli_read(desc, sar),
		 lli_read(desc, dar),
		 lli_read(desc, llp),
		 lli_read(desc, ctlhi),
		 lli_read(desc, ctllo));
459 460 461 462 463 464
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
465
	unsigned long flags;
466 467 468

	dwc_scan_descriptors(dw, dwc);

469 470
	spin_lock_irqsave(&dwc->lock, flags);

471 472 473 474 475 476 477
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
478
	list_move(dwc->queue.next, dwc->active_list.prev);
479 480 481 482 483 484 485

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
486
	 * WARN may seem harsh, but since this only happens
487 488 489 490 491
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
492 493
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
494
	dwc_dump_lli(dwc, bad_desc);
495
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
496
		dwc_dump_lli(dwc, child);
497

498 499
	spin_unlock_irqrestore(&dwc->lock, flags);

500
	/* Pretend the descriptor completed successfully */
501
	dwc_descriptor_complete(dwc, bad_desc, true);
502 503
}

504 505
/* --------------------- Cyclic DMA API extensions -------------------- */

506
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
507 508 509 510 511 512
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

513
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
514 515 516 517 518 519
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

520
/* Called with dwc->lock held and all DMAC interrupts disabled */
521
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
522
		u32 status_block, u32 status_err, u32 status_xfer)
523
{
524 525
	unsigned long flags;

526
	if (status_block & dwc->mask) {
527 528 529 530 531
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));
532
		dma_writel(dw, CLEAR.BLOCK, dwc->mask);
533 534 535

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
536 537

		if (callback)
538 539 540 541 542 543 544 545 546
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
547
		unsigned int i;
548

549 550 551
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
552 553 554

		spin_lock_irqsave(&dwc->lock, flags);

555
		dwc_dump_chan_regs(dwc);
556

557
		dwc_chan_disable(dw, dwc);
558

559
		/* Make sure DMA does not restart by loading a new list */
560 561 562 563
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

564
		dma_writel(dw, CLEAR.BLOCK, dwc->mask);
565 566 567 568
		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
569
			dwc_dump_lli(dwc, dwc->cdesc->desc[i]);
570 571

		spin_unlock_irqrestore(&dwc->lock, flags);
572
	}
573 574 575

	/* Re-enable interrupts */
	channel_set_bit(dw, MASK.BLOCK, dwc->mask);
576 577 578 579
}

/* ------------------------------------------------------------------------- */

580 581 582 583
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
584
	u32 status_block;
585 586
	u32 status_xfer;
	u32 status_err;
587
	unsigned int i;
588

589
	status_block = dma_readl(dw, RAW.BLOCK);
590
	status_xfer = dma_readl(dw, RAW.XFER);
591 592
	status_err = dma_readl(dw, RAW.ERROR);

593
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
594 595 596

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
597
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
598 599
			dwc_handle_cyclic(dw, dwc, status_block, status_err,
					status_xfer);
600
		else if (status_err & (1 << i))
601
			dwc_handle_error(dw, dwc);
602
		else if (status_xfer & (1 << i))
603 604 605
			dwc_scan_descriptors(dw, dwc);
	}

606
	/* Re-enable interrupts */
607 608 609 610 611 612 613
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
614
	u32 status;
615

616 617 618 619 620
	/* Check if we have any interrupt from the DMAC which is not in use */
	if (!dw->in_use)
		return IRQ_NONE;

	status = dma_readl(dw, STATUS_INT);
621 622 623
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
624
	if (!status)
625
		return IRQ_NONE;
626 627 628 629 630 631

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
632
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
633 634 635 636 637 638 639 640 641 642
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
643
		channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
661
	struct dw_dma		*dw = to_dw_dma(chan->device);
662 663 664 665 666
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
667
	u8			m_master = dwc->dws.m_master;
668 669
	unsigned int		src_width;
	unsigned int		dst_width;
670
	unsigned int		data_width = dw->pdata->data_width[m_master];
671
	u32			ctllo;
672
	u8			lms = DWC_LLP_LMS(m_master);
673

674
	dev_vdbg(chan2dev(chan),
675 676
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
677 678

	if (unlikely(!len)) {
679
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
680 681 682
		return NULL;
	}

683 684
	dwc->direction = DMA_MEM_TO_MEM;

685
	src_width = dst_width = __ffs(data_width | src | dest | len);
686

687
	ctllo = DWC_DEFAULT_CTLLO(chan)
688 689 690 691 692 693 694 695 696
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
697
					   dwc->block_size);
698 699 700 701 702

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

703 704 705 706
		lli_write(desc, sar, src + offset);
		lli_write(desc, dar, dest + offset);
		lli_write(desc, ctllo, ctllo);
		lli_write(desc, ctlhi, xfer_count);
707
		desc->len = xfer_count << src_width;
708 709 710 711

		if (!first) {
			first = desc;
		} else {
712
			lli_write(prev, llp, desc->txd.phys | lms);
713
			list_add_tail(&desc->desc_node, &first->tx_list);
714 715 716 717 718 719
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
720
		lli_set(prev, ctllo, DWC_CTLL_INT_EN);
721 722

	prev->lli.llp = 0;
723
	lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
724
	first->txd.flags = flags;
725
	first->total_len = len;
726 727 728 729 730 731 732 733 734 735

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
736
		unsigned int sg_len, enum dma_transfer_direction direction,
737
		unsigned long flags, void *context)
738 739
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
740
	struct dw_dma		*dw = to_dw_dma(chan->device);
741
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
742 743 744
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
745
	u8			m_master = dwc->dws.m_master;
746
	u8			lms = DWC_LLP_LMS(m_master);
747 748 749
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
750
	unsigned int		data_width = dw->pdata->data_width[m_master];
751 752 753 754
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

755
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
756

757
	if (unlikely(!is_slave_direction(direction) || !sg_len))
758 759
		return NULL;

760 761
	dwc->direction = direction;

762 763 764
	prev = first = NULL;

	switch (direction) {
765
	case DMA_MEM_TO_DEV:
766
		reg_width = __ffs(sconfig->dst_addr_width);
767 768
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
769 770
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
771 772 773 774 775
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

776 777
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
778
			u32		len, dlen, mem;
779

780
			mem = sg_dma_address(sg);
781
			len = sg_dma_len(sg);
782

783
			mem_width = __ffs(data_width | mem | len);
784

785
slave_sg_todev_fill_desc:
786
			desc = dwc_desc_get(dwc);
787
			if (!desc)
788 789
				goto err_desc_get;

790 791
			lli_write(desc, sar, mem);
			lli_write(desc, dar, reg);
792 793
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
794 795 796
			} else {
				dlen = len;
			}
797
			lli_write(desc, ctlhi, dlen >> mem_width);
798
			lli_write(desc, ctllo, ctllo | DWC_CTLL_SRC_WIDTH(mem_width));
799
			desc->len = dlen;
800 801 802 803

			if (!first) {
				first = desc;
			} else {
804
				lli_write(prev, llp, desc->txd.phys | lms);
805
				list_add_tail(&desc->desc_node, &first->tx_list);
806 807
			}
			prev = desc;
808 809 810

			mem += dlen;
			len -= dlen;
811 812 813 814
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
815 816
		}
		break;
817
	case DMA_DEV_TO_MEM:
818
		reg_width = __ffs(sconfig->src_addr_width);
819 820
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
821 822
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
823 824 825 826
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
827 828 829

		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
830
			u32		len, dlen, mem;
831

832
			mem = sg_dma_address(sg);
833
			len = sg_dma_len(sg);
834

835 836
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
837
			if (!desc)
838 839
				goto err_desc_get;

840 841
			lli_write(desc, sar, reg);
			lli_write(desc, dar, mem);
842 843
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
844 845 846
			} else {
				dlen = len;
			}
847
			lli_write(desc, ctlhi, dlen >> reg_width);
848 849
			mem_width = __ffs(data_width | mem | dlen);
			lli_write(desc, ctllo, ctllo | DWC_CTLL_DST_WIDTH(mem_width));
850
			desc->len = dlen;
851 852 853 854

			if (!first) {
				first = desc;
			} else {
855
				lli_write(prev, llp, desc->txd.phys | lms);
856
				list_add_tail(&desc->desc_node, &first->tx_list);
857 858
			}
			prev = desc;
859 860 861

			mem += dlen;
			len -= dlen;
862 863 864 865
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
866 867 868 869 870 871 872 873
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
874
		lli_set(prev, ctllo, DWC_CTLL_INT_EN);
875 876

	prev->lli.llp = 0;
877
	lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
878
	first->total_len = total_len;
879 880 881 882

	return &first->txd;

err_desc_get:
883 884
	dev_err(chan2dev(chan),
		"not enough descriptors available. Direction %d\n", direction);
885 886 887 888
	dwc_desc_put(dwc, first);
	return NULL;
}

889 890 891 892 893
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

894
	if (dws->dma_dev != chan->device->dev)
895 896 897
		return false;

	/* We have to copy data since dws can be temporary storage */
898
	memcpy(&dwc->dws, dws, sizeof(struct dw_dma_slave));
899 900 901 902 903

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

920
static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
921 922 923
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

924 925
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
926 927 928
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
929
	dwc->direction = sconfig->direction;
930 931 932 933 934 935 936

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

937
static int dwc_pause(struct dma_chan *chan)
938
{
939 940 941 942 943 944
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	unsigned long		flags;
	unsigned int		count = 20;	/* timeout iterations */
	u32			cfglo;

	spin_lock_irqsave(&dwc->lock, flags);
945

946
	cfglo = channel_readl(dwc, CFG_LO);
947
	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
948 949
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
950

951
	set_bit(DW_DMA_IS_PAUSED, &dwc->flags);
952 953 954 955

	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;
956 957 958 959 960 961 962 963
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

964
	clear_bit(DW_DMA_IS_PAUSED, &dwc->flags);
965 966
}

967
static int dwc_resume(struct dma_chan *chan)
968 969
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
970
	unsigned long		flags;
971

972
	spin_lock_irqsave(&dwc->lock, flags);
973

974 975
	if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags))
		dwc_chan_resume(dwc);
976

977
	spin_unlock_irqrestore(&dwc->lock, flags);
978

979 980
	return 0;
}
981

982 983 984 985 986 987 988
static int dwc_terminate_all(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
	unsigned long		flags;
	LIST_HEAD(list);
989

990
	spin_lock_irqsave(&dwc->lock, flags);
991

992
	clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
993

994
	dwc_chan_disable(dw, dwc);
995

996
	dwc_chan_resume(dwc);
997

998 999 1000
	/* active_list entries will end up before queued entries */
	list_splice_init(&dwc->queue, &list);
	list_splice_init(&dwc->active_list, &list);
1001

1002
	spin_unlock_irqrestore(&dwc->lock, flags);
1003

1004 1005 1006
	/* Flush all pending and queued descriptors */
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
		dwc_descriptor_complete(dwc, desc, false);
1007 1008

	return 0;
1009 1010
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
static struct dw_desc *dwc_find_desc(struct dw_dma_chan *dwc, dma_cookie_t c)
{
	struct dw_desc *desc;

	list_for_each_entry(desc, &dwc->active_list, desc_node)
		if (desc->txd.cookie == c)
			return desc;

	return NULL;
}

static u32 dwc_get_residue(struct dw_dma_chan *dwc, dma_cookie_t cookie)
1023
{
1024
	struct dw_desc *desc;
1025 1026 1027 1028 1029
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	desc = dwc_find_desc(dwc, cookie);
	if (desc) {
		if (desc == dwc_first_active(dwc)) {
			residue = desc->residue;
			if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
				residue -= dwc_get_sent(dwc);
		} else {
			residue = desc->total_len;
		}
	} else {
		residue = 0;
	}
1042 1043 1044 1045 1046

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1047
static enum dma_status
1048 1049 1050
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1051 1052
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1053
	enum dma_status		ret;
1054

1055
	ret = dma_cookie_status(chan, cookie, txstate);
1056
	if (ret == DMA_COMPLETE)
1057
		return ret;
1058

1059
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1060

1061
	ret = dma_cookie_status(chan, cookie, txstate);
1062 1063 1064 1065
	if (ret == DMA_COMPLETE)
		return ret;

	dma_set_residue(txstate, dwc_get_residue(dwc, cookie));
1066

1067
	if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags) && ret == DMA_IN_PROGRESS)
1068
		return DMA_PAUSED;
1069 1070 1071 1072 1073 1074 1075

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1076
	unsigned long		flags;
1077

1078 1079 1080 1081
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1082 1083
}

1084 1085 1086 1087
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1088
	unsigned int i;
1089 1090 1091 1092

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
1093
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1094 1095 1096 1097 1098 1099 1100 1101
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
1102
		clear_bit(DW_DMA_IS_INITIALIZED, &dw->chan[i].flags);
1103 1104 1105 1106 1107 1108 1109
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1110
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1111 1112 1113 1114
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);

1115
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1116 1117 1118

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1119
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1120 1121 1122
		return -EIO;
	}

1123
	dma_cookie_init(chan);
1124 1125 1126 1127 1128 1129 1130

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1131 1132 1133 1134 1135 1136 1137 1138
	/*
	 * We need controller-specific data to set up slave transfers.
	 */
	if (chan->private && !dw_dma_filter(chan, chan->private)) {
		dev_warn(chan2dev(chan), "Wrong controller-specific data\n");
		return -EINVAL;
	}

1139 1140 1141 1142 1143
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1144
	return 0;
1145 1146 1147 1148 1149 1150
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
1151
	unsigned long		flags;
1152 1153
	LIST_HEAD(list);

1154
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1155 1156 1157 1158 1159 1160 1161
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1162
	spin_lock_irqsave(&dwc->lock, flags);
1163 1164

	/* Clear custom channel configuration */
1165
	memset(&dwc->dws, 0, sizeof(struct dw_dma_slave));
1166

1167
	clear_bit(DW_DMA_IS_INITIALIZED, &dwc->flags);
1168 1169 1170

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
1171
	channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
1172 1173
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1174
	spin_unlock_irqrestore(&dwc->lock, flags);
1175

1176 1177 1178 1179 1180
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1181
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1182 1183
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1196
	struct dw_dma		*dw = to_dw_dma(chan->device);
1197
	unsigned long		flags;
1198 1199 1200 1201 1202 1203

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1204
	spin_lock_irqsave(&dwc->lock, flags);
1205 1206 1207 1208

	/* Enable interrupts to perform cyclic transfer */
	channel_set_bit(dw, MASK.BLOCK, dwc->mask);

1209
	dwc_dostart(dwc, dwc->cdesc->desc[0]);
1210

1211
	spin_unlock_irqrestore(&dwc->lock, flags);
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1227
	unsigned long		flags;
1228

1229
	spin_lock_irqsave(&dwc->lock, flags);
1230

1231
	dwc_chan_disable(dw, dwc);
1232

1233
	spin_unlock_irqrestore(&dwc->lock, flags);
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1250
		enum dma_transfer_direction direction)
1251 1252
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1253
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1254 1255 1256 1257
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
1258
	u8				lms = DWC_LLP_LMS(dwc->dws.m_master);
1259 1260 1261 1262
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1263
	unsigned long			flags;
1264

1265
	spin_lock_irqsave(&dwc->lock, flags);
1266 1267 1268 1269 1270 1271 1272
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1273
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1274
		spin_unlock_irqrestore(&dwc->lock, flags);
1275 1276 1277 1278 1279 1280
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1281
	spin_unlock_irqrestore(&dwc->lock, flags);
1282 1283 1284 1285 1286 1287 1288
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1289

1290 1291 1292
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1293 1294
	dwc->direction = direction;

1295 1296 1297 1298 1299
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1300 1301 1302
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1303
	if (period_len > (dwc->block_size << reg_width))
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1326
		case DMA_MEM_TO_DEV:
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
			lli_write(desc, dar, sconfig->dst_addr);
			lli_write(desc, sar, buf_addr + period_len * i);
			lli_write(desc, ctllo, (DWC_DEFAULT_CTLLO(chan)
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
				| DWC_CTLL_SRC_INC
				| DWC_CTLL_INT_EN));

			lli_set(desc, ctllo, sconfig->device_fc ?
					DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
					DWC_CTLL_FC(DW_DMA_FC_D_M2P));
1339

1340
			break;
1341
		case DMA_DEV_TO_MEM:
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
			lli_write(desc, dar, buf_addr + period_len * i);
			lli_write(desc, sar, sconfig->src_addr);
			lli_write(desc, ctllo, (DWC_DEFAULT_CTLLO(chan)
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
				| DWC_CTLL_SRC_FIX
				| DWC_CTLL_INT_EN));

			lli_set(desc, ctllo, sconfig->device_fc ?
					DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
					DWC_CTLL_FC(DW_DMA_FC_D_P2M));
1354

1355 1356 1357 1358 1359
			break;
		default:
			break;
		}

1360
		lli_write(desc, ctlhi, period_len >> reg_width);
1361 1362
		cdesc->desc[i] = desc;

1363
		if (last)
1364
			lli_write(last, llp, desc->txd.phys | lms);
1365 1366 1367 1368

		last = desc;
	}

1369
	/* Let's make a cyclic list */
1370
	lli_write(last, llp, cdesc->desc[0]->txd.phys | lms);
1371

1372 1373 1374
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
1401
	unsigned int		i;
1402
	unsigned long		flags;
1403

1404
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1405 1406 1407 1408

	if (!cdesc)
		return;

1409
	spin_lock_irqsave(&dwc->lock, flags);
1410

1411
	dwc_chan_disable(dw, dwc);
1412

1413
	dma_writel(dw, CLEAR.BLOCK, dwc->mask);
1414 1415 1416
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1417
	spin_unlock_irqrestore(&dwc->lock, flags);
1418 1419 1420 1421 1422 1423 1424

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

1425 1426
	dwc->cdesc = NULL;

1427 1428 1429 1430
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1431 1432
/*----------------------------------------------------------------------*/

1433
int dw_dma_probe(struct dw_dma_chip *chip)
1434
{
1435
	struct dw_dma_platform_data *pdata;
1436
	struct dw_dma		*dw;
1437
	bool			autocfg = false;
1438
	unsigned int		dw_params;
1439
	unsigned int		i;
1440 1441
	int			err;

1442 1443 1444 1445
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

1446 1447 1448 1449
	dw->pdata = devm_kzalloc(chip->dev, sizeof(*dw->pdata), GFP_KERNEL);
	if (!dw->pdata)
		return -ENOMEM;

1450 1451 1452
	dw->regs = chip->regs;
	chip->dw = dw;

A
Andy Shevchenko 已提交
1453 1454
	pm_runtime_get_sync(chip->dev);

1455
	if (!chip->pdata) {
1456
		dw_params = dma_readl(dw, DW_PARAMS);
1457
		dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1458

1459 1460 1461 1462 1463
		autocfg = dw_params >> DW_PARAMS_EN & 1;
		if (!autocfg) {
			err = -EINVAL;
			goto err_pdata;
		}
1464

1465 1466
		/* Reassign the platform data pointer */
		pdata = dw->pdata;
1467

1468 1469 1470 1471 1472
		/* Get hardware configuration parameters */
		pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
		pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < pdata->nr_masters; i++) {
			pdata->data_width[i] =
1473
				4 << (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3);
1474
		}
1475
		pdata->block_size = dma_readl(dw, MAX_BLK_SIZE);
1476

1477 1478
		/* Fill platform data with the default values */
		pdata->is_private = true;
1479
		pdata->is_memcpy = true;
1480 1481
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1482
	} else if (chip->pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1483 1484
		err = -EINVAL;
		goto err_pdata;
1485
	} else {
1486
		memcpy(dw->pdata, chip->pdata, sizeof(*dw->pdata));
1487 1488 1489

		/* Reassign the platform data pointer */
		pdata = dw->pdata;
1490
	}
1491

1492
	dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
1493
				GFP_KERNEL);
1494 1495 1496 1497
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1498

1499
	/* Calculate all channel mask before DMA setup */
1500
	dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1501

1502
	/* Force dma off, just in case */
1503 1504
	dw_dma_off(dw);

1505 1506 1507
	/* Device and instance ID for IRQ and DMA pool */
	snprintf(dw->name, sizeof(dw->name), "dw:dmac%d", chip->id);

1508
	/* Create a pool of consistent memory blocks for hardware descriptors */
1509
	dw->desc_pool = dmam_pool_create(dw->name, chip->dev,
1510 1511
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1512
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1513 1514
		err = -ENOMEM;
		goto err_pdata;
1515 1516
	}

1517 1518
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1519
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1520
			  dw->name, dw);
1521
	if (err)
1522
		goto err_pdata;
1523

1524
	INIT_LIST_HEAD(&dw->dma.channels);
1525
	for (i = 0; i < pdata->nr_channels; i++) {
1526 1527 1528
		struct dw_dma_chan	*dwc = &dw->chan[i];

		dwc->chan.device = &dw->dma;
1529
		dma_cookie_init(&dwc->chan);
1530 1531 1532 1533 1534
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1535

1536 1537
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1538
			dwc->priority = pdata->nr_channels - i - 1;
1539 1540 1541
		else
			dwc->priority = i;

1542 1543 1544 1545 1546 1547 1548 1549
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1550

1551
		dwc->direction = DMA_TRANS_NONE;
1552

1553
		/* Hardware configuration */
1554
		if (autocfg) {
1555
			unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
1556 1557
			void __iomem *addr = &__dw_regs(dw)->DWC_PARAMS[r];
			unsigned int dwc_params = dma_readl_native(addr);
1558

1559 1560
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1561

1562 1563
			/*
			 * Decode maximum block size for given channel. The
1564
			 * stored 4 bit value represents blocks from 0x00 for 3
1565 1566
			 * up to 0x0a for 4095.
			 */
1567
			dwc->block_size =
1568
				(4 << ((pdata->block_size >> 4 * i) & 0xf)) - 1;
1569 1570 1571
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1572
			dwc->block_size = pdata->block_size;
1573
			dwc->nollp = !pdata->multi_block[i];
1574
		}
1575 1576
	}

1577
	/* Clear all interrupts on all channels. */
1578
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1579
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1580 1581 1582 1583
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

1584
	/* Set capabilities */
1585
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1586 1587
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1588 1589 1590
	if (pdata->is_memcpy)
		dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);

1591
	dw->dma.dev = chip->dev;
1592 1593 1594 1595 1596
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1597

1598 1599 1600 1601
	dw->dma.device_config = dwc_config;
	dw->dma.device_pause = dwc_pause;
	dw->dma.device_resume = dwc_resume;
	dw->dma.device_terminate_all = dwc_terminate_all;
1602

1603
	dw->dma.device_tx_status = dwc_tx_status;
1604 1605
	dw->dma.device_issue_pending = dwc_issue_pending;

1606 1607 1608 1609 1610 1611 1612
	/* DMA capabilities */
	dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
			     BIT(DMA_MEM_TO_MEM);
	dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;

1613 1614 1615 1616
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1617
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1618
		 pdata->nr_channels);
1619

A
Andy Shevchenko 已提交
1620 1621
	pm_runtime_put_sync_suspend(chip->dev);

1622
	return 0;
1623

1624 1625
err_dma_register:
	free_irq(chip->irq, dw);
1626
err_pdata:
A
Andy Shevchenko 已提交
1627
	pm_runtime_put_sync_suspend(chip->dev);
1628
	return err;
1629
}
1630
EXPORT_SYMBOL_GPL(dw_dma_probe);
1631

1632
int dw_dma_remove(struct dw_dma_chip *chip)
1633
{
1634
	struct dw_dma		*dw = chip->dw;
1635 1636
	struct dw_dma_chan	*dwc, *_dwc;

A
Andy Shevchenko 已提交
1637 1638
	pm_runtime_get_sync(chip->dev);

1639 1640 1641
	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1642
	free_irq(chip->irq, dw);
1643 1644 1645 1646 1647 1648 1649 1650
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

A
Andy Shevchenko 已提交
1651
	pm_runtime_put_sync_suspend(chip->dev);
1652 1653
	return 0;
}
1654
EXPORT_SYMBOL_GPL(dw_dma_remove);
1655

1656
int dw_dma_disable(struct dw_dma_chip *chip)
1657
{
1658
	struct dw_dma *dw = chip->dw;
1659

1660
	dw_dma_off(dw);
1661 1662
	return 0;
}
1663
EXPORT_SYMBOL_GPL(dw_dma_disable);
1664

1665
int dw_dma_enable(struct dw_dma_chip *chip)
1666
{
1667
	struct dw_dma *dw = chip->dw;
1668

1669
	dw_dma_on(dw);
1670 1671
	return 0;
}
1672
EXPORT_SYMBOL_GPL(dw_dma_enable);
1673 1674

MODULE_LICENSE("GPL v2");
1675
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1676
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1677
MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");