core.c 45.1 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>
A
Andy Shevchenko 已提交
25
#include <linux/pm_runtime.h>
26

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
36 37
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
38 39
 */

40 41 42
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
43 44
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
45
			DW_DMA_MSIZE_16;			\
46
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
47
			DW_DMA_MSIZE_16;			\
48 49 50 51
		u8 _dms = (_dwc->direction == DMA_MEM_TO_DEV) ?		\
			_dwc->p_master : _dwc->m_master;		\
		u8 _sms = (_dwc->direction == DMA_DEV_TO_MEM) ?		\
			_dwc->p_master : _dwc->m_master;		\
52
								\
53 54
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
55 56
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
57 58
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
59
	})
60 61 62 63 64 65 66 67

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

68 69 70 71 72 73 74
/* The set of bus widths supported by the DMA controller */
#define DW_DMA_BUSWIDTHS			  \
	BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)	| \
	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)		| \
	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)		| \
	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)

75 76
/*----------------------------------------------------------------------*/

77 78 79 80 81
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

82 83
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
84
	return to_dw_desc(dwc->active_list.next);
85 86 87 88 89 90 91
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
92
	unsigned long flags;
93

94
	spin_lock_irqsave(&dwc->lock, flags);
95
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
96
		i++;
97 98 99 100 101
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
102
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
103
	}
104
	spin_unlock_irqrestore(&dwc->lock, flags);
105

106
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
107 108 109 110 111 112 113 114 115 116

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
117 118
	unsigned long flags;

119 120 121
	if (desc) {
		struct dw_desc *child;

122
		spin_lock_irqsave(&dwc->lock, flags);
123
		list_for_each_entry(child, &desc->tx_list, desc_node)
124
			dev_vdbg(chan2dev(&dwc->chan),
125 126
					"moving child desc %p to freelist\n",
					child);
127
		list_splice_init(&desc->tx_list, &dwc->free_list);
128
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
129
		list_add(&desc->desc_node, &dwc->free_list);
130
		spin_unlock_irqrestore(&dwc->lock, flags);
131 132 133
	}
}

134 135 136 137 138 139
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

140
	if (test_bit(DW_DMA_IS_INITIALIZED, &dwc->flags))
141 142
		return;

143 144
	cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
	cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
145 146 147 148 149 150 151 152

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

153
	set_bit(DW_DMA_IS_INITIALIZED, &dwc->flags);
154 155
}

156 157
/*----------------------------------------------------------------------*/

158
static inline unsigned int dwc_fast_ffs(unsigned long long v)
159 160 161 162 163 164 165 166 167 168 169 170 171 172
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

173
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
174 175 176 177 178 179 180 181 182 183
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

184 185 186 187 188 189 190
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

191 192
/*----------------------------------------------------------------------*/

193 194 195 196 197 198 199
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

200 201 202 203
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
204
	ctllo = lli_read(desc, ctllo) | DWC_CTLL_INT_EN;
205

206 207
	channel_writel(dwc, SAR, lli_read(desc, sar));
	channel_writel(dwc, DAR, lli_read(desc, dar));
208
	channel_writel(dwc, CTL_LO, ctllo);
209
	channel_writel(dwc, CTL_HI, lli_read(desc, ctlhi));
210
	channel_set_bit(dw, CH_EN, dwc->mask);
211 212 213

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
214 215
}

216 217 218 219
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
220
	u8		lms = DWC_LLP_LMS(dwc->m_master);
221
	unsigned long	was_soft_llp;
222 223 224

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
225
		dev_err(chan2dev(&dwc->chan),
226 227
			"%s: BUG: Attempted to start non-idle channel\n",
			__func__);
228
		dwc_dump_chan_regs(dwc);
229 230 231 232 233

		/* The tasklet will hopefully advance the queue... */
		return;
	}

234 235 236 237 238
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
239
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
240 241 242 243 244
			return;
		}

		dwc_initialize(dwc);

245
		first->residue = first->total_len;
246
		dwc->tx_node_active = &first->tx_list;
247

248
		/* Submit first block */
249 250 251 252 253
		dwc_do_single_block(dwc, first);

		return;
	}

254 255
	dwc_initialize(dwc);

256 257
	channel_writel(dwc, LLP, first->txd.phys | lms);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
258 259 260 261
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

262 263
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
264 265
	struct dw_desc *desc;

266 267 268 269
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
270 271 272
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
273 274
}

275 276 277
/*----------------------------------------------------------------------*/

static void
278 279
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
280
{
281 282
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
283
	struct dma_async_tx_descriptor	*txd = &desc->txd;
284
	struct dw_desc			*child;
285
	unsigned long			flags;
286

287
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
288

289
	spin_lock_irqsave(&dwc->lock, flags);
290
	dma_cookie_complete(txd);
291 292 293 294
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
295

296 297 298 299 300
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

301
	list_splice_init(&desc->tx_list, &dwc->free_list);
302 303
	list_move(&desc->desc_node, &dwc->free_list);

304
	dma_descriptor_unmap(txd);
305 306
	spin_unlock_irqrestore(&dwc->lock, flags);

307
	if (callback)
308 309 310 311 312 313 314
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
315
	unsigned long flags;
316

317
	spin_lock_irqsave(&dwc->lock, flags);
318
	if (dma_readl(dw, CH_EN) & dwc->mask) {
319
		dev_err(chan2dev(&dwc->chan),
320 321 322
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
323
		dwc_chan_disable(dw, dwc);
324 325 326 327 328 329 330
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
331
	dwc_dostart_first_queued(dwc);
332

333 334
	spin_unlock_irqrestore(&dwc->lock, flags);

335
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
336
		dwc_descriptor_complete(dwc, desc, true);
337 338
}

339 340 341 342 343 344 345 346 347
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

348 349 350 351 352 353
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
354
	unsigned long flags;
355

356
	spin_lock_irqsave(&dwc->lock, flags);
357 358 359 360 361 362
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
363 364

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
365 366 367 368 369 370 371 372 373 374
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
375 376 377 378 379
				/* Update residue to reflect last sent descriptor */
				if (active == head->next)
					desc->residue -= desc->len;
				else
					desc->residue -= to_dw_desc(active->prev)->len;
380

381
				child = to_dw_desc(active);
382 383

				/* Submit next block */
384
				dwc_do_single_block(dwc, child);
385

386
				spin_unlock_irqrestore(&dwc->lock, flags);
387 388
				return;
			}
389

390 391 392
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
393

394 395
		spin_unlock_irqrestore(&dwc->lock, flags);

396 397 398 399
		dwc_complete_all(dw, dwc);
		return;
	}

400 401
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
402
		return;
403
	}
404

405 406
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
407
		spin_unlock_irqrestore(&dwc->lock, flags);
408
		return;
409
	}
410

411
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
412 413

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
414
		/* Initial residue value */
415
		desc->residue = desc->total_len;
416

417
		/* Check first descriptors addr */
418
		if (desc->txd.phys == DWC_LLP_LOC(llp)) {
419
			spin_unlock_irqrestore(&dwc->lock, flags);
420
			return;
421
		}
422

423
		/* Check first descriptors llp */
424
		if (lli_read(desc, llp) == llp) {
425
			/* This one is currently in progress */
426
			desc->residue -= dwc_get_sent(dwc);
427
			spin_unlock_irqrestore(&dwc->lock, flags);
428
			return;
429
		}
430

431
		desc->residue -= desc->len;
432
		list_for_each_entry(child, &desc->tx_list, desc_node) {
433
			if (lli_read(child, llp) == llp) {
434
				/* Currently in progress */
435
				desc->residue -= dwc_get_sent(dwc);
436
				spin_unlock_irqrestore(&dwc->lock, flags);
437
				return;
438
			}
439
			desc->residue -= child->len;
440
		}
441 442 443 444 445

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
446
		spin_unlock_irqrestore(&dwc->lock, flags);
447
		dwc_descriptor_complete(dwc, desc, true);
448
		spin_lock_irqsave(&dwc->lock, flags);
449 450
	}

451
	dev_err(chan2dev(&dwc->chan),
452 453 454
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
455
	dwc_chan_disable(dw, dwc);
456

457
	dwc_dostart_first_queued(dwc);
458
	spin_unlock_irqrestore(&dwc->lock, flags);
459 460
}

461
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_desc *desc)
462
{
463
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
464 465 466 467 468
		 lli_read(desc, sar),
		 lli_read(desc, dar),
		 lli_read(desc, llp),
		 lli_read(desc, ctlhi),
		 lli_read(desc, ctllo));
469 470 471 472 473 474
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
475
	unsigned long flags;
476 477 478

	dwc_scan_descriptors(dw, dwc);

479 480
	spin_lock_irqsave(&dwc->lock, flags);

481 482 483 484 485 486 487
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
488
	list_move(dwc->queue.next, dwc->active_list.prev);
489 490 491 492 493 494 495

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
496
	 * WARN may seem harsh, but since this only happens
497 498 499 500 501
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
502 503
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
504
	dwc_dump_lli(dwc, bad_desc);
505
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
506
		dwc_dump_lli(dwc, child);
507

508 509
	spin_unlock_irqrestore(&dwc->lock, flags);

510
	/* Pretend the descriptor completed successfully */
511
	dwc_descriptor_complete(dwc, bad_desc, true);
512 513
}

514 515
/* --------------------- Cyclic DMA API extensions -------------------- */

516
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
517 518 519 520 521 522
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

523
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
524 525 526 527 528 529
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

530
/* Called with dwc->lock held and all DMAC interrupts disabled */
531
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
532
		u32 status_block, u32 status_err, u32 status_xfer)
533
{
534 535
	unsigned long flags;

536
	if (status_block & dwc->mask) {
537 538 539 540 541
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));
542
		dma_writel(dw, CLEAR.BLOCK, dwc->mask);
543 544 545

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
546 547

		if (callback)
548 549 550 551 552 553 554 555 556
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
557
		unsigned int i;
558

559 560 561
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
562 563 564

		spin_lock_irqsave(&dwc->lock, flags);

565
		dwc_dump_chan_regs(dwc);
566

567
		dwc_chan_disable(dw, dwc);
568

569
		/* Make sure DMA does not restart by loading a new list */
570 571 572 573
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

574
		dma_writel(dw, CLEAR.BLOCK, dwc->mask);
575 576 577 578
		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
579
			dwc_dump_lli(dwc, dwc->cdesc->desc[i]);
580 581

		spin_unlock_irqrestore(&dwc->lock, flags);
582
	}
583 584 585

	/* Re-enable interrupts */
	channel_set_bit(dw, MASK.BLOCK, dwc->mask);
586 587 588 589
}

/* ------------------------------------------------------------------------- */

590 591 592 593
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
594
	u32 status_block;
595 596
	u32 status_xfer;
	u32 status_err;
597
	unsigned int i;
598

599
	status_block = dma_readl(dw, RAW.BLOCK);
600
	status_xfer = dma_readl(dw, RAW.XFER);
601 602
	status_err = dma_readl(dw, RAW.ERROR);

603
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
604 605 606

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
607
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
608 609
			dwc_handle_cyclic(dw, dwc, status_block, status_err,
					status_xfer);
610
		else if (status_err & (1 << i))
611
			dwc_handle_error(dw, dwc);
612
		else if (status_xfer & (1 << i))
613 614 615
			dwc_scan_descriptors(dw, dwc);
	}

616
	/* Re-enable interrupts */
617 618 619 620 621 622 623
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
624
	u32 status;
625

626 627 628 629 630
	/* Check if we have any interrupt from the DMAC which is not in use */
	if (!dw->in_use)
		return IRQ_NONE;

	status = dma_readl(dw, STATUS_INT);
631 632 633
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
634
	if (!status)
635
		return IRQ_NONE;
636 637 638 639 640 641

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
642
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
643 644 645 646 647 648 649 650 651 652
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
653
		channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
671
	unsigned long		flags;
672

673
	spin_lock_irqsave(&dwc->lock, flags);
674
	cookie = dma_cookie_assign(tx);
675 676 677 678 679 680 681

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

682 683
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
	list_add_tail(&desc->desc_node, &dwc->queue);
684

685
	spin_unlock_irqrestore(&dwc->lock, flags);
686 687 688 689 690 691 692 693 694

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
695
	struct dw_dma		*dw = to_dw_dma(chan->device);
696 697 698 699 700 701 702
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
703
	unsigned int		data_width;
704
	u32			ctllo;
705
	u8			lms = DWC_LLP_LMS(dwc->m_master);
706

707
	dev_vdbg(chan2dev(chan),
708 709
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
710 711

	if (unlikely(!len)) {
712
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
713 714 715
		return NULL;
	}

716 717
	dwc->direction = DMA_MEM_TO_MEM;

718
	data_width = dw->data_width[dwc->m_master];
719

720
	src_width = dst_width = min_t(unsigned int, data_width,
721
				      dwc_fast_ffs(src | dest | len));
722

723
	ctllo = DWC_DEFAULT_CTLLO(chan)
724 725 726 727 728 729 730 731 732
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
733
					   dwc->block_size);
734 735 736 737 738

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

739 740 741 742
		lli_write(desc, sar, src + offset);
		lli_write(desc, dar, dest + offset);
		lli_write(desc, ctllo, ctllo);
		lli_write(desc, ctlhi, xfer_count);
743
		desc->len = xfer_count << src_width;
744 745 746 747

		if (!first) {
			first = desc;
		} else {
748
			lli_write(prev, llp, desc->txd.phys | lms);
749
			list_add_tail(&desc->desc_node, &first->tx_list);
750 751 752 753 754 755
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
756
		lli_set(prev, ctllo, DWC_CTLL_INT_EN);
757 758

	prev->lli.llp = 0;
759
	lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
760
	first->txd.flags = flags;
761
	first->total_len = len;
762 763 764 765 766 767 768 769 770 771

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
772
		unsigned int sg_len, enum dma_transfer_direction direction,
773
		unsigned long flags, void *context)
774 775
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
776
	struct dw_dma		*dw = to_dw_dma(chan->device);
777
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
778 779 780
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
781
	u8			lms = DWC_LLP_LMS(dwc->m_master);
782 783 784
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
785
	unsigned int		data_width;
786 787 788 789
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

790
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
791

792
	if (unlikely(!is_slave_direction(direction) || !sg_len))
793 794
		return NULL;

795 796
	dwc->direction = direction;

797 798 799
	prev = first = NULL;

	switch (direction) {
800
	case DMA_MEM_TO_DEV:
801
		reg_width = __ffs(sconfig->dst_addr_width);
802 803
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
804 805
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
806 807 808 809 810
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

811
		data_width = dw->data_width[dwc->m_master];
812

813 814
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
815
			u32		len, dlen, mem;
816

817
			mem = sg_dma_address(sg);
818
			len = sg_dma_len(sg);
819

820
			mem_width = min_t(unsigned int,
821
					  data_width, dwc_fast_ffs(mem | len));
822

823
slave_sg_todev_fill_desc:
824
			desc = dwc_desc_get(dwc);
825
			if (!desc)
826 827
				goto err_desc_get;

828 829 830
			lli_write(desc, sar, mem);
			lli_write(desc, dar, reg);
			lli_write(desc, ctllo, ctllo | DWC_CTLL_SRC_WIDTH(mem_width));
831 832
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
833 834 835 836 837 838 839
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

840
			lli_write(desc, ctlhi, dlen >> mem_width);
841
			desc->len = dlen;
842 843 844 845

			if (!first) {
				first = desc;
			} else {
846
				lli_write(prev, llp, desc->txd.phys | lms);
847
				list_add_tail(&desc->desc_node, &first->tx_list);
848 849
			}
			prev = desc;
850 851 852 853
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
854 855
		}
		break;
856
	case DMA_DEV_TO_MEM:
857
		reg_width = __ffs(sconfig->src_addr_width);
858 859
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
860 861
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
862 863 864 865
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
866

867
		data_width = dw->data_width[dwc->m_master];
868

869 870
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
871
			u32		len, dlen, mem;
872

873
			mem = sg_dma_address(sg);
874
			len = sg_dma_len(sg);
875

876
			mem_width = min_t(unsigned int,
877
					  data_width, dwc_fast_ffs(mem | len));
878

879 880
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
881
			if (!desc)
882 883
				goto err_desc_get;

884 885 886
			lli_write(desc, sar, reg);
			lli_write(desc, dar, mem);
			lli_write(desc, ctllo, ctllo | DWC_CTLL_DST_WIDTH(mem_width));
887 888
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
889 890 891 892 893 894
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
895
			lli_write(desc, ctlhi, dlen >> reg_width);
896
			desc->len = dlen;
897 898 899 900

			if (!first) {
				first = desc;
			} else {
901
				lli_write(prev, llp, desc->txd.phys | lms);
902
				list_add_tail(&desc->desc_node, &first->tx_list);
903 904
			}
			prev = desc;
905 906 907 908
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
909 910 911 912 913 914 915 916
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
917
		lli_set(prev, ctllo, DWC_CTLL_INT_EN);
918 919

	prev->lli.llp = 0;
920
	lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
921
	first->total_len = total_len;
922 923 924 925

	return &first->txd;

err_desc_get:
926 927
	dev_err(chan2dev(chan),
		"not enough descriptors available. Direction %d\n", direction);
928 929 930 931
	dwc_desc_put(dwc, first);
	return NULL;
}

932 933 934 935 936
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

937
	if (dws->dma_dev != chan->device->dev)
938 939 940 941 942 943 944
		return false;

	/* We have to copy data since dws can be temporary storage */

	dwc->src_id = dws->src_id;
	dwc->dst_id = dws->dst_id;

945 946
	dwc->m_master = dws->m_master;
	dwc->p_master = dws->p_master;
947 948 949 950 951

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

968
static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
969 970 971
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

972 973
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
974 975 976
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
977
	dwc->direction = sconfig->direction;
978 979 980 981 982 983 984

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

985
static int dwc_pause(struct dma_chan *chan)
986
{
987 988 989 990 991 992
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	unsigned long		flags;
	unsigned int		count = 20;	/* timeout iterations */
	u32			cfglo;

	spin_lock_irqsave(&dwc->lock, flags);
993

994
	cfglo = channel_readl(dwc, CFG_LO);
995
	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
996 997
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
998

999
	set_bit(DW_DMA_IS_PAUSED, &dwc->flags);
1000 1001 1002 1003

	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;
1004 1005 1006 1007 1008 1009 1010 1011
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

1012
	clear_bit(DW_DMA_IS_PAUSED, &dwc->flags);
1013 1014
}

1015
static int dwc_resume(struct dma_chan *chan)
1016 1017
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1018
	unsigned long		flags;
1019

1020
	spin_lock_irqsave(&dwc->lock, flags);
1021

1022 1023
	if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags))
		dwc_chan_resume(dwc);
1024

1025
	spin_unlock_irqrestore(&dwc->lock, flags);
1026

1027 1028
	return 0;
}
1029

1030 1031 1032 1033 1034 1035 1036
static int dwc_terminate_all(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
	unsigned long		flags;
	LIST_HEAD(list);
1037

1038
	spin_lock_irqsave(&dwc->lock, flags);
1039

1040
	clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1041

1042
	dwc_chan_disable(dw, dwc);
1043

1044
	dwc_chan_resume(dwc);
1045

1046 1047 1048
	/* active_list entries will end up before queued entries */
	list_splice_init(&dwc->queue, &list);
	list_splice_init(&dwc->active_list, &list);
1049

1050
	spin_unlock_irqrestore(&dwc->lock, flags);
1051

1052 1053 1054
	/* Flush all pending and queued descriptors */
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
		dwc_descriptor_complete(dwc, desc, false);
1055 1056

	return 0;
1057 1058
}

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
static struct dw_desc *dwc_find_desc(struct dw_dma_chan *dwc, dma_cookie_t c)
{
	struct dw_desc *desc;

	list_for_each_entry(desc, &dwc->active_list, desc_node)
		if (desc->txd.cookie == c)
			return desc;

	return NULL;
}

static u32 dwc_get_residue(struct dw_dma_chan *dwc, dma_cookie_t cookie)
1071
{
1072
	struct dw_desc *desc;
1073 1074 1075 1076 1077
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	desc = dwc_find_desc(dwc, cookie);
	if (desc) {
		if (desc == dwc_first_active(dwc)) {
			residue = desc->residue;
			if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
				residue -= dwc_get_sent(dwc);
		} else {
			residue = desc->total_len;
		}
	} else {
		residue = 0;
	}
1090 1091 1092 1093 1094

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1095
static enum dma_status
1096 1097 1098
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1099 1100
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1101
	enum dma_status		ret;
1102

1103
	ret = dma_cookie_status(chan, cookie, txstate);
1104
	if (ret == DMA_COMPLETE)
1105
		return ret;
1106

1107
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1108

1109
	ret = dma_cookie_status(chan, cookie, txstate);
1110 1111 1112 1113
	if (ret == DMA_COMPLETE)
		return ret;

	dma_set_residue(txstate, dwc_get_residue(dwc, cookie));
1114

1115
	if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags) && ret == DMA_IN_PROGRESS)
1116
		return DMA_PAUSED;
1117 1118 1119 1120 1121 1122 1123

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1124
	unsigned long		flags;
1125

1126 1127 1128 1129
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1130 1131
}

1132 1133 1134 1135
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1136
	unsigned int i;
1137 1138 1139 1140

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
1141
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1142 1143 1144 1145 1146 1147 1148 1149
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
1150
		clear_bit(DW_DMA_IS_INITIALIZED, &dw->chan[i].flags);
1151 1152 1153 1154 1155 1156 1157
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1158
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1159 1160 1161 1162 1163
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1164
	unsigned long		flags;
1165

1166
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1167 1168 1169

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1170
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1171 1172 1173
		return -EIO;
	}

1174
	dma_cookie_init(chan);
1175 1176 1177 1178 1179 1180 1181

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1182 1183 1184 1185 1186 1187 1188 1189
	/*
	 * We need controller-specific data to set up slave transfers.
	 */
	if (chan->private && !dw_dma_filter(chan, chan->private)) {
		dev_warn(chan2dev(chan), "Wrong controller-specific data\n");
		return -EINVAL;
	}

1190 1191 1192 1193 1194
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1195
	spin_lock_irqsave(&dwc->lock, flags);
1196 1197
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1198 1199
		dma_addr_t phys;

1200
		spin_unlock_irqrestore(&dwc->lock, flags);
1201

1202
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1203 1204
		if (!desc)
			goto err_desc_alloc;
1205

1206
		memset(desc, 0, sizeof(struct dw_desc));
1207

1208
		INIT_LIST_HEAD(&desc->tx_list);
1209 1210 1211
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1212
		desc->txd.phys = phys;
1213

1214 1215
		dwc_desc_put(dwc, desc);

1216
		spin_lock_irqsave(&dwc->lock, flags);
1217 1218 1219
		i = ++dwc->descs_allocated;
	}

1220
	spin_unlock_irqrestore(&dwc->lock, flags);
1221

1222
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1223

1224 1225 1226 1227 1228
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1229 1230 1231 1232 1233 1234 1235 1236
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1237
	unsigned long		flags;
1238 1239
	LIST_HEAD(list);

1240
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1241 1242 1243 1244 1245 1246 1247
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1248
	spin_lock_irqsave(&dwc->lock, flags);
1249 1250
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1251 1252 1253 1254 1255

	/* Clear custom channel configuration */
	dwc->src_id = 0;
	dwc->dst_id = 0;

1256 1257
	dwc->m_master = 0;
	dwc->p_master = 0;
1258

1259
	clear_bit(DW_DMA_IS_INITIALIZED, &dwc->flags);
1260 1261 1262

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
1263
	channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
1264 1265
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1266
	spin_unlock_irqrestore(&dwc->lock, flags);
1267

1268 1269 1270 1271 1272
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1273
	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1274
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1275
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1276 1277
	}

1278
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1279 1280
}

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1293
	struct dw_dma		*dw = to_dw_dma(chan->device);
1294
	unsigned long		flags;
1295 1296 1297 1298 1299 1300

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1301
	spin_lock_irqsave(&dwc->lock, flags);
1302 1303 1304 1305

	/* Enable interrupts to perform cyclic transfer */
	channel_set_bit(dw, MASK.BLOCK, dwc->mask);

1306
	dwc_dostart(dwc, dwc->cdesc->desc[0]);
1307

1308
	spin_unlock_irqrestore(&dwc->lock, flags);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1324
	unsigned long		flags;
1325

1326
	spin_lock_irqsave(&dwc->lock, flags);
1327

1328
	dwc_chan_disable(dw, dwc);
1329

1330
	spin_unlock_irqrestore(&dwc->lock, flags);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1347
		enum dma_transfer_direction direction)
1348 1349
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1350
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1351 1352 1353 1354
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
1355
	u8				lms = DWC_LLP_LMS(dwc->m_master);
1356 1357 1358 1359
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1360
	unsigned long			flags;
1361

1362
	spin_lock_irqsave(&dwc->lock, flags);
1363 1364 1365 1366 1367 1368 1369
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1370
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1371
		spin_unlock_irqrestore(&dwc->lock, flags);
1372 1373 1374 1375 1376 1377
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1378
	spin_unlock_irqrestore(&dwc->lock, flags);
1379 1380 1381 1382 1383 1384 1385
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1386

1387 1388 1389
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1390 1391
	dwc->direction = direction;

1392 1393 1394 1395 1396
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1397 1398 1399
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1400
	if (period_len > (dwc->block_size << reg_width))
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1426
		case DMA_MEM_TO_DEV:
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
			lli_write(desc, dar, sconfig->dst_addr);
			lli_write(desc, sar, buf_addr + period_len * i);
			lli_write(desc, ctllo, (DWC_DEFAULT_CTLLO(chan)
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
				| DWC_CTLL_SRC_INC
				| DWC_CTLL_INT_EN));

			lli_set(desc, ctllo, sconfig->device_fc ?
					DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
					DWC_CTLL_FC(DW_DMA_FC_D_M2P));
1439

1440
			break;
1441
		case DMA_DEV_TO_MEM:
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
			lli_write(desc, dar, buf_addr + period_len * i);
			lli_write(desc, sar, sconfig->src_addr);
			lli_write(desc, ctllo, (DWC_DEFAULT_CTLLO(chan)
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
				| DWC_CTLL_SRC_FIX
				| DWC_CTLL_INT_EN));

			lli_set(desc, ctllo, sconfig->device_fc ?
					DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
					DWC_CTLL_FC(DW_DMA_FC_D_P2M));
1454

1455 1456 1457 1458 1459
			break;
		default:
			break;
		}

1460
		lli_write(desc, ctlhi, period_len >> reg_width);
1461 1462
		cdesc->desc[i] = desc;

1463
		if (last)
1464
			lli_write(last, llp, desc->txd.phys | lms);
1465 1466 1467 1468

		last = desc;
	}

1469
	/* Let's make a cyclic list */
1470
	lli_write(last, llp, cdesc->desc[0]->txd.phys | lms);
1471

1472 1473 1474
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
1501
	unsigned int		i;
1502
	unsigned long		flags;
1503

1504
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1505 1506 1507 1508

	if (!cdesc)
		return;

1509
	spin_lock_irqsave(&dwc->lock, flags);
1510

1511
	dwc_chan_disable(dw, dwc);
1512

1513
	dma_writel(dw, CLEAR.BLOCK, dwc->mask);
1514 1515 1516
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1517
	spin_unlock_irqrestore(&dwc->lock, flags);
1518 1519 1520 1521 1522 1523 1524

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

1525 1526
	dwc->cdesc = NULL;

1527 1528 1529 1530
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1531 1532
/*----------------------------------------------------------------------*/

1533
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1534
{
1535
	struct dw_dma		*dw;
1536
	bool			autocfg = false;
1537
	unsigned int		dw_params;
1538
	unsigned int		max_blk_size = 0;
1539
	unsigned int		i;
1540 1541
	int			err;

1542 1543 1544 1545 1546 1547 1548
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	dw->regs = chip->regs;
	chip->dw = dw;

A
Andy Shevchenko 已提交
1549 1550
	pm_runtime_get_sync(chip->dev);

1551
	if (!pdata) {
1552
		dw_params = dma_readl(dw, DW_PARAMS);
1553
		dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1554

1555 1556 1557 1558 1559
		autocfg = dw_params >> DW_PARAMS_EN & 1;
		if (!autocfg) {
			err = -EINVAL;
			goto err_pdata;
		}
1560

1561
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1562 1563 1564 1565
		if (!pdata) {
			err = -ENOMEM;
			goto err_pdata;
		}
1566

1567 1568 1569 1570 1571 1572 1573 1574 1575
		/* Get hardware configuration parameters */
		pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
		pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < pdata->nr_masters; i++) {
			pdata->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1576 1577
		/* Fill platform data with the default values */
		pdata->is_private = true;
1578
		pdata->is_memcpy = true;
1579 1580
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1581
	} else if (pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1582 1583 1584
		err = -EINVAL;
		goto err_pdata;
	}
1585

1586
	dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
1587
				GFP_KERNEL);
1588 1589 1590 1591
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1592

1593
	/* Get hardware configuration parameters */
1594 1595 1596
	dw->nr_masters = pdata->nr_masters;
	for (i = 0; i < dw->nr_masters; i++)
		dw->data_width[i] = pdata->data_width[i];
1597

1598
	/* Calculate all channel mask before DMA setup */
1599
	dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1600

1601
	/* Force dma off, just in case */
1602 1603
	dw_dma_off(dw);

1604
	/* Create a pool of consistent memory blocks for hardware descriptors */
1605
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1606 1607
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1608
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1609 1610
		err = -ENOMEM;
		goto err_pdata;
1611 1612
	}

1613 1614
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1615 1616 1617
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
			  "dw_dmac", dw);
	if (err)
1618
		goto err_pdata;
1619

1620
	INIT_LIST_HEAD(&dw->dma.channels);
1621
	for (i = 0; i < pdata->nr_channels; i++) {
1622 1623 1624
		struct dw_dma_chan	*dwc = &dw->chan[i];

		dwc->chan.device = &dw->dma;
1625
		dma_cookie_init(&dwc->chan);
1626 1627 1628 1629 1630
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1631

1632 1633
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1634
			dwc->priority = pdata->nr_channels - i - 1;
1635 1636 1637
		else
			dwc->priority = i;

1638 1639 1640 1641 1642 1643 1644 1645 1646
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1647

1648
		dwc->direction = DMA_TRANS_NONE;
1649

1650
		/* Hardware configuration */
1651
		if (autocfg) {
1652
			unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
1653 1654
			void __iomem *addr = &__dw_regs(dw)->DWC_PARAMS[r];
			unsigned int dwc_params = dma_readl_native(addr);
1655

1656 1657
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1658

1659 1660
			/*
			 * Decode maximum block size for given channel. The
1661
			 * stored 4 bit value represents blocks from 0x00 for 3
1662 1663
			 * up to 0x0a for 4095.
			 */
1664 1665
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1666 1667 1668
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1669
			dwc->block_size = pdata->block_size;
1670 1671

			/* Check if channel supports multi block transfer */
1672 1673
			channel_writel(dwc, LLP, DWC_LLP_LOC(0xffffffff));
			dwc->nollp = DWC_LLP_LOC(channel_readl(dwc, LLP)) == 0;
1674 1675
			channel_writel(dwc, LLP, 0);
		}
1676 1677
	}

1678
	/* Clear all interrupts on all channels. */
1679
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1680
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1681 1682 1683 1684
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

1685
	/* Set capabilities */
1686
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1687 1688
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1689 1690 1691
	if (pdata->is_memcpy)
		dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);

1692
	dw->dma.dev = chip->dev;
1693 1694 1695 1696 1697
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1698

1699 1700 1701 1702
	dw->dma.device_config = dwc_config;
	dw->dma.device_pause = dwc_pause;
	dw->dma.device_resume = dwc_resume;
	dw->dma.device_terminate_all = dwc_terminate_all;
1703

1704
	dw->dma.device_tx_status = dwc_tx_status;
1705 1706
	dw->dma.device_issue_pending = dwc_issue_pending;

1707 1708 1709 1710 1711 1712 1713
	/* DMA capabilities */
	dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
			     BIT(DMA_MEM_TO_MEM);
	dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;

1714 1715 1716 1717
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1718
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1719
		 pdata->nr_channels);
1720

A
Andy Shevchenko 已提交
1721 1722
	pm_runtime_put_sync_suspend(chip->dev);

1723
	return 0;
1724

1725 1726
err_dma_register:
	free_irq(chip->irq, dw);
1727
err_pdata:
A
Andy Shevchenko 已提交
1728
	pm_runtime_put_sync_suspend(chip->dev);
1729
	return err;
1730
}
1731
EXPORT_SYMBOL_GPL(dw_dma_probe);
1732

1733
int dw_dma_remove(struct dw_dma_chip *chip)
1734
{
1735
	struct dw_dma		*dw = chip->dw;
1736 1737
	struct dw_dma_chan	*dwc, *_dwc;

A
Andy Shevchenko 已提交
1738 1739
	pm_runtime_get_sync(chip->dev);

1740 1741 1742
	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1743
	free_irq(chip->irq, dw);
1744 1745 1746 1747 1748 1749 1750 1751
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

A
Andy Shevchenko 已提交
1752
	pm_runtime_put_sync_suspend(chip->dev);
1753 1754
	return 0;
}
1755
EXPORT_SYMBOL_GPL(dw_dma_remove);
1756

1757
int dw_dma_disable(struct dw_dma_chip *chip)
1758
{
1759
	struct dw_dma *dw = chip->dw;
1760

1761
	dw_dma_off(dw);
1762 1763
	return 0;
}
1764
EXPORT_SYMBOL_GPL(dw_dma_disable);
1765

1766
int dw_dma_enable(struct dw_dma_chip *chip)
1767
{
1768
	struct dw_dma *dw = chip->dw;
1769

1770
	dw_dma_on(dw);
1771 1772
	return 0;
}
1773
EXPORT_SYMBOL_GPL(dw_dma_enable);
1774 1775

MODULE_LICENSE("GPL v2");
1776
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1777
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1778
MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");