core.c 42.9 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24 25
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>

26
#include "../dmaengine.h"
27
#include "internal.h"
28 29 30 31 32 33 34

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
35 36
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
37 38
 */

39 40 41
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
42 43
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
44
			DW_DMA_MSIZE_16;			\
45
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
46
			DW_DMA_MSIZE_16;			\
47
								\
48 49
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
50 51
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
52 53
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
54
	})
55 56 57 58 59 60 61 62 63 64

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

65 66 67 68 69
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

70 71
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
72
	return to_dw_desc(dwc->active_list.next);
73 74 75 76 77 78 79
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
80
	unsigned long flags;
81

82
	spin_lock_irqsave(&dwc->lock, flags);
83
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
84
		i++;
85 86 87 88 89
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
90
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
91
	}
92
	spin_unlock_irqrestore(&dwc->lock, flags);
93

94
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
95 96 97 98 99 100 101 102 103 104

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
105 106
	unsigned long flags;

107 108 109
	if (desc) {
		struct dw_desc *child;

110
		spin_lock_irqsave(&dwc->lock, flags);
111
		list_for_each_entry(child, &desc->tx_list, desc_node)
112
			dev_vdbg(chan2dev(&dwc->chan),
113 114
					"moving child desc %p to freelist\n",
					child);
115
		list_splice_init(&desc->tx_list, &dwc->free_list);
116
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
117
		list_add(&desc->desc_node, &dwc->free_list);
118
		spin_unlock_irqrestore(&dwc->lock, flags);
119 120 121
	}
}

122 123 124 125 126 127 128 129 130 131
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

132
	if (dws) {
133 134 135 136 137 138
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

139 140
		cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
141
	} else {
142 143
		cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
144 145 146 147 148 149 150 151 152 153 154 155
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

156 157
/*----------------------------------------------------------------------*/

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

173
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
174 175 176 177 178 179 180 181 182 183
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

184 185 186 187 188 189 190
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

191 192
/*----------------------------------------------------------------------*/

193 194 195 196 197 198 199
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

200 201 202 203
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
204 205 206 207 208 209 210
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
211 212 213

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
214 215
}

216 217 218 219
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
220
	unsigned long	was_soft_llp;
221 222 223

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
224
		dev_err(chan2dev(&dwc->chan),
225
			"BUG: Attempted to start non-idle channel\n");
226
		dwc_dump_chan_regs(dwc);
227 228 229 230 231

		/* The tasklet will hopefully advance the queue... */
		return;
	}

232 233 234 235 236
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
237
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
238 239 240 241 242
			return;
		}

		dwc_initialize(dwc);

243
		dwc->residue = first->total_len;
244
		dwc->tx_node_active = &first->tx_list;
245

246
		/* Submit first block */
247 248 249 250 251
		dwc_do_single_block(dwc, first);

		return;
	}

252 253
	dwc_initialize(dwc);

254 255 256 257 258 259 260
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

261 262
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
263 264
	struct dw_desc *desc;

265 266 267 268
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
269 270 271
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
272 273
}

274 275 276
/*----------------------------------------------------------------------*/

static void
277 278
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
279
{
280 281
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
282
	struct dma_async_tx_descriptor	*txd = &desc->txd;
283
	struct dw_desc			*child;
284
	unsigned long			flags;
285

286
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
287

288
	spin_lock_irqsave(&dwc->lock, flags);
289
	dma_cookie_complete(txd);
290 291 292 293
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
294

295 296 297 298 299
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

300
	list_splice_init(&desc->tx_list, &dwc->free_list);
301 302
	list_move(&desc->desc_node, &dwc->free_list);

303
	dma_descriptor_unmap(txd);
304 305
	spin_unlock_irqrestore(&dwc->lock, flags);

306
	if (callback)
307 308 309 310 311 312 313
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
314
	unsigned long flags;
315

316
	spin_lock_irqsave(&dwc->lock, flags);
317
	if (dma_readl(dw, CH_EN) & dwc->mask) {
318
		dev_err(chan2dev(&dwc->chan),
319 320 321
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
322
		dwc_chan_disable(dw, dwc);
323 324 325 326 327 328 329
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
330
	dwc_dostart_first_queued(dwc);
331

332 333
	spin_unlock_irqrestore(&dwc->lock, flags);

334
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
335
		dwc_descriptor_complete(dwc, desc, true);
336 337
}

338 339 340 341 342 343 344 345 346
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

347 348 349 350 351 352
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
353
	unsigned long flags;
354

355
	spin_lock_irqsave(&dwc->lock, flags);
356 357 358 359 360 361
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
362 363

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
364 365 366 367 368 369 370 371 372 373
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
374 375 376 377 378 379
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

380
				child = to_dw_desc(active);
381 382

				/* Submit next block */
383
				dwc_do_single_block(dwc, child);
384

385
				spin_unlock_irqrestore(&dwc->lock, flags);
386 387
				return;
			}
388

389 390 391
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
392 393 394

		dwc->residue = 0;

395 396
		spin_unlock_irqrestore(&dwc->lock, flags);

397 398 399 400
		dwc_complete_all(dw, dwc);
		return;
	}

401
	if (list_empty(&dwc->active_list)) {
402
		dwc->residue = 0;
403
		spin_unlock_irqrestore(&dwc->lock, flags);
404
		return;
405
	}
406

407 408
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
409
		spin_unlock_irqrestore(&dwc->lock, flags);
410
		return;
411
	}
412

413
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
414 415

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
416
		/* Initial residue value */
417 418
		dwc->residue = desc->total_len;

419
		/* Check first descriptors addr */
420 421
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
422
			return;
423
		}
424

425
		/* Check first descriptors llp */
426
		if (desc->lli.llp == llp) {
427
			/* This one is currently in progress */
428
			dwc->residue -= dwc_get_sent(dwc);
429
			spin_unlock_irqrestore(&dwc->lock, flags);
430
			return;
431
		}
432

433 434
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
435
			if (child->lli.llp == llp) {
436
				/* Currently in progress */
437
				dwc->residue -= dwc_get_sent(dwc);
438
				spin_unlock_irqrestore(&dwc->lock, flags);
439
				return;
440
			}
441 442
			dwc->residue -= child->len;
		}
443 444 445 446 447

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
448
		spin_unlock_irqrestore(&dwc->lock, flags);
449
		dwc_descriptor_complete(dwc, desc, true);
450
		spin_lock_irqsave(&dwc->lock, flags);
451 452
	}

453
	dev_err(chan2dev(&dwc->chan),
454 455 456
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
457
	dwc_chan_disable(dw, dwc);
458

459
	dwc_dostart_first_queued(dwc);
460
	spin_unlock_irqrestore(&dwc->lock, flags);
461 462
}

463
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
464
{
465 466
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
467 468 469 470 471 472
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
473
	unsigned long flags;
474 475 476

	dwc_scan_descriptors(dw, dwc);

477 478
	spin_lock_irqsave(&dwc->lock, flags);

479 480 481 482 483 484 485
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
486
	list_move(dwc->queue.next, dwc->active_list.prev);
487 488 489 490 491 492 493

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
494
	 * WARN may seem harsh, but since this only happens
495 496 497 498 499
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
500 501
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
502
	dwc_dump_lli(dwc, &bad_desc->lli);
503
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
504 505
		dwc_dump_lli(dwc, &child->lli);

506 507
	spin_unlock_irqrestore(&dwc->lock, flags);

508
	/* Pretend the descriptor completed successfully */
509
	dwc_descriptor_complete(dwc, bad_desc, true);
510 511
}

512 513
/* --------------------- Cyclic DMA API extensions -------------------- */

514
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
515 516 517 518 519 520
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

521
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
522 523 524 525 526 527
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

528
/* Called with dwc->lock held and all DMAC interrupts disabled */
529
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
530
		u32 status_err, u32 status_xfer)
531
{
532 533
	unsigned long flags;

534
	if (dwc->mask) {
535 536 537 538 539 540 541 542
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
543 544

		if (callback)
545 546 547 548 549 550 551 552 553 554 555
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

556 557 558
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
559 560 561

		spin_lock_irqsave(&dwc->lock, flags);

562
		dwc_dump_chan_regs(dwc);
563

564
		dwc_chan_disable(dw, dwc);
565

566
		/* Make sure DMA does not restart by loading a new list */
567 568 569 570 571 572 573 574 575
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
576 577

		spin_unlock_irqrestore(&dwc->lock, flags);
578 579 580 581 582
	}
}

/* ------------------------------------------------------------------------- */

583 584 585 586 587 588 589 590
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

591
	status_xfer = dma_readl(dw, RAW.XFER);
592 593
	status_err = dma_readl(dw, RAW.ERROR);

594
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
595 596 597

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
598
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
599
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
600
		else if (status_err & (1 << i))
601
			dwc_handle_error(dw, dwc);
602
		else if (status_xfer & (1 << i))
603 604 605 606
			dwc_scan_descriptors(dw, dwc);
	}

	/*
607
	 * Re-enable interrupts.
608 609 610 611 612 613 614 615
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
616
	u32 status = dma_readl(dw, STATUS_INT);
617

618 619 620 621 622
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
	if (!status)
		return IRQ_NONE;
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
656
	unsigned long		flags;
657

658
	spin_lock_irqsave(&dwc->lock, flags);
659
	cookie = dma_cookie_assign(tx);
660 661 662 663 664 665 666

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

667 668
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
	list_add_tail(&desc->desc_node, &dwc->queue);
669

670
	spin_unlock_irqrestore(&dwc->lock, flags);
671 672 673 674 675 676 677 678 679

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
680
	struct dw_dma		*dw = to_dw_dma(chan->device);
681 682 683 684 685 686 687
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
688
	unsigned int		data_width;
689 690
	u32			ctllo;

691
	dev_vdbg(chan2dev(chan),
692 693
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
694 695

	if (unlikely(!len)) {
696
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
697 698 699
		return NULL;
	}

700 701
	dwc->direction = DMA_MEM_TO_MEM;

702 703
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
704

705 706
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
707

708
	ctllo = DWC_DEFAULT_CTLLO(chan)
709 710 711 712 713 714 715 716 717
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
718
					   dwc->block_size);
719 720 721 722 723 724 725 726 727

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
728
		desc->len = xfer_count << src_width;
729 730 731 732 733 734

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
735
					&first->tx_list);
736 737 738 739 740 741 742 743 744 745
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
746
	first->total_len = len;
747 748 749 750 751 752 753 754 755 756

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
757
		unsigned int sg_len, enum dma_transfer_direction direction,
758
		unsigned long flags, void *context)
759 760
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
761
	struct dw_dma		*dw = to_dw_dma(chan->device);
762
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
763 764 765 766 767 768
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
769
	unsigned int		data_width;
770 771 772 773
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

774
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
775

776
	if (unlikely(!is_slave_direction(direction) || !sg_len))
777 778
		return NULL;

779 780
	dwc->direction = direction;

781 782 783
	prev = first = NULL;

	switch (direction) {
784
	case DMA_MEM_TO_DEV:
785 786 787
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
788 789
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
790 791 792 793 794
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

795
		data_width = dw->data_width[dwc->src_master];
796

797 798
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
799
			u32		len, dlen, mem;
800

801
			mem = sg_dma_address(sg);
802
			len = sg_dma_len(sg);
803

804 805
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
806

807
slave_sg_todev_fill_desc:
808 809
			desc = dwc_desc_get(dwc);
			if (!desc) {
810
				dev_err(chan2dev(chan),
811 812 813 814 815 816 817
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
818 819
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
820 821 822 823 824 825 826 827
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
828
			desc->len = dlen;
829 830 831 832 833 834

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
835
						&first->tx_list);
836 837
			}
			prev = desc;
838 839 840 841
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
842 843
		}
		break;
844
	case DMA_DEV_TO_MEM:
845 846 847
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
848 849
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
850 851 852 853
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
854

855
		data_width = dw->data_width[dwc->dst_master];
856

857 858
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
859
			u32		len, dlen, mem;
860

861
			mem = sg_dma_address(sg);
862
			len = sg_dma_len(sg);
863

864 865
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
866

867 868 869 870 871 872 873 874
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

875 876 877
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
878 879
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
880 881 882 883 884 885 886
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
887
			desc->len = dlen;
888 889 890 891 892 893

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
894
						&first->tx_list);
895 896
			}
			prev = desc;
897 898 899 900
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
901 902 903 904 905 906 907 908 909 910 911
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
912
	first->total_len = total_len;
913 914 915 916 917 918 919 920

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

	if (!dws || dws->dma_dev != chan->device->dev)
		return false;

	/* We have to copy data since dws can be temporary storage */

	dwc->src_id = dws->src_id;
	dwc->dst_id = dws->dst_id;

	dwc->src_master = dws->src_master;
	dwc->dst_master = dws->dst_master;

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

962 963
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
964 965 966
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
967
	dwc->direction = sconfig->direction;
968 969 970 971 972 973 974

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

975 976 977
static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);
978
	unsigned int count = 20;	/* timeout iterations */
979 980

	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
981 982
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
983 984 985 986 987 988 989 990 991 992 993 994 995

	dwc->paused = true;
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

996 997
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
998 999 1000 1001
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1002
	unsigned long		flags;
1003 1004
	LIST_HEAD(list);

1005 1006
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
1007

1008
		dwc_chan_pause(dwc);
1009

1010 1011 1012 1013
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1014

1015
		spin_lock_irqsave(&dwc->lock, flags);
1016

1017
		dwc_chan_resume(dwc);
1018

1019 1020 1021
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1022

1023 1024
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1025
		dwc_chan_disable(dw, dwc);
1026

1027
		dwc_chan_resume(dwc);
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1038 1039 1040
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1041
		return -ENXIO;
1042
	}
1043 1044

	return 0;
1045 1046
}

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1062
static enum dma_status
1063 1064 1065
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1066 1067
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1068
	enum dma_status		ret;
1069

1070
	ret = dma_cookie_status(chan, cookie, txstate);
1071
	if (ret == DMA_COMPLETE)
1072
		return ret;
1073

1074
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1075

1076
	ret = dma_cookie_status(chan, cookie, txstate);
1077
	if (ret != DMA_COMPLETE)
1078
		dma_set_residue(txstate, dwc_get_residue(dwc));
1079

1080
	if (dwc->paused && ret == DMA_IN_PROGRESS)
1081
		return DMA_PAUSED;
1082 1083 1084 1085 1086 1087 1088

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1089
	unsigned long		flags;
1090

1091 1092 1093 1094
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1095 1096
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
	int i;

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1122
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1123 1124 1125 1126 1127
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1128
	unsigned long		flags;
1129

1130
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1131 1132 1133

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1134
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1135 1136 1137
		return -EIO;
	}

1138
	dma_cookie_init(chan);
1139 1140 1141 1142 1143 1144 1145

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1146 1147 1148 1149 1150
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1151
	spin_lock_irqsave(&dwc->lock, flags);
1152 1153
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1154 1155
		dma_addr_t phys;

1156
		spin_unlock_irqrestore(&dwc->lock, flags);
1157

1158
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1159 1160
		if (!desc)
			goto err_desc_alloc;
1161

1162
		memset(desc, 0, sizeof(struct dw_desc));
1163

1164
		INIT_LIST_HEAD(&desc->tx_list);
1165 1166 1167
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1168
		desc->txd.phys = phys;
1169

1170 1171
		dwc_desc_put(dwc, desc);

1172
		spin_lock_irqsave(&dwc->lock, flags);
1173 1174 1175
		i = ++dwc->descs_allocated;
	}

1176
	spin_unlock_irqrestore(&dwc->lock, flags);
1177

1178
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1179

1180 1181 1182 1183 1184
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1185 1186 1187 1188 1189 1190 1191 1192
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1193
	unsigned long		flags;
1194 1195
	LIST_HEAD(list);

1196
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1197 1198 1199 1200 1201 1202 1203
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1204
	spin_lock_irqsave(&dwc->lock, flags);
1205 1206
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1207
	dwc->initialized = false;
1208 1209 1210 1211 1212

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1213
	spin_unlock_irqrestore(&dwc->lock, flags);
1214

1215 1216 1217 1218 1219
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1220
	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1221
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1222
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1223 1224
	}

1225
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1226 1227
}

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1241
	unsigned long		flags;
1242 1243 1244 1245 1246 1247

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1248
	spin_lock_irqsave(&dwc->lock, flags);
1249

1250
	/* Assert channel is idle */
1251 1252 1253
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1254
		dwc_dump_chan_regs(dwc);
1255
		spin_unlock_irqrestore(&dwc->lock, flags);
1256 1257 1258 1259 1260 1261
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1262
	/* Setup DMAC channel registers */
1263 1264 1265 1266 1267 1268
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1269
	spin_unlock_irqrestore(&dwc->lock, flags);
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1285
	unsigned long		flags;
1286

1287
	spin_lock_irqsave(&dwc->lock, flags);
1288

1289
	dwc_chan_disable(dw, dwc);
1290

1291
	spin_unlock_irqrestore(&dwc->lock, flags);
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1308
		enum dma_transfer_direction direction)
1309 1310
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1311
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1312 1313 1314 1315 1316 1317 1318 1319
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1320
	unsigned long			flags;
1321

1322
	spin_lock_irqsave(&dwc->lock, flags);
1323 1324 1325 1326 1327 1328 1329
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1330
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1331
		spin_unlock_irqrestore(&dwc->lock, flags);
1332 1333 1334 1335 1336 1337
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1338
	spin_unlock_irqrestore(&dwc->lock, flags);
1339 1340 1341 1342 1343 1344 1345
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1346

1347 1348 1349
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1350 1351
	dwc->direction = direction;

1352 1353 1354 1355 1356
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1357 1358 1359
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1360
	if (period_len > (dwc->block_size << reg_width))
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1386
		case DMA_MEM_TO_DEV:
1387
			desc->lli.dar = sconfig->dst_addr;
1388
			desc->lli.sar = buf_addr + (period_len * i);
1389
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1390 1391 1392 1393 1394
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1395 1396 1397 1398 1399

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1400
			break;
1401
		case DMA_DEV_TO_MEM:
1402
			desc->lli.dar = buf_addr + (period_len * i);
1403 1404
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1405 1406 1407 1408 1409
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1410 1411 1412 1413 1414

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1415 1416 1417 1418 1419 1420 1421 1422
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1423
		if (last)
1424 1425 1426 1427 1428
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1429
	/* Let's make a cyclic list */
1430 1431
	last->lli.llp = cdesc->desc[0]->txd.phys;

1432 1433 1434
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1462
	unsigned long		flags;
1463

1464
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1465 1466 1467 1468

	if (!cdesc)
		return;

1469
	spin_lock_irqsave(&dwc->lock, flags);
1470

1471
	dwc_chan_disable(dw, dwc);
1472 1473 1474 1475

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1476
	spin_unlock_irqrestore(&dwc->lock, flags);
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1488 1489
/*----------------------------------------------------------------------*/

1490
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1491
{
1492
	struct dw_dma		*dw;
1493 1494 1495
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1496
	unsigned int		max_blk_size = 0;
1497 1498 1499
	int			err;
	int			i;

1500 1501 1502 1503 1504 1505 1506
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	dw->regs = chip->regs;
	chip->dw = dw;

1507
	dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1508 1509
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1510
	dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1511 1512

	if (!pdata && autocfg) {
1513
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1514 1515 1516 1517
		if (!pdata) {
			err = -ENOMEM;
			goto err_pdata;
		}
1518 1519 1520 1521 1522

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1523 1524 1525 1526
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
		err = -EINVAL;
		goto err_pdata;
	}
1527

1528 1529 1530 1531 1532
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

1533 1534
	dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
				GFP_KERNEL);
1535 1536 1537 1538
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1539

1540
	/* Get hardware configuration parameters */
1541
	if (autocfg) {
1542 1543
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1554
	/* Calculate all channel mask before DMA setup */
1555
	dw->all_chan_mask = (1 << nr_channels) - 1;
1556

1557
	/* Force dma off, just in case */
1558 1559
	dw_dma_off(dw);

1560
	/* Disable BLOCK interrupts as well */
1561 1562
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1563
	/* Create a pool of consistent memory blocks for hardware descriptors */
1564
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1565 1566
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1567
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1568 1569
		err = -ENOMEM;
		goto err_pdata;
1570 1571
	}

1572 1573
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1574 1575 1576
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
			  "dw_dmac", dw);
	if (err)
1577
		goto err_pdata;
1578

1579
	INIT_LIST_HEAD(&dw->dma.channels);
1580
	for (i = 0; i < nr_channels; i++) {
1581
		struct dw_dma_chan	*dwc = &dw->chan[i];
1582
		int			r = nr_channels - i - 1;
1583 1584

		dwc->chan.device = &dw->dma;
1585
		dma_cookie_init(&dwc->chan);
1586 1587 1588 1589 1590
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1591

1592 1593
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1594
			dwc->priority = r;
1595 1596 1597
		else
			dwc->priority = i;

1598 1599 1600 1601 1602 1603 1604 1605 1606
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1607

1608
		dwc->direction = DMA_TRANS_NONE;
1609

1610
		/* Hardware configuration */
1611 1612
		if (autocfg) {
			unsigned int dwc_params;
1613
			void __iomem *addr = chip->regs + r * sizeof(u32);
1614

1615
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1616

1617 1618
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1619

1620 1621
			/*
			 * Decode maximum block size for given channel. The
1622
			 * stored 4 bit value represents blocks from 0x00 for 3
1623 1624
			 * up to 0x0a for 4095.
			 */
1625 1626
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1627 1628 1629
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1630
			dwc->block_size = pdata->block_size;
1631 1632 1633 1634 1635 1636 1637

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1638 1639
	}

1640
	/* Clear all interrupts on all channels. */
1641
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1642
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1643 1644 1645 1646 1647 1648
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1649 1650
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1651
	dw->dma.dev = chip->dev;
1652 1653 1654 1655 1656 1657
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1658
	dw->dma.device_control = dwc_control;
1659

1660
	dw->dma.device_tx_status = dwc_tx_status;
1661 1662
	dw->dma.device_issue_pending = dwc_issue_pending;

1663 1664 1665 1666
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1667
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1668
		 nr_channels);
1669 1670

	return 0;
1671

1672 1673
err_dma_register:
	free_irq(chip->irq, dw);
1674 1675
err_pdata:
	return err;
1676
}
1677
EXPORT_SYMBOL_GPL(dw_dma_probe);
1678

1679
int dw_dma_remove(struct dw_dma_chip *chip)
1680
{
1681
	struct dw_dma		*dw = chip->dw;
1682 1683 1684 1685 1686
	struct dw_dma_chan	*dwc, *_dwc;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1687
	free_irq(chip->irq, dw);
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

	return 0;
}
1698
EXPORT_SYMBOL_GPL(dw_dma_remove);
1699

1700
int dw_dma_disable(struct dw_dma_chip *chip)
1701
{
1702
	struct dw_dma *dw = chip->dw;
1703

1704
	dw_dma_off(dw);
1705 1706
	return 0;
}
1707
EXPORT_SYMBOL_GPL(dw_dma_disable);
1708

1709
int dw_dma_enable(struct dw_dma_chip *chip)
1710
{
1711
	struct dw_dma *dw = chip->dw;
1712

1713
	dw_dma_on(dw);
1714 1715
	return 0;
}
1716
EXPORT_SYMBOL_GPL(dw_dma_enable);
1717 1718

MODULE_LICENSE("GPL v2");
1719
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1720
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1721
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");