core.c 43.6 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>
A
Andy Shevchenko 已提交
25
#include <linux/pm_runtime.h>
26

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
36 37
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
38 39
 */

40 41 42
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
43 44
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
45
			DW_DMA_MSIZE_16;			\
46
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
47
			DW_DMA_MSIZE_16;			\
48
								\
49 50
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
51 52
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
53 54
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
55
	})
56 57 58 59 60 61 62 63

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

64 65 66 67 68 69 70
/* The set of bus widths supported by the DMA controller */
#define DW_DMA_BUSWIDTHS			  \
	BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)	| \
	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)		| \
	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)		| \
	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)

71 72
/*----------------------------------------------------------------------*/

73 74 75 76 77
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

78 79
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
80
	return to_dw_desc(dwc->active_list.next);
81 82 83 84 85 86 87
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
88
	unsigned long flags;
89

90
	spin_lock_irqsave(&dwc->lock, flags);
91
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
92
		i++;
93 94 95 96 97
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
98
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
99
	}
100
	spin_unlock_irqrestore(&dwc->lock, flags);
101

102
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
103 104 105 106 107 108 109 110 111 112

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
113 114
	unsigned long flags;

115 116 117
	if (desc) {
		struct dw_desc *child;

118
		spin_lock_irqsave(&dwc->lock, flags);
119
		list_for_each_entry(child, &desc->tx_list, desc_node)
120
			dev_vdbg(chan2dev(&dwc->chan),
121 122
					"moving child desc %p to freelist\n",
					child);
123
		list_splice_init(&desc->tx_list, &dwc->free_list);
124
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
125
		list_add(&desc->desc_node, &dwc->free_list);
126
		spin_unlock_irqrestore(&dwc->lock, flags);
127 128 129
	}
}

130 131 132 133 134 135 136 137 138 139
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

140
	if (dws) {
141 142 143 144 145 146
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

147 148
		cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
149
	} else {
150 151
		cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
152 153 154 155 156 157 158 159 160 161 162 163
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

164 165
/*----------------------------------------------------------------------*/

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

181
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
182 183 184 185 186 187 188 189 190 191
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

192 193 194 195 196 197 198
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

199 200
/*----------------------------------------------------------------------*/

201 202 203 204 205 206 207
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

208 209 210 211
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
212 213 214 215 216 217 218
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
219 220 221

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
222 223
}

224 225 226 227
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
228
	unsigned long	was_soft_llp;
229 230 231

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
232
		dev_err(chan2dev(&dwc->chan),
233 234
			"%s: BUG: Attempted to start non-idle channel\n",
			__func__);
235
		dwc_dump_chan_regs(dwc);
236 237 238 239 240

		/* The tasklet will hopefully advance the queue... */
		return;
	}

241 242 243 244 245
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
246
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
247 248 249 250 251
			return;
		}

		dwc_initialize(dwc);

252
		dwc->residue = first->total_len;
253
		dwc->tx_node_active = &first->tx_list;
254

255
		/* Submit first block */
256 257 258 259 260
		dwc_do_single_block(dwc, first);

		return;
	}

261 262
	dwc_initialize(dwc);

263 264 265 266 267 268 269
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

270 271
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
272 273
	struct dw_desc *desc;

274 275 276 277
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
278 279 280
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
281 282
}

283 284 285
/*----------------------------------------------------------------------*/

static void
286 287
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
288
{
289 290
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
291
	struct dma_async_tx_descriptor	*txd = &desc->txd;
292
	struct dw_desc			*child;
293
	unsigned long			flags;
294

295
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
296

297
	spin_lock_irqsave(&dwc->lock, flags);
298
	dma_cookie_complete(txd);
299 300 301 302
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
303

304 305 306 307 308
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

309
	list_splice_init(&desc->tx_list, &dwc->free_list);
310 311
	list_move(&desc->desc_node, &dwc->free_list);

312
	dma_descriptor_unmap(txd);
313 314
	spin_unlock_irqrestore(&dwc->lock, flags);

315
	if (callback)
316 317 318 319 320 321 322
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
323
	unsigned long flags;
324

325
	spin_lock_irqsave(&dwc->lock, flags);
326
	if (dma_readl(dw, CH_EN) & dwc->mask) {
327
		dev_err(chan2dev(&dwc->chan),
328 329 330
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
331
		dwc_chan_disable(dw, dwc);
332 333 334 335 336 337 338
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
339
	dwc_dostart_first_queued(dwc);
340

341 342
	spin_unlock_irqrestore(&dwc->lock, flags);

343
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
344
		dwc_descriptor_complete(dwc, desc, true);
345 346
}

347 348 349 350 351 352 353 354 355
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

356 357 358 359 360 361
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
362
	unsigned long flags;
363

364
	spin_lock_irqsave(&dwc->lock, flags);
365 366 367 368 369 370
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
371 372

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
373 374 375 376 377 378 379 380 381 382
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
383 384 385 386 387 388
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

389
				child = to_dw_desc(active);
390 391

				/* Submit next block */
392
				dwc_do_single_block(dwc, child);
393

394
				spin_unlock_irqrestore(&dwc->lock, flags);
395 396
				return;
			}
397

398 399 400
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
401 402 403

		dwc->residue = 0;

404 405
		spin_unlock_irqrestore(&dwc->lock, flags);

406 407 408 409
		dwc_complete_all(dw, dwc);
		return;
	}

410
	if (list_empty(&dwc->active_list)) {
411
		dwc->residue = 0;
412
		spin_unlock_irqrestore(&dwc->lock, flags);
413
		return;
414
	}
415

416 417
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
418
		spin_unlock_irqrestore(&dwc->lock, flags);
419
		return;
420
	}
421

422
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
423 424

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
425
		/* Initial residue value */
426 427
		dwc->residue = desc->total_len;

428
		/* Check first descriptors addr */
429 430
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
431
			return;
432
		}
433

434
		/* Check first descriptors llp */
435
		if (desc->lli.llp == llp) {
436
			/* This one is currently in progress */
437
			dwc->residue -= dwc_get_sent(dwc);
438
			spin_unlock_irqrestore(&dwc->lock, flags);
439
			return;
440
		}
441

442 443
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
444
			if (child->lli.llp == llp) {
445
				/* Currently in progress */
446
				dwc->residue -= dwc_get_sent(dwc);
447
				spin_unlock_irqrestore(&dwc->lock, flags);
448
				return;
449
			}
450 451
			dwc->residue -= child->len;
		}
452 453 454 455 456

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
457
		spin_unlock_irqrestore(&dwc->lock, flags);
458
		dwc_descriptor_complete(dwc, desc, true);
459
		spin_lock_irqsave(&dwc->lock, flags);
460 461
	}

462
	dev_err(chan2dev(&dwc->chan),
463 464 465
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
466
	dwc_chan_disable(dw, dwc);
467

468
	dwc_dostart_first_queued(dwc);
469
	spin_unlock_irqrestore(&dwc->lock, flags);
470 471
}

472
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
473
{
474 475
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
476 477 478 479 480 481
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
482
	unsigned long flags;
483 484 485

	dwc_scan_descriptors(dw, dwc);

486 487
	spin_lock_irqsave(&dwc->lock, flags);

488 489 490 491 492 493 494
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
495
	list_move(dwc->queue.next, dwc->active_list.prev);
496 497 498 499 500 501 502

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
503
	 * WARN may seem harsh, but since this only happens
504 505 506 507 508
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
509 510
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
511
	dwc_dump_lli(dwc, &bad_desc->lli);
512
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
513 514
		dwc_dump_lli(dwc, &child->lli);

515 516
	spin_unlock_irqrestore(&dwc->lock, flags);

517
	/* Pretend the descriptor completed successfully */
518
	dwc_descriptor_complete(dwc, bad_desc, true);
519 520
}

521 522
/* --------------------- Cyclic DMA API extensions -------------------- */

523
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
524 525 526 527 528 529
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

530
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
531 532 533 534 535 536
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

537
/* Called with dwc->lock held and all DMAC interrupts disabled */
538
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
539
		u32 status_err, u32 status_xfer)
540
{
541 542
	unsigned long flags;

543
	if (dwc->mask) {
544 545 546 547 548 549 550 551
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
552 553

		if (callback)
554 555 556 557 558 559 560 561 562 563 564
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

565 566 567
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
568 569 570

		spin_lock_irqsave(&dwc->lock, flags);

571
		dwc_dump_chan_regs(dwc);
572

573
		dwc_chan_disable(dw, dwc);
574

575
		/* Make sure DMA does not restart by loading a new list */
576 577 578 579 580 581 582 583 584
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
585 586

		spin_unlock_irqrestore(&dwc->lock, flags);
587 588 589 590 591
	}
}

/* ------------------------------------------------------------------------- */

592 593 594 595 596 597 598 599
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

600
	status_xfer = dma_readl(dw, RAW.XFER);
601 602
	status_err = dma_readl(dw, RAW.ERROR);

603
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
604 605 606

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
607
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
608
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
609
		else if (status_err & (1 << i))
610
			dwc_handle_error(dw, dwc);
611
		else if (status_xfer & (1 << i))
612 613 614 615
			dwc_scan_descriptors(dw, dwc);
	}

	/*
616
	 * Re-enable interrupts.
617 618 619 620 621 622 623 624
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
625
	u32 status = dma_readl(dw, STATUS_INT);
626

627 628 629
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
630
	if (!status || !dw->in_use)
631
		return IRQ_NONE;
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
665
	unsigned long		flags;
666

667
	spin_lock_irqsave(&dwc->lock, flags);
668
	cookie = dma_cookie_assign(tx);
669 670 671 672 673 674 675

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

676 677
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
	list_add_tail(&desc->desc_node, &dwc->queue);
678

679
	spin_unlock_irqrestore(&dwc->lock, flags);
680 681 682 683 684 685 686 687 688

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
689
	struct dw_dma		*dw = to_dw_dma(chan->device);
690 691 692 693 694 695 696
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
697
	unsigned int		data_width;
698 699
	u32			ctllo;

700
	dev_vdbg(chan2dev(chan),
701 702
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
703 704

	if (unlikely(!len)) {
705
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
706 707 708
		return NULL;
	}

709 710
	dwc->direction = DMA_MEM_TO_MEM;

711 712
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
713

714 715
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
716

717
	ctllo = DWC_DEFAULT_CTLLO(chan)
718 719 720 721 722 723 724 725 726
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
727
					   dwc->block_size);
728 729 730 731 732 733 734 735 736

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
737
		desc->len = xfer_count << src_width;
738 739 740 741 742 743

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
744
					&first->tx_list);
745 746 747 748 749 750 751 752 753 754
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
755
	first->total_len = len;
756 757 758 759 760 761 762 763 764 765

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
766
		unsigned int sg_len, enum dma_transfer_direction direction,
767
		unsigned long flags, void *context)
768 769
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
770
	struct dw_dma		*dw = to_dw_dma(chan->device);
771
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
772 773 774 775 776 777
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
778
	unsigned int		data_width;
779 780 781 782
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

783
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
784

785
	if (unlikely(!is_slave_direction(direction) || !sg_len))
786 787
		return NULL;

788 789
	dwc->direction = direction;

790 791 792
	prev = first = NULL;

	switch (direction) {
793
	case DMA_MEM_TO_DEV:
794 795 796
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
797 798
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
799 800 801 802 803
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

804
		data_width = dw->data_width[dwc->src_master];
805

806 807
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
808
			u32		len, dlen, mem;
809

810
			mem = sg_dma_address(sg);
811
			len = sg_dma_len(sg);
812

813 814
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
815

816
slave_sg_todev_fill_desc:
817
			desc = dwc_desc_get(dwc);
818
			if (!desc)
819 820 821 822 823
				goto err_desc_get;

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
824 825
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
826 827 828 829 830 831 832 833
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
834
			desc->len = dlen;
835 836 837 838 839 840

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
841
						&first->tx_list);
842 843
			}
			prev = desc;
844 845 846 847
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
848 849
		}
		break;
850
	case DMA_DEV_TO_MEM:
851 852 853
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
854 855
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
856 857 858 859
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
860

861
		data_width = dw->data_width[dwc->dst_master];
862

863 864
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
865
			u32		len, dlen, mem;
866

867
			mem = sg_dma_address(sg);
868
			len = sg_dma_len(sg);
869

870 871
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
872

873 874
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
875
			if (!desc)
876 877
				goto err_desc_get;

878 879 880
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
881 882
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
883 884 885 886 887 888 889
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
890
			desc->len = dlen;
891 892 893 894 895 896

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
897
						&first->tx_list);
898 899
			}
			prev = desc;
900 901 902 903
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
904 905 906 907 908 909 910 911 912 913 914
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
915
	first->total_len = total_len;
916 917 918 919

	return &first->txd;

err_desc_get:
920 921
	dev_err(chan2dev(chan),
		"not enough descriptors available. Direction %d\n", direction);
922 923 924 925
	dwc_desc_put(dwc, first);
	return NULL;
}

926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

	if (!dws || dws->dma_dev != chan->device->dev)
		return false;

	/* We have to copy data since dws can be temporary storage */

	dwc->src_id = dws->src_id;
	dwc->dst_id = dws->dst_id;

	dwc->src_master = dws->src_master;
	dwc->dst_master = dws->dst_master;

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

962
static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
963 964 965
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

966 967
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
968 969 970
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
971
	dwc->direction = sconfig->direction;
972 973 974 975 976 977 978

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

979
static int dwc_pause(struct dma_chan *chan)
980
{
981 982 983 984 985 986
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	unsigned long		flags;
	unsigned int		count = 20;	/* timeout iterations */
	u32			cfglo;

	spin_lock_irqsave(&dwc->lock, flags);
987

988
	cfglo = channel_readl(dwc, CFG_LO);
989
	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
990 991
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
992 993

	dwc->paused = true;
994 995 996 997

	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

1009
static int dwc_resume(struct dma_chan *chan)
1010 1011
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1012
	unsigned long		flags;
1013

1014 1015
	if (!dwc->paused)
		return 0;
1016

1017
	spin_lock_irqsave(&dwc->lock, flags);
1018

1019
	dwc_chan_resume(dwc);
1020

1021
	spin_unlock_irqrestore(&dwc->lock, flags);
1022

1023 1024
	return 0;
}
1025

1026 1027 1028 1029 1030 1031 1032
static int dwc_terminate_all(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
	unsigned long		flags;
	LIST_HEAD(list);
1033

1034
	spin_lock_irqsave(&dwc->lock, flags);
1035

1036
	clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1037

1038
	dwc_chan_disable(dw, dwc);
1039

1040
	dwc_chan_resume(dwc);
1041

1042 1043 1044
	/* active_list entries will end up before queued entries */
	list_splice_init(&dwc->queue, &list);
	list_splice_init(&dwc->active_list, &list);
1045

1046
	spin_unlock_irqrestore(&dwc->lock, flags);
1047

1048 1049 1050
	/* Flush all pending and queued descriptors */
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
		dwc_descriptor_complete(dwc, desc, false);
1051 1052

	return 0;
1053 1054
}

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1070
static enum dma_status
1071 1072 1073
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1074 1075
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1076
	enum dma_status		ret;
1077

1078
	ret = dma_cookie_status(chan, cookie, txstate);
1079
	if (ret == DMA_COMPLETE)
1080
		return ret;
1081

1082
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1083

1084
	ret = dma_cookie_status(chan, cookie, txstate);
1085
	if (ret != DMA_COMPLETE)
1086
		dma_set_residue(txstate, dwc_get_residue(dwc));
1087

1088
	if (dwc->paused && ret == DMA_IN_PROGRESS)
1089
		return DMA_PAUSED;
1090 1091 1092 1093 1094 1095 1096

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1097
	unsigned long		flags;
1098

1099 1100 1101 1102
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1103 1104
}

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
	int i;

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1130
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1131 1132 1133 1134 1135
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1136
	unsigned long		flags;
1137

1138
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1139 1140 1141

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1142
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1143 1144 1145
		return -EIO;
	}

1146
	dma_cookie_init(chan);
1147 1148 1149 1150 1151 1152 1153

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1154 1155 1156 1157 1158
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1159
	spin_lock_irqsave(&dwc->lock, flags);
1160 1161
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1162 1163
		dma_addr_t phys;

1164
		spin_unlock_irqrestore(&dwc->lock, flags);
1165

1166
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1167 1168
		if (!desc)
			goto err_desc_alloc;
1169

1170
		memset(desc, 0, sizeof(struct dw_desc));
1171

1172
		INIT_LIST_HEAD(&desc->tx_list);
1173 1174 1175
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1176
		desc->txd.phys = phys;
1177

1178 1179
		dwc_desc_put(dwc, desc);

1180
		spin_lock_irqsave(&dwc->lock, flags);
1181 1182 1183
		i = ++dwc->descs_allocated;
	}

1184
	spin_unlock_irqrestore(&dwc->lock, flags);
1185

1186
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1187

1188 1189 1190 1191 1192
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1193 1194 1195 1196 1197 1198 1199 1200
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1201
	unsigned long		flags;
1202 1203
	LIST_HEAD(list);

1204
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1205 1206 1207 1208 1209 1210 1211
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1212
	spin_lock_irqsave(&dwc->lock, flags);
1213 1214
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1215
	dwc->initialized = false;
1216 1217 1218 1219 1220

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1221
	spin_unlock_irqrestore(&dwc->lock, flags);
1222

1223 1224 1225 1226 1227
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1228
	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1229
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1230
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1231 1232
	}

1233
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1234 1235
}

1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1249
	unsigned long		flags;
1250 1251 1252 1253 1254 1255

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1256
	spin_lock_irqsave(&dwc->lock, flags);
1257

1258
	/* Assert channel is idle */
1259 1260
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
1261 1262
			"%s: BUG: Attempted to start non-idle channel\n",
			__func__);
1263
		dwc_dump_chan_regs(dwc);
1264
		spin_unlock_irqrestore(&dwc->lock, flags);
1265 1266 1267 1268 1269 1270
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1271
	/* Setup DMAC channel registers */
1272 1273 1274 1275 1276 1277
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1278
	spin_unlock_irqrestore(&dwc->lock, flags);
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1294
	unsigned long		flags;
1295

1296
	spin_lock_irqsave(&dwc->lock, flags);
1297

1298
	dwc_chan_disable(dw, dwc);
1299

1300
	spin_unlock_irqrestore(&dwc->lock, flags);
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1317
		enum dma_transfer_direction direction)
1318 1319
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1320
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1321 1322 1323 1324 1325 1326 1327 1328
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1329
	unsigned long			flags;
1330

1331
	spin_lock_irqsave(&dwc->lock, flags);
1332 1333 1334 1335 1336 1337 1338
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1339
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1340
		spin_unlock_irqrestore(&dwc->lock, flags);
1341 1342 1343 1344 1345 1346
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1347
	spin_unlock_irqrestore(&dwc->lock, flags);
1348 1349 1350 1351 1352 1353 1354
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1355

1356 1357 1358
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1359 1360
	dwc->direction = direction;

1361 1362 1363 1364 1365
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1366 1367 1368
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1369
	if (period_len > (dwc->block_size << reg_width))
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1395
		case DMA_MEM_TO_DEV:
1396
			desc->lli.dar = sconfig->dst_addr;
1397
			desc->lli.sar = buf_addr + (period_len * i);
1398
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1399 1400 1401 1402 1403
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1404 1405 1406 1407 1408

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1409
			break;
1410
		case DMA_DEV_TO_MEM:
1411
			desc->lli.dar = buf_addr + (period_len * i);
1412 1413
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1414 1415 1416 1417 1418
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1419 1420 1421 1422 1423

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1424 1425 1426 1427 1428 1429 1430 1431
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1432
		if (last)
1433 1434 1435 1436 1437
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1438
	/* Let's make a cyclic list */
1439 1440
	last->lli.llp = cdesc->desc[0]->txd.phys;

1441 1442 1443
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1471
	unsigned long		flags;
1472

1473
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1474 1475 1476 1477

	if (!cdesc)
		return;

1478
	spin_lock_irqsave(&dwc->lock, flags);
1479

1480
	dwc_chan_disable(dw, dwc);
1481 1482 1483 1484

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1485
	spin_unlock_irqrestore(&dwc->lock, flags);
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1497 1498
/*----------------------------------------------------------------------*/

1499
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1500
{
1501
	struct dw_dma		*dw;
1502 1503 1504
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1505
	unsigned int		max_blk_size = 0;
1506 1507 1508
	int			err;
	int			i;

1509 1510 1511 1512 1513 1514 1515
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	dw->regs = chip->regs;
	chip->dw = dw;

A
Andy Shevchenko 已提交
1516 1517
	pm_runtime_get_sync(chip->dev);

1518
	dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1519 1520
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1521
	dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1522 1523

	if (!pdata && autocfg) {
1524
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1525 1526 1527 1528
		if (!pdata) {
			err = -ENOMEM;
			goto err_pdata;
		}
1529 1530 1531 1532 1533

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1534 1535 1536 1537
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
		err = -EINVAL;
		goto err_pdata;
	}
1538

1539 1540 1541 1542 1543
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

1544 1545
	dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
				GFP_KERNEL);
1546 1547 1548 1549
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1550

1551
	/* Get hardware configuration parameters */
1552
	if (autocfg) {
1553 1554
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1555 1556 1557 1558 1559 1560 1561
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
1562 1563
		for (i = 0; i < dw->nr_masters; i++)
			dw->data_width[i] = pdata->data_width[i];
1564 1565
	}

1566
	/* Calculate all channel mask before DMA setup */
1567
	dw->all_chan_mask = (1 << nr_channels) - 1;
1568

1569
	/* Force dma off, just in case */
1570 1571
	dw_dma_off(dw);

1572
	/* Disable BLOCK interrupts as well */
1573 1574
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1575
	/* Create a pool of consistent memory blocks for hardware descriptors */
1576
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1577 1578
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1579
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1580 1581
		err = -ENOMEM;
		goto err_pdata;
1582 1583
	}

1584 1585
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1586 1587 1588
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
			  "dw_dmac", dw);
	if (err)
1589
		goto err_pdata;
1590

1591
	INIT_LIST_HEAD(&dw->dma.channels);
1592
	for (i = 0; i < nr_channels; i++) {
1593
		struct dw_dma_chan	*dwc = &dw->chan[i];
1594
		int			r = nr_channels - i - 1;
1595 1596

		dwc->chan.device = &dw->dma;
1597
		dma_cookie_init(&dwc->chan);
1598 1599 1600 1601 1602
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1603

1604 1605
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1606
			dwc->priority = r;
1607 1608 1609
		else
			dwc->priority = i;

1610 1611 1612 1613 1614 1615 1616 1617 1618
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1619

1620
		dwc->direction = DMA_TRANS_NONE;
1621

1622
		/* Hardware configuration */
1623 1624
		if (autocfg) {
			unsigned int dwc_params;
1625
			void __iomem *addr = chip->regs + r * sizeof(u32);
1626

1627
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1628

1629 1630
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1631

1632 1633
			/*
			 * Decode maximum block size for given channel. The
1634
			 * stored 4 bit value represents blocks from 0x00 for 3
1635 1636
			 * up to 0x0a for 4095.
			 */
1637 1638
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1639 1640 1641
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1642
			dwc->block_size = pdata->block_size;
1643 1644 1645 1646 1647 1648 1649

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1650 1651
	}

1652
	/* Clear all interrupts on all channels. */
1653
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1654
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1655 1656 1657 1658 1659 1660
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1661 1662
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1663
	dw->dma.dev = chip->dev;
1664 1665 1666 1667 1668
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1669

1670 1671 1672 1673
	dw->dma.device_config = dwc_config;
	dw->dma.device_pause = dwc_pause;
	dw->dma.device_resume = dwc_resume;
	dw->dma.device_terminate_all = dwc_terminate_all;
1674

1675
	dw->dma.device_tx_status = dwc_tx_status;
1676 1677
	dw->dma.device_issue_pending = dwc_issue_pending;

1678 1679 1680 1681 1682 1683 1684
	/* DMA capabilities */
	dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
	dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
			     BIT(DMA_MEM_TO_MEM);
	dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;

1685 1686 1687 1688
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1689
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1690
		 nr_channels);
1691

A
Andy Shevchenko 已提交
1692 1693
	pm_runtime_put_sync_suspend(chip->dev);

1694
	return 0;
1695

1696 1697
err_dma_register:
	free_irq(chip->irq, dw);
1698
err_pdata:
A
Andy Shevchenko 已提交
1699
	pm_runtime_put_sync_suspend(chip->dev);
1700
	return err;
1701
}
1702
EXPORT_SYMBOL_GPL(dw_dma_probe);
1703

1704
int dw_dma_remove(struct dw_dma_chip *chip)
1705
{
1706
	struct dw_dma		*dw = chip->dw;
1707 1708
	struct dw_dma_chan	*dwc, *_dwc;

A
Andy Shevchenko 已提交
1709 1710
	pm_runtime_get_sync(chip->dev);

1711 1712 1713
	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1714
	free_irq(chip->irq, dw);
1715 1716 1717 1718 1719 1720 1721 1722
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

A
Andy Shevchenko 已提交
1723
	pm_runtime_put_sync_suspend(chip->dev);
1724 1725
	return 0;
}
1726
EXPORT_SYMBOL_GPL(dw_dma_remove);
1727

1728
int dw_dma_disable(struct dw_dma_chip *chip)
1729
{
1730
	struct dw_dma *dw = chip->dw;
1731

1732
	dw_dma_off(dw);
1733 1734
	return 0;
}
1735
EXPORT_SYMBOL_GPL(dw_dma_disable);
1736

1737
int dw_dma_enable(struct dw_dma_chip *chip)
1738
{
1739
	struct dw_dma *dw = chip->dw;
1740

1741
	dw_dma_on(dw);
1742 1743
	return 0;
}
1744
EXPORT_SYMBOL_GPL(dw_dma_enable);
1745 1746

MODULE_LICENSE("GPL v2");
1747
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1748
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1749
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");