mcbsp.c 24.9 KB
Newer Older
1
/*
2
 * sound/soc/omap/mcbsp.c
3 4 5 6
 *
 * Copyright (C) 2004 Nokia Corporation
 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
 *
7 8
 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
 *          Peter Ujfalusi <peter.ujfalusi@ti.com>
9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Multichannel mode not supported.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
20
#include <linux/platform_device.h>
21 22
#include <linux/interrupt.h>
#include <linux/err.h>
23
#include <linux/clk.h>
24
#include <linux/delay.h>
25
#include <linux/io.h>
26
#include <linux/slab.h>
27

28
#include <plat/mcbsp.h>
29

30 31
#include "mcbsp.h"

32
static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
33
{
34 35 36 37 38
	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;

	if (mcbsp->pdata->reg_size == 2) {
		((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
		__raw_writew((u16)val, addr);
39
	} else {
40 41
		((u32 *)mcbsp->reg_cache)[reg] = val;
		__raw_writel(val, addr);
42
	}
43 44
}

45
static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
46
{
47 48 49 50 51
	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;

	if (mcbsp->pdata->reg_size == 2) {
		return !from_cache ? __raw_readw(addr) :
				     ((u16 *)mcbsp->reg_cache)[reg];
52
	} else {
53 54
		return !from_cache ? __raw_readl(addr) :
				     ((u32 *)mcbsp->reg_cache)[reg];
55
	}
56 57
}

58
static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
59 60 61 62
{
	__raw_writel(val, mcbsp->st_data->io_base_st + reg);
}

63
static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
64 65 66 67
{
	return __raw_readl(mcbsp->st_data->io_base_st + reg);
}

68
#define MCBSP_READ(mcbsp, reg) \
69
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
70 71
#define MCBSP_WRITE(mcbsp, reg, val) \
		omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
72 73
#define MCBSP_READ_CACHE(mcbsp, reg) \
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
74

75 76 77 78 79
#define MCBSP_ST_READ(mcbsp, reg) \
			omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
#define MCBSP_ST_WRITE(mcbsp, reg, val) \
			omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)

80
static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
81
{
82 83
	dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
	dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n",
84
			MCBSP_READ(mcbsp, DRR2));
85
	dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n",
86
			MCBSP_READ(mcbsp, DRR1));
87
	dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n",
88
			MCBSP_READ(mcbsp, DXR2));
89
	dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n",
90
			MCBSP_READ(mcbsp, DXR1));
91
	dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
92
			MCBSP_READ(mcbsp, SPCR2));
93
	dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
94
			MCBSP_READ(mcbsp, SPCR1));
95
	dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n",
96
			MCBSP_READ(mcbsp, RCR2));
97
	dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n",
98
			MCBSP_READ(mcbsp, RCR1));
99
	dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n",
100
			MCBSP_READ(mcbsp, XCR2));
101
	dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n",
102
			MCBSP_READ(mcbsp, XCR1));
103
	dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
104
			MCBSP_READ(mcbsp, SRGR2));
105
	dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
106
			MCBSP_READ(mcbsp, SRGR1));
107
	dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n",
108
			MCBSP_READ(mcbsp, PCR0));
109
	dev_dbg(mcbsp->dev, "***********************\n");
110 111
}

112
static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
113
{
114
	struct omap_mcbsp *mcbsp_tx = dev_id;
115
	u16 irqst_spcr2;
116

117
	irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
118
	dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
119

120 121 122 123
	if (irqst_spcr2 & XSYNC_ERR) {
		dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
			irqst_spcr2);
		/* Writing zero to XSYNC_ERR clears the IRQ */
124
		MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
125
	}
126

127 128 129
	return IRQ_HANDLED;
}

130
static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
131
{
132
	struct omap_mcbsp *mcbsp_rx = dev_id;
133 134
	u16 irqst_spcr1;

135
	irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
136 137 138 139 140 141
	dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);

	if (irqst_spcr1 & RSYNC_ERR) {
		dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
			irqst_spcr1);
		/* Writing zero to RSYNC_ERR clears the IRQ */
142
		MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
143
	}
144

145 146 147 148 149 150 151 152 153
	return IRQ_HANDLED;
}

/*
 * omap_mcbsp_config simply write a config to the
 * appropriate McBSP.
 * You either call this function or set the McBSP registers
 * by yourself before calling omap_mcbsp_start().
 */
154 155
void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
		       const struct omap_mcbsp_reg_cfg *config)
156
{
157 158
	dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
			mcbsp->id, mcbsp->phys_base);
159 160

	/* We write the given config */
161 162 163 164 165 166 167 168 169 170 171
	MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
	MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
	MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
	MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
	MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
	MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
	MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
	MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
	MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
	MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
	MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
172
	if (mcbsp->pdata->has_ccr) {
173 174
		MCBSP_WRITE(mcbsp, XCCR, config->xccr);
		MCBSP_WRITE(mcbsp, RCCR, config->rccr);
175
	}
176 177 178
	/* Enable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
179 180
}

181 182 183 184 185 186 187 188 189
/**
 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
 * @id - mcbsp id
 * @stream - indicates the direction of data flow (rx or tx)
 *
 * Returns the address of mcbsp data transmit register or data receive register
 * to be used by DMA for transferring/receiving data based on the value of
 * @stream for the requested mcbsp given by @id
 */
190 191
static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
				     unsigned int stream)
192 193 194
{
	int data_reg;

195
	if (mcbsp->pdata->reg_size == 2) {
196
		if (stream)
197
			data_reg = OMAP_MCBSP_REG_DRR1;
198
		else
199
			data_reg = OMAP_MCBSP_REG_DXR1;
200 201
	} else {
		if (stream)
202
			data_reg = OMAP_MCBSP_REG_DRR;
203
		else
204
			data_reg = OMAP_MCBSP_REG_DXR;
205 206
	}

207
	return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
208 209
}

210 211 212 213
static void omap_st_on(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

214 215
	if (mcbsp->pdata->enable_st_clock)
		mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235

	/* Enable McBSP Sidetone */
	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);

	/* Enable Sidetone from Sidetone Core */
	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
}

static void omap_st_off(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));

	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));

236 237
	if (mcbsp->pdata->enable_st_clock)
		mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
}

static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
{
	u16 val, i;

	val = MCBSP_ST_READ(mcbsp, SSELCR);

	if (val & ST_COEFFWREN)
		MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);

	for (i = 0; i < 128; i++)
		MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);

	i = 0;

	val = MCBSP_ST_READ(mcbsp, SSELCR);
	while (!(val & ST_COEFFWRDONE) && (++i < 1000))
		val = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	if (i == 1000)
		dev_err(mcbsp->dev, "McBSP FIR load error!\n");
}

static void omap_st_chgain(struct omap_mcbsp *mcbsp)
{
	u16 w;
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	w = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
		      ST_CH1GAIN(st_data->ch1gain));
}

277
int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
278
{
279
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
	int ret = 0;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		st_data->ch0gain = chgain;
	else if (channel == 1)
		st_data->ch1gain = chgain;
	else
		ret = -EINVAL;

	if (st_data->enabled)
		omap_st_chgain(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}

300
int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
301
{
302
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	int ret = 0;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		*chgain = st_data->ch0gain;
	else if (channel == 1)
		*chgain = st_data->ch1gain;
	else
		ret = -EINVAL;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}

static int omap_st_start(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

324
	if (st_data->enabled && !st_data->running) {
325 326 327 328 329 330 331 332 333 334 335 336
		omap_st_fir_write(mcbsp, st_data->taps);
		omap_st_chgain(mcbsp);

		if (!mcbsp->free) {
			omap_st_on(mcbsp);
			st_data->running = 1;
		}
	}

	return 0;
}

337
int omap_st_enable(struct omap_mcbsp *mcbsp)
338
{
339
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	st_data->enabled = 1;
	omap_st_start(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return 0;
}

static int omap_st_stop(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

356
	if (st_data->running) {
357 358 359 360 361 362 363 364 365
		if (!mcbsp->free) {
			omap_st_off(mcbsp);
			st_data->running = 0;
		}
	}

	return 0;
}

366
int omap_st_disable(struct omap_mcbsp *mcbsp)
367
{
368
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
369 370 371 372 373 374 375 376 377 378 379 380 381
	int ret = 0;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	omap_st_stop(mcbsp);
	st_data->enabled = 0;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}

382
int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
383
{
384
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
385 386 387 388 389 390 391

	if (!st_data)
		return -ENODEV;

	return st_data->enabled;
}

392
/*
393 394 395
 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH2 register.
396
 */
397
void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
398
{
399 400
	if (mcbsp->pdata->buffer_size == 0)
		return;
401

402 403
	if (threshold && threshold <= mcbsp->max_tx_thres)
		MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
404 405 406
}

/*
407 408 409
 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH1 register.
410
 */
411
void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
412
{
413 414
	if (mcbsp->pdata->buffer_size == 0)
		return;
415

416 417
	if (threshold && threshold <= mcbsp->max_rx_thres)
		MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
418
}
419

420 421 422
/*
 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
 */
423
u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
424 425 426
{
	u16 buffstat;

427 428
	if (mcbsp->pdata->buffer_size == 0)
		return 0;
429 430 431 432 433

	/* Returns the number of free locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);

	/* Number of slots are different in McBSP ports */
434
	return mcbsp->pdata->buffer_size - buffstat;
435 436 437 438 439 440
}

/*
 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
 * to reach the threshold value (when the DMA will be triggered to read it)
 */
441
u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
442 443 444
{
	u16 buffstat, threshold;

445 446
	if (mcbsp->pdata->buffer_size == 0)
		return 0;
447 448 449 450 451 452 453 454 455 456 457 458 459

	/* Returns the number of used locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
	/* RX threshold */
	threshold = MCBSP_READ(mcbsp, THRSH1);

	/* Return the number of location till we reach the threshold limit */
	if (threshold <= buffstat)
		return 0;
	else
		return threshold - buffstat;
}

460
int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
461
{
462
	void *reg_cache;
463 464
	int err;

465
	reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
466 467 468 469
	if (!reg_cache) {
		return -ENOMEM;
	}

470 471 472 473
	spin_lock(&mcbsp->lock);
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
474 475
		err = -EBUSY;
		goto err_kfree;
476 477
	}

478
	mcbsp->free = false;
479
	mcbsp->reg_cache = reg_cache;
480
	spin_unlock(&mcbsp->lock);
481

482
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
483
		mcbsp->pdata->ops->request(mcbsp->id - 1);
484

485 486 487 488
	/*
	 * Make sure that transmitter, receiver and sample-rate generator are
	 * not running before activating IRQs.
	 */
489 490
	MCBSP_WRITE(mcbsp, SPCR1, 0);
	MCBSP_WRITE(mcbsp, SPCR2, 0);
491

492 493 494 495 496 497 498 499 500 501 502 503 504
	err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
				0, "McBSP", (void *)mcbsp);
	if (err != 0) {
		dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
				"for McBSP%d\n", mcbsp->tx_irq,
				mcbsp->id);
		goto err_clk_disable;
	}

	if (mcbsp->rx_irq) {
		err = request_irq(mcbsp->rx_irq,
				omap_mcbsp_rx_irq_handler,
				0, "McBSP", (void *)mcbsp);
505
		if (err != 0) {
506 507
			dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
					"for McBSP%d\n", mcbsp->rx_irq,
508
					mcbsp->id);
509
			goto err_free_irq;
510
		}
511 512 513
	}

	return 0;
514
err_free_irq:
515
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
516
err_clk_disable:
517
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
518
		mcbsp->pdata->ops->free(mcbsp->id - 1);
519

520 521 522
	/* Disable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
523

524
	spin_lock(&mcbsp->lock);
525
	mcbsp->free = true;
526 527 528 529
	mcbsp->reg_cache = NULL;
err_kfree:
	spin_unlock(&mcbsp->lock);
	kfree(reg_cache);
530 531

	return err;
532 533
}

534
void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
535
{
536
	void *reg_cache;
537 538

	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
539
		mcbsp->pdata->ops->free(mcbsp->id - 1);
540

541 542 543
	/* Disable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
E
Eero Nurkkala 已提交
544

545 546 547
	if (mcbsp->rx_irq)
		free_irq(mcbsp->rx_irq, (void *)mcbsp);
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
548

549
	reg_cache = mcbsp->reg_cache;
550

551 552 553 554
	spin_lock(&mcbsp->lock);
	if (mcbsp->free)
		dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
	else
555
		mcbsp->free = true;
556
	mcbsp->reg_cache = NULL;
557
	spin_unlock(&mcbsp->lock);
558 559 560

	if (reg_cache)
		kfree(reg_cache);
561 562 563
}

/*
564 565 566
 * Here we start the McBSP, by enabling transmitter, receiver or both.
 * If no transmitter or receiver is active prior calling, then sample-rate
 * generator and frame sync are started.
567
 */
568
void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
569
{
570
	int enable_srg = 0;
571 572
	u16 w;

573
	if (mcbsp->st_data)
574 575
		omap_st_start(mcbsp);

576 577 578 579 580
	/* Only enable SRG, if McBSP is master */
	w = MCBSP_READ_CACHE(mcbsp, PCR0);
	if (w & (FSXM | FSRM | CLKXM | CLKRM))
		enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
				MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
581

582
	if (enable_srg) {
583
		/* Start the sample generator */
584
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
585
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
586
	}
587 588

	/* Enable transmitter and receiver */
589
	tx &= 1;
590
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
591
	MCBSP_WRITE(mcbsp, SPCR2, w | tx);
592

593
	rx &= 1;
594
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
595
	MCBSP_WRITE(mcbsp, SPCR1, w | rx);
596

597 598 599 600 601 602 603
	/*
	 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
	 * REVISIT: 100us may give enough time for two CLKSRG, however
	 * due to some unknown PM related, clock gating etc. reason it
	 * is now at 500us.
	 */
	udelay(500);
604

605
	if (enable_srg) {
606
		/* Start frame sync */
607
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
608
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
609
	}
610

611
	if (mcbsp->pdata->has_ccr) {
612
		/* Release the transmitter and receiver */
613
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
614
		w &= ~(tx ? XDISABLE : 0);
615
		MCBSP_WRITE(mcbsp, XCCR, w);
616
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
617
		w &= ~(rx ? RDISABLE : 0);
618
		MCBSP_WRITE(mcbsp, RCCR, w);
619 620
	}

621
	/* Dump McBSP Regs */
622
	omap_mcbsp_dump_reg(mcbsp);
623 624
}

625
void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
626
{
627
	int idle;
628 629
	u16 w;

630
	/* Reset transmitter */
631
	tx &= 1;
632
	if (mcbsp->pdata->has_ccr) {
633
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
634
		w |= (tx ? XDISABLE : 0);
635
		MCBSP_WRITE(mcbsp, XCCR, w);
636
	}
637
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
638
	MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
639 640

	/* Reset receiver */
641
	rx &= 1;
642
	if (mcbsp->pdata->has_ccr) {
643
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
644
		w |= (rx ? RDISABLE : 0);
645
		MCBSP_WRITE(mcbsp, RCCR, w);
646
	}
647
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
648
	MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
649

650 651
	idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
			MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
652 653 654

	if (idle) {
		/* Reset the sample rate generator */
655
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
656
		MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
657
	}
658

659
	if (mcbsp->st_data)
660
		omap_st_stop(mcbsp);
661 662
}

663
int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
664
{
665 666 667 668 669 670 671 672 673 674 675 676 677
	const char *src;

	if (fck_src_id == MCBSP_CLKS_PAD_SRC)
		src = "clks_ext";
	else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
		src = "clks_fclk";
	else
		return -EINVAL;

	if (mcbsp->pdata->set_clk_src)
		return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
	else
		return -EINVAL;
678 679
}

680
void omap2_mcbsp1_mux_clkr_src(struct omap_mcbsp *mcbsp, u8 mux)
681
{
682 683
	const char *src;

684 685 686
	if (mcbsp->id != 1)
		return;

687 688 689 690 691 692 693 694 695
	if (mux == CLKR_SRC_CLKR)
		src = "clkr";
	else if (mux == CLKR_SRC_CLKX)
		src = "clkx";
	else
		return;

	if (mcbsp->pdata->mux_signal)
		mcbsp->pdata->mux_signal(mcbsp->dev, "clkr", src);
696 697
}

698
void omap2_mcbsp1_mux_fsr_src(struct omap_mcbsp *mcbsp, u8 mux)
699
{
700 701
	const char *src;

702 703 704
	if (mcbsp->id != 1)
		return;

705 706 707 708 709 710 711 712 713
	if (mux == FSR_SRC_FSR)
		src = "fsr";
	else if (mux == FSR_SRC_FSX)
		src = "fsx";
	else
		return;

	if (mcbsp->pdata->mux_signal)
		mcbsp->pdata->mux_signal(mcbsp->dev, "fsr", src);
714 715
}

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
#define max_thres(m)			(mcbsp->pdata->buffer_size)
#define valid_threshold(m, val)		((val) <= max_thres(m))
#define THRESHOLD_PROP_BUILDER(prop)					\
static ssize_t prop##_show(struct device *dev,				\
			struct device_attribute *attr, char *buf)	\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
									\
	return sprintf(buf, "%u\n", mcbsp->prop);			\
}									\
									\
static ssize_t prop##_store(struct device *dev,				\
				struct device_attribute *attr,		\
				const char *buf, size_t size)		\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
	unsigned long val;						\
	int status;							\
									\
	status = strict_strtoul(buf, 0, &val);				\
	if (status)							\
		return status;						\
									\
	if (!valid_threshold(mcbsp, val))				\
		return -EDOM;						\
									\
	mcbsp->prop = val;						\
	return size;							\
}									\
									\
static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);

THRESHOLD_PROP_BUILDER(max_tx_thres);
THRESHOLD_PROP_BUILDER(max_rx_thres);

751 752 753 754
static const char *dma_op_modes[] = {
	"element", "threshold", "frame",
};

755 756 757 758
static ssize_t dma_op_mode_show(struct device *dev,
			struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
759 760 761
	int dma_op_mode, i = 0;
	ssize_t len = 0;
	const char * const *s;
762 763 764

	dma_op_mode = mcbsp->dma_op_mode;

765 766 767 768 769 770 771 772 773
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
		if (dma_op_mode == i)
			len += sprintf(buf + len, "[%s] ", *s);
		else
			len += sprintf(buf + len, "%s ", *s);
	}
	len += sprintf(buf + len, "\n");

	return len;
774 775 776 777 778 779 780
}

static ssize_t dma_op_mode_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
781 782
	const char * const *s;
	int i = 0;
783

784 785 786
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
		if (sysfs_streq(buf, *s))
			break;
787

788 789
	if (i == ARRAY_SIZE(dma_op_modes))
		return -EINVAL;
790

791
	spin_lock_irq(&mcbsp->lock);
792 793 794 795
	if (!mcbsp->free) {
		size = -EBUSY;
		goto unlock;
	}
796
	mcbsp->dma_op_mode = i;
797 798 799 800 801 802 803 804 805

unlock:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);

806 807 808 809 810 811 812 813 814 815 816
static const struct attribute *additional_attrs[] = {
	&dev_attr_max_tx_thres.attr,
	&dev_attr_max_rx_thres.attr,
	&dev_attr_dma_op_mode.attr,
	NULL,
};

static const struct attribute_group additional_attr_group = {
	.attrs = (struct attribute **)additional_attrs,
};

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
static ssize_t st_taps_show(struct device *dev,
			    struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	ssize_t status = 0;
	int i;

	spin_lock_irq(&mcbsp->lock);
	for (i = 0; i < st_data->nr_taps; i++)
		status += sprintf(&buf[status], (i ? ", %d" : "%d"),
				  st_data->taps[i]);
	if (i)
		status += sprintf(&buf[status], "\n");
	spin_unlock_irq(&mcbsp->lock);

	return status;
}

static ssize_t st_taps_store(struct device *dev,
			     struct device_attribute *attr,
			     const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	int val, tmp, status, i = 0;

	spin_lock_irq(&mcbsp->lock);
	memset(st_data->taps, 0, sizeof(st_data->taps));
	st_data->nr_taps = 0;

	do {
		status = sscanf(buf, "%d%n", &val, &tmp);
		if (status < 0 || status == 0) {
			size = -EINVAL;
			goto out;
		}
		if (val < -32768 || val > 32767) {
			size = -EINVAL;
			goto out;
		}
		st_data->taps[i++] = val;
		buf += tmp;
		if (*buf != ',')
			break;
		buf++;
	} while (1);

	st_data->nr_taps = i;

out:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);

static const struct attribute *sidetone_attrs[] = {
	&dev_attr_st_taps.attr,
	NULL,
};

static const struct attribute_group sidetone_attr_group = {
	.attrs = (struct attribute **)sidetone_attrs,
};

884 885
static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
				 struct resource *res)
886 887 888 889
{
	struct omap_mcbsp_st_data *st_data;
	int err;

890 891 892
	st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
	if (!st_data)
		return -ENOMEM;
893

894 895 896 897
	st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
					   resource_size(res));
	if (!st_data->io_base_st)
		return -ENOMEM;
898 899 900

	err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
	if (err)
901
		return err;
902 903 904

	mcbsp->st_data = st_data;
	return 0;
905 906
}

907 908 909 910
/*
 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
 * 730 has only 2 McBSP, and both of them are MPU peripherals.
 */
911
int __devinit omap_mcbsp_init(struct platform_device *pdev)
912
{
913
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
914
	struct resource *res;
915
	int ret = 0;
916

917
	spin_lock_init(&mcbsp->lock);
918
	mcbsp->free = true;
919

920 921 922 923
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
	if (!res) {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!res) {
924 925
			dev_err(mcbsp->dev, "invalid memory resource\n");
			return -ENOMEM;
926 927
		}
	}
928 929 930 931 932 933
	if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
				     dev_name(&pdev->dev))) {
		dev_err(mcbsp->dev, "memory region already claimed\n");
		return -ENODEV;
	}

934
	mcbsp->phys_base = res->start;
935
	mcbsp->reg_cache_size = resource_size(res);
936 937 938 939
	mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
				      resource_size(res));
	if (!mcbsp->io_base)
		return -ENOMEM;
940

941 942 943 944 945 946 947 948 949
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
	if (!res)
		mcbsp->phys_dma_base = mcbsp->phys_base;
	else
		mcbsp->phys_dma_base = res->start;

	mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
	mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");

950 951 952 953
	/* From OMAP4 there will be a single irq line */
	if (mcbsp->tx_irq == -ENXIO)
		mcbsp->tx_irq = platform_get_irq(pdev, 0);

954 955
	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
	if (!res) {
956 957
		dev_err(&pdev->dev, "invalid rx DMA channel\n");
		return -ENODEV;
958
	}
959 960 961 962
	/* RX DMA request number, and port address configuration */
	mcbsp->dma_data[1].name = "Audio Capture";
	mcbsp->dma_data[1].dma_req = res->start;
	mcbsp->dma_data[1].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
963 964 965

	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
	if (!res) {
966 967
		dev_err(&pdev->dev, "invalid tx DMA channel\n");
		return -ENODEV;
968
	}
969 970 971 972
	/* TX DMA request number, and port address configuration */
	mcbsp->dma_data[0].name = "Audio Playback";
	mcbsp->dma_data[0].dma_req = res->start;
	mcbsp->dma_data[0].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
973

974 975 976
	mcbsp->fclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(mcbsp->fclk)) {
		ret = PTR_ERR(mcbsp->fclk);
977 978
		dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
		return ret;
979 980
	}

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
	mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
	if (mcbsp->pdata->buffer_size) {
		/*
		 * Initially configure the maximum thresholds to a safe value.
		 * The McBSP FIFO usage with these values should not go under
		 * 16 locations.
		 * If the whole FIFO without safety buffer is used, than there
		 * is a possibility that the DMA will be not able to push the
		 * new data on time, causing channel shifts in runtime.
		 */
		mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
		mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;

		ret = sysfs_create_group(&mcbsp->dev->kobj,
					 &additional_attr_group);
		if (ret) {
			dev_err(mcbsp->dev,
				"Unable to create additional controls\n");
			goto err_thres;
		}
	} else {
		mcbsp->max_tx_thres = -EINVAL;
		mcbsp->max_rx_thres = -EINVAL;
	}

1006 1007 1008 1009 1010 1011 1012 1013 1014
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
	if (res) {
		ret = omap_st_add(mcbsp, res);
		if (ret) {
			dev_err(mcbsp->dev,
				"Unable to create sidetone controls\n");
			goto err_st;
		}
	}
1015

1016
	return 0;
1017

1018 1019
err_st:
	if (mcbsp->pdata->buffer_size)
1020
		sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
1021 1022
err_thres:
	clk_put(mcbsp->fclk);
1023 1024
	return ret;
}
1025

1026
void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
1027
{
1028 1029
	if (mcbsp->pdata->buffer_size)
		sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
1030

1031 1032
	if (mcbsp->st_data)
		sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
1033
}