mcbsp.c 32.0 KB
Newer Older
1
/*
2
 * sound/soc/omap/mcbsp.c
3 4 5 6
 *
 * Copyright (C) 2004 Nokia Corporation
 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
 *
7 8
 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
 *          Peter Ujfalusi <peter.ujfalusi@ti.com>
9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Multichannel mode not supported.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
20
#include <linux/platform_device.h>
21 22
#include <linux/interrupt.h>
#include <linux/err.h>
23
#include <linux/clk.h>
24
#include <linux/delay.h>
25
#include <linux/io.h>
26
#include <linux/slab.h>
27

28
#include <plat/mcbsp.h>
29
#include <linux/pm_runtime.h>
30

31 32
#include "mcbsp.h"

33
struct omap_mcbsp **mcbsp_ptr;
34
int omap_mcbsp_count;
35

36 37 38
#define omap_mcbsp_check_valid_id(id)	(id < omap_mcbsp_count)
#define id_to_mcbsp_ptr(id)		mcbsp_ptr[id];

39
static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
40
{
41 42 43 44 45
	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;

	if (mcbsp->pdata->reg_size == 2) {
		((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
		__raw_writew((u16)val, addr);
46
	} else {
47 48
		((u32 *)mcbsp->reg_cache)[reg] = val;
		__raw_writel(val, addr);
49
	}
50 51
}

52
static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
53
{
54 55 56 57 58
	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;

	if (mcbsp->pdata->reg_size == 2) {
		return !from_cache ? __raw_readw(addr) :
				     ((u16 *)mcbsp->reg_cache)[reg];
59
	} else {
60 61
		return !from_cache ? __raw_readl(addr) :
				     ((u32 *)mcbsp->reg_cache)[reg];
62
	}
63 64
}

65
static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
66 67 68 69
{
	__raw_writel(val, mcbsp->st_data->io_base_st + reg);
}

70
static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
71 72 73 74
{
	return __raw_readl(mcbsp->st_data->io_base_st + reg);
}

75
#define MCBSP_READ(mcbsp, reg) \
76
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
77 78
#define MCBSP_WRITE(mcbsp, reg, val) \
		omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
79 80
#define MCBSP_READ_CACHE(mcbsp, reg) \
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
81

82 83 84 85 86
#define MCBSP_ST_READ(mcbsp, reg) \
			omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
#define MCBSP_ST_WRITE(mcbsp, reg, val) \
			omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)

87 88
static void omap_mcbsp_dump_reg(u8 id)
{
89 90 91 92
	struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);

	dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
	dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n",
93
			MCBSP_READ(mcbsp, DRR2));
94
	dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n",
95
			MCBSP_READ(mcbsp, DRR1));
96
	dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n",
97
			MCBSP_READ(mcbsp, DXR2));
98
	dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n",
99
			MCBSP_READ(mcbsp, DXR1));
100
	dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
101
			MCBSP_READ(mcbsp, SPCR2));
102
	dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
103
			MCBSP_READ(mcbsp, SPCR1));
104
	dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n",
105
			MCBSP_READ(mcbsp, RCR2));
106
	dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n",
107
			MCBSP_READ(mcbsp, RCR1));
108
	dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n",
109
			MCBSP_READ(mcbsp, XCR2));
110
	dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n",
111
			MCBSP_READ(mcbsp, XCR1));
112
	dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
113
			MCBSP_READ(mcbsp, SRGR2));
114
	dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
115
			MCBSP_READ(mcbsp, SRGR1));
116
	dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n",
117
			MCBSP_READ(mcbsp, PCR0));
118
	dev_dbg(mcbsp->dev, "***********************\n");
119 120
}

121
static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
122
{
123
	struct omap_mcbsp *mcbsp_tx = dev_id;
124
	u16 irqst_spcr2;
125

126
	irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
127
	dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
128

129 130 131 132
	if (irqst_spcr2 & XSYNC_ERR) {
		dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
			irqst_spcr2);
		/* Writing zero to XSYNC_ERR clears the IRQ */
133
		MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
134
	}
135

136 137 138
	return IRQ_HANDLED;
}

139
static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
140
{
141
	struct omap_mcbsp *mcbsp_rx = dev_id;
142 143
	u16 irqst_spcr1;

144
	irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
145 146 147 148 149 150
	dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);

	if (irqst_spcr1 & RSYNC_ERR) {
		dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
			irqst_spcr1);
		/* Writing zero to RSYNC_ERR clears the IRQ */
151
		MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
152
	}
153

154 155 156 157 158 159 160 161 162
	return IRQ_HANDLED;
}

/*
 * omap_mcbsp_config simply write a config to the
 * appropriate McBSP.
 * You either call this function or set the McBSP registers
 * by yourself before calling omap_mcbsp_start().
 */
163
void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
164
{
165
	struct omap_mcbsp *mcbsp;
166

167 168 169 170
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
171
	mcbsp = id_to_mcbsp_ptr(id);
172

173 174
	dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
			mcbsp->id, mcbsp->phys_base);
175 176

	/* We write the given config */
177 178 179 180 181 182 183 184 185 186 187
	MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
	MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
	MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
	MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
	MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
	MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
	MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
	MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
	MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
	MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
	MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
188
	if (mcbsp->pdata->has_ccr) {
189 190
		MCBSP_WRITE(mcbsp, XCCR, config->xccr);
		MCBSP_WRITE(mcbsp, RCCR, config->rccr);
191
	}
192
}
193
EXPORT_SYMBOL(omap_mcbsp_config);
194

195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
/**
 * omap_mcbsp_dma_params - returns the dma channel number
 * @id - mcbsp id
 * @stream - indicates the direction of data flow (rx or tx)
 *
 * Returns the dma channel number for the rx channel or tx channel
 * based on the value of @stream for the requested mcbsp given by @id
 */
int omap_mcbsp_dma_ch_params(unsigned int id, unsigned int stream)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	if (stream)
		return mcbsp->dma_rx_sync;
	else
		return mcbsp->dma_tx_sync;
}
EXPORT_SYMBOL(omap_mcbsp_dma_ch_params);

/**
 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
 * @id - mcbsp id
 * @stream - indicates the direction of data flow (rx or tx)
 *
 * Returns the address of mcbsp data transmit register or data receive register
 * to be used by DMA for transferring/receiving data based on the value of
 * @stream for the requested mcbsp given by @id
 */
int omap_mcbsp_dma_reg_params(unsigned int id, unsigned int stream)
{
	struct omap_mcbsp *mcbsp;
	int data_reg;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

240
	if (mcbsp->pdata->reg_size == 2) {
241
		if (stream)
242
			data_reg = OMAP_MCBSP_REG_DRR1;
243
		else
244
			data_reg = OMAP_MCBSP_REG_DXR1;
245 246
	} else {
		if (stream)
247
			data_reg = OMAP_MCBSP_REG_DRR;
248
		else
249
			data_reg = OMAP_MCBSP_REG_DXR;
250 251
	}

252
	return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
253 254 255
}
EXPORT_SYMBOL(omap_mcbsp_dma_reg_params);

256 257 258 259
static void omap_st_on(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

260 261
	if (mcbsp->pdata->enable_st_clock)
		mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281

	/* Enable McBSP Sidetone */
	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);

	/* Enable Sidetone from Sidetone Core */
	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
}

static void omap_st_off(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));

	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));

282 283
	if (mcbsp->pdata->enable_st_clock)
		mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
}

static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
{
	u16 val, i;

	val = MCBSP_ST_READ(mcbsp, SSELCR);

	if (val & ST_COEFFWREN)
		MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);

	for (i = 0; i < 128; i++)
		MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);

	i = 0;

	val = MCBSP_ST_READ(mcbsp, SSELCR);
	while (!(val & ST_COEFFWRDONE) && (++i < 1000))
		val = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	if (i == 1000)
		dev_err(mcbsp->dev, "McBSP FIR load error!\n");
}

static void omap_st_chgain(struct omap_mcbsp *mcbsp)
{
	u16 w;
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	w = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
		      ST_CH1GAIN(st_data->ch1gain));
}

int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		st_data->ch0gain = chgain;
	else if (channel == 1)
		st_data->ch1gain = chgain;
	else
		ret = -EINVAL;

	if (st_data->enabled)
		omap_st_chgain(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_set_chgain);

int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		*chgain = st_data->ch0gain;
	else if (channel == 1)
		*chgain = st_data->ch1gain;
	else
		ret = -EINVAL;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_get_chgain);

static int omap_st_start(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->enabled && !st_data->running) {
		omap_st_fir_write(mcbsp, st_data->taps);
		omap_st_chgain(mcbsp);

		if (!mcbsp->free) {
			omap_st_on(mcbsp);
			st_data->running = 1;
		}
	}

	return 0;
}

int omap_st_enable(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	st_data->enabled = 1;
	omap_st_start(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return 0;
}
EXPORT_SYMBOL(omap_st_enable);

static int omap_st_stop(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->running) {
		if (!mcbsp->free) {
			omap_st_off(mcbsp);
			st_data->running = 0;
		}
	}

	return 0;
}

int omap_st_disable(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	omap_st_stop(mcbsp);
	st_data->enabled = 0;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_disable);

int omap_st_is_enabled(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;


	return st_data->enabled;
}
EXPORT_SYMBOL(omap_st_is_enabled);

489
/*
490 491 492
 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH2 register.
493 494 495 496 497 498 499 500 501 502
 */
void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);
503 504
	if (mcbsp->pdata->buffer_size == 0)
		return;
505

506 507
	if (threshold && threshold <= mcbsp->max_tx_thres)
		MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
508 509 510 511
}
EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);

/*
512 513 514
 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH1 register.
515 516 517 518 519 520 521 522 523 524
 */
void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);
525 526
	if (mcbsp->pdata->buffer_size == 0)
		return;
527

528 529
	if (threshold && threshold <= mcbsp->max_rx_thres)
		MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
530 531
}
EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567

/*
 * omap_mcbsp_get_max_tx_thres just return the current configured
 * maximum threshold for transmission
 */
u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_tx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);

/*
 * omap_mcbsp_get_max_rx_thres just return the current configured
 * maximum threshold for reception
 */
u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_rx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
568

569 570 571 572 573 574 575 576 577 578 579 580 581 582
u16 omap_mcbsp_get_fifo_size(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->pdata->buffer_size;
}
EXPORT_SYMBOL(omap_mcbsp_get_fifo_size);

583 584 585 586 587 588 589 590 591 592 593 594 595
/*
 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
 */
u16 omap_mcbsp_get_tx_delay(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	u16 buffstat;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);
596 597
	if (mcbsp->pdata->buffer_size == 0)
		return 0;
598 599 600 601 602

	/* Returns the number of free locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);

	/* Number of slots are different in McBSP ports */
603
	return mcbsp->pdata->buffer_size - buffstat;
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
}
EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);

/*
 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
 * to reach the threshold value (when the DMA will be triggered to read it)
 */
u16 omap_mcbsp_get_rx_delay(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	u16 buffstat, threshold;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);
621 622
	if (mcbsp->pdata->buffer_size == 0)
		return 0;
623 624 625 626 627 628 629 630 631 632 633 634 635 636

	/* Returns the number of used locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
	/* RX threshold */
	threshold = MCBSP_READ(mcbsp, THRSH1);

	/* Return the number of location till we reach the threshold limit */
	if (threshold <= buffstat)
		return 0;
	else
		return threshold - buffstat;
}
EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
/*
 * omap_mcbsp_get_dma_op_mode just return the current configured
 * operating mode for the mcbsp channel
 */
int omap_mcbsp_get_dma_op_mode(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	int dma_op_mode;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	dma_op_mode = mcbsp->dma_op_mode;

	return dma_op_mode;
}
EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
E
Eero Nurkkala 已提交
657

658 659
int omap_mcbsp_request(unsigned int id)
{
660
	struct omap_mcbsp *mcbsp;
661
	void *reg_cache;
662 663
	int err;

664 665 666
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
667
	}
668
	mcbsp = id_to_mcbsp_ptr(id);
669

670
	reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
671 672 673 674
	if (!reg_cache) {
		return -ENOMEM;
	}

675 676 677 678
	spin_lock(&mcbsp->lock);
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
679 680
		err = -EBUSY;
		goto err_kfree;
681 682
	}

683
	mcbsp->free = false;
684
	mcbsp->reg_cache = reg_cache;
685
	spin_unlock(&mcbsp->lock);
686

687 688 689
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
		mcbsp->pdata->ops->request(id);

690
	pm_runtime_get_sync(mcbsp->dev);
691

692 693 694
	/* Enable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
E
Eero Nurkkala 已提交
695

696 697 698 699
	/*
	 * Make sure that transmitter, receiver and sample-rate generator are
	 * not running before activating IRQs.
	 */
700 701
	MCBSP_WRITE(mcbsp, SPCR1, 0);
	MCBSP_WRITE(mcbsp, SPCR2, 0);
702

703 704 705 706 707 708 709 710 711 712 713 714 715
	err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
				0, "McBSP", (void *)mcbsp);
	if (err != 0) {
		dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
				"for McBSP%d\n", mcbsp->tx_irq,
				mcbsp->id);
		goto err_clk_disable;
	}

	if (mcbsp->rx_irq) {
		err = request_irq(mcbsp->rx_irq,
				omap_mcbsp_rx_irq_handler,
				0, "McBSP", (void *)mcbsp);
716
		if (err != 0) {
717 718
			dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
					"for McBSP%d\n", mcbsp->rx_irq,
719
					mcbsp->id);
720
			goto err_free_irq;
721
		}
722 723 724
	}

	return 0;
725
err_free_irq:
726
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
727
err_clk_disable:
728
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
729
		mcbsp->pdata->ops->free(id);
730

731 732 733
	/* Disable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
734

735
	pm_runtime_put_sync(mcbsp->dev);
736

737
	spin_lock(&mcbsp->lock);
738
	mcbsp->free = true;
739 740 741 742
	mcbsp->reg_cache = NULL;
err_kfree:
	spin_unlock(&mcbsp->lock);
	kfree(reg_cache);
743 744

	return err;
745
}
746
EXPORT_SYMBOL(omap_mcbsp_request);
747 748 749

void omap_mcbsp_free(unsigned int id)
{
750
	struct omap_mcbsp *mcbsp;
751
	void *reg_cache;
752

753 754
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
755
		return;
756
	}
757
	mcbsp = id_to_mcbsp_ptr(id);
758

759 760
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
		mcbsp->pdata->ops->free(id);
761

762 763 764
	/* Disable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
E
Eero Nurkkala 已提交
765

766
	pm_runtime_put_sync(mcbsp->dev);
767

768 769 770
	if (mcbsp->rx_irq)
		free_irq(mcbsp->rx_irq, (void *)mcbsp);
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
771

772
	reg_cache = mcbsp->reg_cache;
773

774 775 776 777
	spin_lock(&mcbsp->lock);
	if (mcbsp->free)
		dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
	else
778
		mcbsp->free = true;
779
	mcbsp->reg_cache = NULL;
780
	spin_unlock(&mcbsp->lock);
781 782 783

	if (reg_cache)
		kfree(reg_cache);
784
}
785
EXPORT_SYMBOL(omap_mcbsp_free);
786 787

/*
788 789 790
 * Here we start the McBSP, by enabling transmitter, receiver or both.
 * If no transmitter or receiver is active prior calling, then sample-rate
 * generator and frame sync are started.
791
 */
792
void omap_mcbsp_start(unsigned int id, int tx, int rx)
793
{
794
	struct omap_mcbsp *mcbsp;
795
	int enable_srg = 0;
796 797
	u16 w;

798 799
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
800
		return;
801
	}
802
	mcbsp = id_to_mcbsp_ptr(id);
803

804
	if (mcbsp->st_data)
805 806
		omap_st_start(mcbsp);

807 808 809 810 811
	/* Only enable SRG, if McBSP is master */
	w = MCBSP_READ_CACHE(mcbsp, PCR0);
	if (w & (FSXM | FSRM | CLKXM | CLKRM))
		enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
				MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
812

813
	if (enable_srg) {
814
		/* Start the sample generator */
815
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
816
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
817
	}
818 819

	/* Enable transmitter and receiver */
820
	tx &= 1;
821
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
822
	MCBSP_WRITE(mcbsp, SPCR2, w | tx);
823

824
	rx &= 1;
825
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
826
	MCBSP_WRITE(mcbsp, SPCR1, w | rx);
827

828 829 830 831 832 833 834
	/*
	 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
	 * REVISIT: 100us may give enough time for two CLKSRG, however
	 * due to some unknown PM related, clock gating etc. reason it
	 * is now at 500us.
	 */
	udelay(500);
835

836
	if (enable_srg) {
837
		/* Start frame sync */
838
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
839
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
840
	}
841

842
	if (mcbsp->pdata->has_ccr) {
843
		/* Release the transmitter and receiver */
844
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
845
		w &= ~(tx ? XDISABLE : 0);
846
		MCBSP_WRITE(mcbsp, XCCR, w);
847
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
848
		w &= ~(rx ? RDISABLE : 0);
849
		MCBSP_WRITE(mcbsp, RCCR, w);
850 851
	}

852 853 854
	/* Dump McBSP Regs */
	omap_mcbsp_dump_reg(id);
}
855
EXPORT_SYMBOL(omap_mcbsp_start);
856

857
void omap_mcbsp_stop(unsigned int id, int tx, int rx)
858
{
859
	struct omap_mcbsp *mcbsp;
860
	int idle;
861 862
	u16 w;

863 864
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
865
		return;
866
	}
867

868
	mcbsp = id_to_mcbsp_ptr(id);
869

870
	/* Reset transmitter */
871
	tx &= 1;
872
	if (mcbsp->pdata->has_ccr) {
873
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
874
		w |= (tx ? XDISABLE : 0);
875
		MCBSP_WRITE(mcbsp, XCCR, w);
876
	}
877
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
878
	MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
879 880

	/* Reset receiver */
881
	rx &= 1;
882
	if (mcbsp->pdata->has_ccr) {
883
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
884
		w |= (rx ? RDISABLE : 0);
885
		MCBSP_WRITE(mcbsp, RCCR, w);
886
	}
887
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
888
	MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
889

890 891
	idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
			MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
892 893 894

	if (idle) {
		/* Reset the sample rate generator */
895
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
896
		MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
897
	}
898

899
	if (mcbsp->st_data)
900
		omap_st_stop(mcbsp);
901
}
902
EXPORT_SYMBOL(omap_mcbsp_stop);
903

904 905
int omap2_mcbsp_set_clks_src(u8 id, u8 fck_src_id)
{
906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
	struct omap_mcbsp *mcbsp;
	const char *src;

	if (!omap_mcbsp_check_valid_id(id)) {
		pr_err("%s: Invalid id (%d)\n", __func__, id + 1);
		return -EINVAL;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	if (fck_src_id == MCBSP_CLKS_PAD_SRC)
		src = "clks_ext";
	else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
		src = "clks_fclk";
	else
		return -EINVAL;

	if (mcbsp->pdata->set_clk_src)
		return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
	else
		return -EINVAL;
926
}
927
EXPORT_SYMBOL(omap2_mcbsp_set_clks_src);
928 929 930

void omap2_mcbsp1_mux_clkr_src(u8 mux)
{
931 932 933 934 935 936 937 938 939 940 941 942 943
	struct omap_mcbsp *mcbsp;
	const char *src;

	if (mux == CLKR_SRC_CLKR)
		src = "clkr";
	else if (mux == CLKR_SRC_CLKX)
		src = "clkx";
	else
		return;

	mcbsp = id_to_mcbsp_ptr(0);
	if (mcbsp->pdata->mux_signal)
		mcbsp->pdata->mux_signal(mcbsp->dev, "clkr", src);
944
}
945
EXPORT_SYMBOL(omap2_mcbsp1_mux_clkr_src);
946 947 948

void omap2_mcbsp1_mux_fsr_src(u8 mux)
{
949 950 951 952 953 954 955 956 957 958 959 960 961
	struct omap_mcbsp *mcbsp;
	const char *src;

	if (mux == FSR_SRC_FSR)
		src = "fsr";
	else if (mux == FSR_SRC_FSX)
		src = "fsx";
	else
		return;

	mcbsp = id_to_mcbsp_ptr(0);
	if (mcbsp->pdata->mux_signal)
		mcbsp->pdata->mux_signal(mcbsp->dev, "fsr", src);
962
}
963
EXPORT_SYMBOL(omap2_mcbsp1_mux_fsr_src);
964

965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
#define max_thres(m)			(mcbsp->pdata->buffer_size)
#define valid_threshold(m, val)		((val) <= max_thres(m))
#define THRESHOLD_PROP_BUILDER(prop)					\
static ssize_t prop##_show(struct device *dev,				\
			struct device_attribute *attr, char *buf)	\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
									\
	return sprintf(buf, "%u\n", mcbsp->prop);			\
}									\
									\
static ssize_t prop##_store(struct device *dev,				\
				struct device_attribute *attr,		\
				const char *buf, size_t size)		\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
	unsigned long val;						\
	int status;							\
									\
	status = strict_strtoul(buf, 0, &val);				\
	if (status)							\
		return status;						\
									\
	if (!valid_threshold(mcbsp, val))				\
		return -EDOM;						\
									\
	mcbsp->prop = val;						\
	return size;							\
}									\
									\
static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);

THRESHOLD_PROP_BUILDER(max_tx_thres);
THRESHOLD_PROP_BUILDER(max_rx_thres);

1000 1001 1002 1003
static const char *dma_op_modes[] = {
	"element", "threshold", "frame",
};

1004 1005 1006 1007
static ssize_t dma_op_mode_show(struct device *dev,
			struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1008 1009 1010
	int dma_op_mode, i = 0;
	ssize_t len = 0;
	const char * const *s;
1011 1012 1013

	dma_op_mode = mcbsp->dma_op_mode;

1014 1015 1016 1017 1018 1019 1020 1021 1022
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
		if (dma_op_mode == i)
			len += sprintf(buf + len, "[%s] ", *s);
		else
			len += sprintf(buf + len, "%s ", *s);
	}
	len += sprintf(buf + len, "\n");

	return len;
1023 1024 1025 1026 1027 1028 1029
}

static ssize_t dma_op_mode_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1030 1031
	const char * const *s;
	int i = 0;
1032

1033 1034 1035
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
		if (sysfs_streq(buf, *s))
			break;
1036

1037 1038
	if (i == ARRAY_SIZE(dma_op_modes))
		return -EINVAL;
1039

1040
	spin_lock_irq(&mcbsp->lock);
1041 1042 1043 1044
	if (!mcbsp->free) {
		size = -EBUSY;
		goto unlock;
	}
1045
	mcbsp->dma_op_mode = i;
1046 1047 1048 1049 1050 1051 1052 1053 1054

unlock:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
static const struct attribute *additional_attrs[] = {
	&dev_attr_max_tx_thres.attr,
	&dev_attr_max_rx_thres.attr,
	&dev_attr_dma_op_mode.attr,
	NULL,
};

static const struct attribute_group additional_attr_group = {
	.attrs = (struct attribute **)additional_attrs,
};

1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
static ssize_t st_taps_show(struct device *dev,
			    struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	ssize_t status = 0;
	int i;

	spin_lock_irq(&mcbsp->lock);
	for (i = 0; i < st_data->nr_taps; i++)
		status += sprintf(&buf[status], (i ? ", %d" : "%d"),
				  st_data->taps[i]);
	if (i)
		status += sprintf(&buf[status], "\n");
	spin_unlock_irq(&mcbsp->lock);

	return status;
}

static ssize_t st_taps_store(struct device *dev,
			     struct device_attribute *attr,
			     const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	int val, tmp, status, i = 0;

	spin_lock_irq(&mcbsp->lock);
	memset(st_data->taps, 0, sizeof(st_data->taps));
	st_data->nr_taps = 0;

	do {
		status = sscanf(buf, "%d%n", &val, &tmp);
		if (status < 0 || status == 0) {
			size = -EINVAL;
			goto out;
		}
		if (val < -32768 || val > 32767) {
			size = -EINVAL;
			goto out;
		}
		st_data->taps[i++] = val;
		buf += tmp;
		if (*buf != ',')
			break;
		buf++;
	} while (1);

	st_data->nr_taps = i;

out:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);

static const struct attribute *sidetone_attrs[] = {
	&dev_attr_st_taps.attr,
	NULL,
};

static const struct attribute_group sidetone_attr_group = {
	.attrs = (struct attribute **)sidetone_attrs,
};

1133 1134
static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
				 struct resource *res)
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
{
	struct omap_mcbsp_st_data *st_data;
	int err;

	st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
	if (!st_data) {
		err = -ENOMEM;
		goto err1;
	}

1145
	st_data->io_base_st = ioremap(res->start, resource_size(res));
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	if (!st_data->io_base_st) {
		err = -ENOMEM;
		goto err2;
	}

	err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
	if (err)
		goto err3;

	mcbsp->st_data = st_data;
	return 0;

err3:
	iounmap(st_data->io_base_st);
err2:
	kfree(st_data);
err1:
	return err;

}

static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

1171 1172 1173
	sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
	iounmap(st_data->io_base_st);
	kfree(st_data);
1174 1175
}

1176 1177 1178 1179
/*
 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
 * 730 has only 2 McBSP, and both of them are MPU peripherals.
 */
1180
static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
1181 1182
{
	struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
1183
	struct omap_mcbsp *mcbsp;
1184
	int id = pdev->id - 1;
1185
	struct resource *res;
1186
	int ret = 0;
1187

1188 1189 1190 1191 1192 1193 1194 1195 1196
	if (!pdata) {
		dev_err(&pdev->dev, "McBSP device initialized without"
				"platform data\n");
		ret = -EINVAL;
		goto exit;
	}

	dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);

1197
	if (id >= omap_mcbsp_count) {
1198 1199 1200 1201 1202
		dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
		ret = -EINVAL;
		goto exit;
	}

1203 1204 1205 1206 1207 1208 1209 1210
	mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
	if (!mcbsp) {
		ret = -ENOMEM;
		goto exit;
	}

	spin_lock_init(&mcbsp->lock);
	mcbsp->id = id + 1;
1211
	mcbsp->free = true;
1212

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
	if (!res) {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!res) {
			dev_err(&pdev->dev, "%s:mcbsp%d has invalid memory"
					"resource\n", __func__, pdev->id);
			ret = -ENOMEM;
			goto exit;
		}
	}
	mcbsp->phys_base = res->start;
1224
	mcbsp->reg_cache_size = resource_size(res);
1225
	mcbsp->io_base = ioremap(res->start, resource_size(res));
1226
	if (!mcbsp->io_base) {
1227 1228 1229 1230
		ret = -ENOMEM;
		goto err_ioremap;
	}

1231 1232 1233 1234 1235 1236 1237 1238 1239
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
	if (!res)
		mcbsp->phys_dma_base = mcbsp->phys_base;
	else
		mcbsp->phys_dma_base = res->start;

	mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
	mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");

1240 1241 1242 1243
	/* From OMAP4 there will be a single irq line */
	if (mcbsp->tx_irq == -ENXIO)
		mcbsp->tx_irq = platform_get_irq(pdev, 0);

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
	if (!res) {
		dev_err(&pdev->dev, "%s:mcbsp%d has invalid rx DMA channel\n",
					__func__, pdev->id);
		ret = -ENODEV;
		goto err_res;
	}
	mcbsp->dma_rx_sync = res->start;

	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
	if (!res) {
		dev_err(&pdev->dev, "%s:mcbsp%d has invalid tx DMA channel\n",
					__func__, pdev->id);
		ret = -ENODEV;
		goto err_res;
	}
	mcbsp->dma_tx_sync = res->start;
1261

1262 1263 1264 1265
	mcbsp->fclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(mcbsp->fclk)) {
		ret = PTR_ERR(mcbsp->fclk);
		dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
1266
		goto err_res;
1267 1268
	}

1269 1270
	mcbsp->pdata = pdata;
	mcbsp->dev = &pdev->dev;
1271
	mcbsp_ptr[id] = mcbsp;
1272
	platform_set_drvdata(pdev, mcbsp);
1273
	pm_runtime_enable(mcbsp->dev);
1274

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
	mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
	if (mcbsp->pdata->buffer_size) {
		/*
		 * Initially configure the maximum thresholds to a safe value.
		 * The McBSP FIFO usage with these values should not go under
		 * 16 locations.
		 * If the whole FIFO without safety buffer is used, than there
		 * is a possibility that the DMA will be not able to push the
		 * new data on time, causing channel shifts in runtime.
		 */
		mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
		mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;

		ret = sysfs_create_group(&mcbsp->dev->kobj,
					 &additional_attr_group);
		if (ret) {
			dev_err(mcbsp->dev,
				"Unable to create additional controls\n");
			goto err_thres;
		}
	} else {
		mcbsp->max_tx_thres = -EINVAL;
		mcbsp->max_rx_thres = -EINVAL;
	}

1300 1301 1302 1303 1304 1305 1306 1307 1308
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
	if (res) {
		ret = omap_st_add(mcbsp, res);
		if (ret) {
			dev_err(mcbsp->dev,
				"Unable to create sidetone controls\n");
			goto err_st;
		}
	}
1309

1310
	return 0;
1311

1312 1313 1314 1315
err_st:
	if (mcbsp->pdata->buffer_size)
		sysfs_remove_group(&mcbsp->dev->kobj,
				   &additional_attr_group);
1316 1317
err_thres:
	clk_put(mcbsp->fclk);
1318
err_res:
1319
	iounmap(mcbsp->io_base);
1320
err_ioremap:
1321
	kfree(mcbsp);
1322 1323 1324
exit:
	return ret;
}
1325

1326
static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
1327
{
1328
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1329

1330 1331
	platform_set_drvdata(pdev, NULL);
	if (mcbsp) {
1332

1333 1334 1335
		if (mcbsp->pdata && mcbsp->pdata->ops &&
				mcbsp->pdata->ops->free)
			mcbsp->pdata->ops->free(mcbsp->id);
1336

1337 1338 1339 1340
		if (mcbsp->pdata->buffer_size)
			sysfs_remove_group(&mcbsp->dev->kobj,
					   &additional_attr_group);

1341 1342
		if (mcbsp->st_data)
			omap_st_remove(mcbsp);
1343

1344
		clk_put(mcbsp->fclk);
1345

1346
		iounmap(mcbsp->io_base);
1347
		kfree(mcbsp);
1348 1349 1350 1351 1352
	}

	return 0;
}

1353 1354
static struct platform_driver omap_mcbsp_driver = {
	.probe		= omap_mcbsp_probe,
1355
	.remove		= __devexit_p(omap_mcbsp_remove),
1356 1357 1358 1359 1360
	.driver		= {
		.name	= "omap-mcbsp",
	},
};

1361 1362 1363 1364 1365 1366
module_platform_driver(omap_mcbsp_driver);

MODULE_AUTHOR("Samuel Ortiz <samuel.ortiz@nokia.com>");
MODULE_DESCRIPTION("OMAP McBSP core driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:omap-mcbsp");