mcbsp.c 25.0 KB
Newer Older
1
/*
2
 * sound/soc/omap/mcbsp.c
3 4 5 6
 *
 * Copyright (C) 2004 Nokia Corporation
 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
 *
7 8
 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
 *          Peter Ujfalusi <peter.ujfalusi@ti.com>
9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Multichannel mode not supported.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
20
#include <linux/platform_device.h>
21 22
#include <linux/interrupt.h>
#include <linux/err.h>
23
#include <linux/clk.h>
24
#include <linux/delay.h>
25
#include <linux/io.h>
26
#include <linux/slab.h>
27

28
#include <plat/mcbsp.h>
29

30 31
#include "mcbsp.h"

32
static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
33
{
34 35 36 37 38
	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;

	if (mcbsp->pdata->reg_size == 2) {
		((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
		__raw_writew((u16)val, addr);
39
	} else {
40 41
		((u32 *)mcbsp->reg_cache)[reg] = val;
		__raw_writel(val, addr);
42
	}
43 44
}

45
static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
46
{
47 48 49 50 51
	void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;

	if (mcbsp->pdata->reg_size == 2) {
		return !from_cache ? __raw_readw(addr) :
				     ((u16 *)mcbsp->reg_cache)[reg];
52
	} else {
53 54
		return !from_cache ? __raw_readl(addr) :
				     ((u32 *)mcbsp->reg_cache)[reg];
55
	}
56 57
}

58
static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
59 60 61 62
{
	__raw_writel(val, mcbsp->st_data->io_base_st + reg);
}

63
static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
64 65 66 67
{
	return __raw_readl(mcbsp->st_data->io_base_st + reg);
}

68
#define MCBSP_READ(mcbsp, reg) \
69
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
70 71
#define MCBSP_WRITE(mcbsp, reg, val) \
		omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
72 73
#define MCBSP_READ_CACHE(mcbsp, reg) \
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
74

75 76 77 78 79
#define MCBSP_ST_READ(mcbsp, reg) \
			omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
#define MCBSP_ST_WRITE(mcbsp, reg, val) \
			omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)

80
static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
81
{
82 83
	dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
	dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n",
84
			MCBSP_READ(mcbsp, DRR2));
85
	dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n",
86
			MCBSP_READ(mcbsp, DRR1));
87
	dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n",
88
			MCBSP_READ(mcbsp, DXR2));
89
	dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n",
90
			MCBSP_READ(mcbsp, DXR1));
91
	dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
92
			MCBSP_READ(mcbsp, SPCR2));
93
	dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
94
			MCBSP_READ(mcbsp, SPCR1));
95
	dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n",
96
			MCBSP_READ(mcbsp, RCR2));
97
	dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n",
98
			MCBSP_READ(mcbsp, RCR1));
99
	dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n",
100
			MCBSP_READ(mcbsp, XCR2));
101
	dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n",
102
			MCBSP_READ(mcbsp, XCR1));
103
	dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
104
			MCBSP_READ(mcbsp, SRGR2));
105
	dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
106
			MCBSP_READ(mcbsp, SRGR1));
107
	dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n",
108
			MCBSP_READ(mcbsp, PCR0));
109
	dev_dbg(mcbsp->dev, "***********************\n");
110 111
}

112
static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
113
{
114
	struct omap_mcbsp *mcbsp_tx = dev_id;
115
	u16 irqst_spcr2;
116

117
	irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
118
	dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
119

120 121 122 123
	if (irqst_spcr2 & XSYNC_ERR) {
		dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
			irqst_spcr2);
		/* Writing zero to XSYNC_ERR clears the IRQ */
124
		MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
125
	}
126

127 128 129
	return IRQ_HANDLED;
}

130
static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
131
{
132
	struct omap_mcbsp *mcbsp_rx = dev_id;
133 134
	u16 irqst_spcr1;

135
	irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
136 137 138 139 140 141
	dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);

	if (irqst_spcr1 & RSYNC_ERR) {
		dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
			irqst_spcr1);
		/* Writing zero to RSYNC_ERR clears the IRQ */
142
		MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
143
	}
144

145 146 147 148 149 150 151 152 153
	return IRQ_HANDLED;
}

/*
 * omap_mcbsp_config simply write a config to the
 * appropriate McBSP.
 * You either call this function or set the McBSP registers
 * by yourself before calling omap_mcbsp_start().
 */
154 155
void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
		       const struct omap_mcbsp_reg_cfg *config)
156
{
157 158
	dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
			mcbsp->id, mcbsp->phys_base);
159 160

	/* We write the given config */
161 162 163 164 165 166 167 168 169 170 171
	MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
	MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
	MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
	MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
	MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
	MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
	MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
	MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
	MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
	MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
	MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
172
	if (mcbsp->pdata->has_ccr) {
173 174
		MCBSP_WRITE(mcbsp, XCCR, config->xccr);
		MCBSP_WRITE(mcbsp, RCCR, config->rccr);
175
	}
176 177
}

178 179 180 181 182 183 184 185 186
/**
 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
 * @id - mcbsp id
 * @stream - indicates the direction of data flow (rx or tx)
 *
 * Returns the address of mcbsp data transmit register or data receive register
 * to be used by DMA for transferring/receiving data based on the value of
 * @stream for the requested mcbsp given by @id
 */
187 188
static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
				     unsigned int stream)
189 190 191
{
	int data_reg;

192
	if (mcbsp->pdata->reg_size == 2) {
193
		if (stream)
194
			data_reg = OMAP_MCBSP_REG_DRR1;
195
		else
196
			data_reg = OMAP_MCBSP_REG_DXR1;
197 198
	} else {
		if (stream)
199
			data_reg = OMAP_MCBSP_REG_DRR;
200
		else
201
			data_reg = OMAP_MCBSP_REG_DXR;
202 203
	}

204
	return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
205 206
}

207 208 209 210
static void omap_st_on(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

211 212
	if (mcbsp->pdata->enable_st_clock)
		mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

	/* Enable McBSP Sidetone */
	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);

	/* Enable Sidetone from Sidetone Core */
	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
}

static void omap_st_off(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));

	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));

233 234
	if (mcbsp->pdata->enable_st_clock)
		mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
}

static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
{
	u16 val, i;

	val = MCBSP_ST_READ(mcbsp, SSELCR);

	if (val & ST_COEFFWREN)
		MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);

	for (i = 0; i < 128; i++)
		MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);

	i = 0;

	val = MCBSP_ST_READ(mcbsp, SSELCR);
	while (!(val & ST_COEFFWRDONE) && (++i < 1000))
		val = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	if (i == 1000)
		dev_err(mcbsp->dev, "McBSP FIR load error!\n");
}

static void omap_st_chgain(struct omap_mcbsp *mcbsp)
{
	u16 w;
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	w = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
		      ST_CH1GAIN(st_data->ch1gain));
}

274
int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
{
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		st_data->ch0gain = chgain;
	else if (channel == 1)
		st_data->ch1gain = chgain;
	else
		ret = -EINVAL;

	if (st_data->enabled)
		omap_st_chgain(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}

299
int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
{
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		*chgain = st_data->ch0gain;
	else if (channel == 1)
		*chgain = st_data->ch1gain;
	else
		ret = -EINVAL;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}

static int omap_st_start(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->enabled && !st_data->running) {
		omap_st_fir_write(mcbsp, st_data->taps);
		omap_st_chgain(mcbsp);

		if (!mcbsp->free) {
			omap_st_on(mcbsp);
			st_data->running = 1;
		}
	}

	return 0;
}

338
int omap_st_enable(struct omap_mcbsp *mcbsp)
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
{
	struct omap_mcbsp_st_data *st_data;

	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	st_data->enabled = 1;
	omap_st_start(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return 0;
}

static int omap_st_stop(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->running) {
		if (!mcbsp->free) {
			omap_st_off(mcbsp);
			st_data->running = 0;
		}
	}

	return 0;
}

369
int omap_st_disable(struct omap_mcbsp *mcbsp)
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
{
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	omap_st_stop(mcbsp);
	st_data->enabled = 0;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}

387
int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
388 389 390 391 392 393 394 395 396 397 398 399
{
	struct omap_mcbsp_st_data *st_data;

	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;


	return st_data->enabled;
}

400
/*
401 402 403
 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH2 register.
404
 */
405
void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
406
{
407 408
	if (mcbsp->pdata->buffer_size == 0)
		return;
409

410 411
	if (threshold && threshold <= mcbsp->max_tx_thres)
		MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
412 413 414
}

/*
415 416 417
 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH1 register.
418
 */
419
void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
420
{
421 422
	if (mcbsp->pdata->buffer_size == 0)
		return;
423

424 425
	if (threshold && threshold <= mcbsp->max_rx_thres)
		MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
426
}
427

428 429 430
/*
 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
 */
431
u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
432 433 434
{
	u16 buffstat;

435 436
	if (mcbsp->pdata->buffer_size == 0)
		return 0;
437 438 439 440 441

	/* Returns the number of free locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);

	/* Number of slots are different in McBSP ports */
442
	return mcbsp->pdata->buffer_size - buffstat;
443 444 445 446 447 448
}

/*
 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
 * to reach the threshold value (when the DMA will be triggered to read it)
 */
449
u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
450 451 452
{
	u16 buffstat, threshold;

453 454
	if (mcbsp->pdata->buffer_size == 0)
		return 0;
455 456 457 458 459 460 461 462 463 464 465 466 467

	/* Returns the number of used locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
	/* RX threshold */
	threshold = MCBSP_READ(mcbsp, THRSH1);

	/* Return the number of location till we reach the threshold limit */
	if (threshold <= buffstat)
		return 0;
	else
		return threshold - buffstat;
}

468
int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
469
{
470
	void *reg_cache;
471 472
	int err;

473
	reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
474 475 476 477
	if (!reg_cache) {
		return -ENOMEM;
	}

478 479 480 481
	spin_lock(&mcbsp->lock);
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
482 483
		err = -EBUSY;
		goto err_kfree;
484 485
	}

486
	mcbsp->free = false;
487
	mcbsp->reg_cache = reg_cache;
488
	spin_unlock(&mcbsp->lock);
489

490
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
491
		mcbsp->pdata->ops->request(mcbsp->id - 1);
492

493 494 495
	/* Enable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
E
Eero Nurkkala 已提交
496

497 498 499 500
	/*
	 * Make sure that transmitter, receiver and sample-rate generator are
	 * not running before activating IRQs.
	 */
501 502
	MCBSP_WRITE(mcbsp, SPCR1, 0);
	MCBSP_WRITE(mcbsp, SPCR2, 0);
503

504 505 506 507 508 509 510 511 512 513 514 515 516
	err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
				0, "McBSP", (void *)mcbsp);
	if (err != 0) {
		dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
				"for McBSP%d\n", mcbsp->tx_irq,
				mcbsp->id);
		goto err_clk_disable;
	}

	if (mcbsp->rx_irq) {
		err = request_irq(mcbsp->rx_irq,
				omap_mcbsp_rx_irq_handler,
				0, "McBSP", (void *)mcbsp);
517
		if (err != 0) {
518 519
			dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
					"for McBSP%d\n", mcbsp->rx_irq,
520
					mcbsp->id);
521
			goto err_free_irq;
522
		}
523 524 525
	}

	return 0;
526
err_free_irq:
527
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
528
err_clk_disable:
529
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
530
		mcbsp->pdata->ops->free(mcbsp->id - 1);
531

532 533 534
	/* Disable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
535

536
	spin_lock(&mcbsp->lock);
537
	mcbsp->free = true;
538 539 540 541
	mcbsp->reg_cache = NULL;
err_kfree:
	spin_unlock(&mcbsp->lock);
	kfree(reg_cache);
542 543

	return err;
544 545
}

546
void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
547
{
548
	void *reg_cache;
549 550

	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
551
		mcbsp->pdata->ops->free(mcbsp->id - 1);
552

553 554 555
	/* Disable wakeup behavior */
	if (mcbsp->pdata->has_wakeup)
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
E
Eero Nurkkala 已提交
556

557 558 559
	if (mcbsp->rx_irq)
		free_irq(mcbsp->rx_irq, (void *)mcbsp);
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
560

561
	reg_cache = mcbsp->reg_cache;
562

563 564 565 566
	spin_lock(&mcbsp->lock);
	if (mcbsp->free)
		dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
	else
567
		mcbsp->free = true;
568
	mcbsp->reg_cache = NULL;
569
	spin_unlock(&mcbsp->lock);
570 571 572

	if (reg_cache)
		kfree(reg_cache);
573 574 575
}

/*
576 577 578
 * Here we start the McBSP, by enabling transmitter, receiver or both.
 * If no transmitter or receiver is active prior calling, then sample-rate
 * generator and frame sync are started.
579
 */
580
void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
581
{
582
	int enable_srg = 0;
583 584
	u16 w;

585
	if (mcbsp->st_data)
586 587
		omap_st_start(mcbsp);

588 589 590 591 592
	/* Only enable SRG, if McBSP is master */
	w = MCBSP_READ_CACHE(mcbsp, PCR0);
	if (w & (FSXM | FSRM | CLKXM | CLKRM))
		enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
				MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
593

594
	if (enable_srg) {
595
		/* Start the sample generator */
596
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
597
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
598
	}
599 600

	/* Enable transmitter and receiver */
601
	tx &= 1;
602
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
603
	MCBSP_WRITE(mcbsp, SPCR2, w | tx);
604

605
	rx &= 1;
606
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
607
	MCBSP_WRITE(mcbsp, SPCR1, w | rx);
608

609 610 611 612 613 614 615
	/*
	 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
	 * REVISIT: 100us may give enough time for two CLKSRG, however
	 * due to some unknown PM related, clock gating etc. reason it
	 * is now at 500us.
	 */
	udelay(500);
616

617
	if (enable_srg) {
618
		/* Start frame sync */
619
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
620
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
621
	}
622

623
	if (mcbsp->pdata->has_ccr) {
624
		/* Release the transmitter and receiver */
625
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
626
		w &= ~(tx ? XDISABLE : 0);
627
		MCBSP_WRITE(mcbsp, XCCR, w);
628
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
629
		w &= ~(rx ? RDISABLE : 0);
630
		MCBSP_WRITE(mcbsp, RCCR, w);
631 632
	}

633
	/* Dump McBSP Regs */
634
	omap_mcbsp_dump_reg(mcbsp);
635 636
}

637
void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
638
{
639
	int idle;
640 641
	u16 w;

642
	/* Reset transmitter */
643
	tx &= 1;
644
	if (mcbsp->pdata->has_ccr) {
645
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
646
		w |= (tx ? XDISABLE : 0);
647
		MCBSP_WRITE(mcbsp, XCCR, w);
648
	}
649
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
650
	MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
651 652

	/* Reset receiver */
653
	rx &= 1;
654
	if (mcbsp->pdata->has_ccr) {
655
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
656
		w |= (rx ? RDISABLE : 0);
657
		MCBSP_WRITE(mcbsp, RCCR, w);
658
	}
659
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
660
	MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
661

662 663
	idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
			MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
664 665 666

	if (idle) {
		/* Reset the sample rate generator */
667
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
668
		MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
669
	}
670

671
	if (mcbsp->st_data)
672
		omap_st_stop(mcbsp);
673 674
}

675
int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
676
{
677 678 679 680 681 682 683 684 685 686 687 688 689
	const char *src;

	if (fck_src_id == MCBSP_CLKS_PAD_SRC)
		src = "clks_ext";
	else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
		src = "clks_fclk";
	else
		return -EINVAL;

	if (mcbsp->pdata->set_clk_src)
		return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
	else
		return -EINVAL;
690 691
}

692
void omap2_mcbsp1_mux_clkr_src(struct omap_mcbsp *mcbsp, u8 mux)
693
{
694 695
	const char *src;

696 697 698
	if (mcbsp->id != 1)
		return;

699 700 701 702 703 704 705 706 707
	if (mux == CLKR_SRC_CLKR)
		src = "clkr";
	else if (mux == CLKR_SRC_CLKX)
		src = "clkx";
	else
		return;

	if (mcbsp->pdata->mux_signal)
		mcbsp->pdata->mux_signal(mcbsp->dev, "clkr", src);
708 709
}

710
void omap2_mcbsp1_mux_fsr_src(struct omap_mcbsp *mcbsp, u8 mux)
711
{
712 713
	const char *src;

714 715 716
	if (mcbsp->id != 1)
		return;

717 718 719 720 721 722 723 724 725
	if (mux == FSR_SRC_FSR)
		src = "fsr";
	else if (mux == FSR_SRC_FSX)
		src = "fsx";
	else
		return;

	if (mcbsp->pdata->mux_signal)
		mcbsp->pdata->mux_signal(mcbsp->dev, "fsr", src);
726 727
}

728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
#define max_thres(m)			(mcbsp->pdata->buffer_size)
#define valid_threshold(m, val)		((val) <= max_thres(m))
#define THRESHOLD_PROP_BUILDER(prop)					\
static ssize_t prop##_show(struct device *dev,				\
			struct device_attribute *attr, char *buf)	\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
									\
	return sprintf(buf, "%u\n", mcbsp->prop);			\
}									\
									\
static ssize_t prop##_store(struct device *dev,				\
				struct device_attribute *attr,		\
				const char *buf, size_t size)		\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
	unsigned long val;						\
	int status;							\
									\
	status = strict_strtoul(buf, 0, &val);				\
	if (status)							\
		return status;						\
									\
	if (!valid_threshold(mcbsp, val))				\
		return -EDOM;						\
									\
	mcbsp->prop = val;						\
	return size;							\
}									\
									\
static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);

THRESHOLD_PROP_BUILDER(max_tx_thres);
THRESHOLD_PROP_BUILDER(max_rx_thres);

763 764 765 766
static const char *dma_op_modes[] = {
	"element", "threshold", "frame",
};

767 768 769 770
static ssize_t dma_op_mode_show(struct device *dev,
			struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
771 772 773
	int dma_op_mode, i = 0;
	ssize_t len = 0;
	const char * const *s;
774 775 776

	dma_op_mode = mcbsp->dma_op_mode;

777 778 779 780 781 782 783 784 785
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
		if (dma_op_mode == i)
			len += sprintf(buf + len, "[%s] ", *s);
		else
			len += sprintf(buf + len, "%s ", *s);
	}
	len += sprintf(buf + len, "\n");

	return len;
786 787 788 789 790 791 792
}

static ssize_t dma_op_mode_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
793 794
	const char * const *s;
	int i = 0;
795

796 797 798
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
		if (sysfs_streq(buf, *s))
			break;
799

800 801
	if (i == ARRAY_SIZE(dma_op_modes))
		return -EINVAL;
802

803
	spin_lock_irq(&mcbsp->lock);
804 805 806 807
	if (!mcbsp->free) {
		size = -EBUSY;
		goto unlock;
	}
808
	mcbsp->dma_op_mode = i;
809 810 811 812 813 814 815 816 817

unlock:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);

818 819 820 821 822 823 824 825 826 827 828
static const struct attribute *additional_attrs[] = {
	&dev_attr_max_tx_thres.attr,
	&dev_attr_max_rx_thres.attr,
	&dev_attr_dma_op_mode.attr,
	NULL,
};

static const struct attribute_group additional_attr_group = {
	.attrs = (struct attribute **)additional_attrs,
};

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
static ssize_t st_taps_show(struct device *dev,
			    struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	ssize_t status = 0;
	int i;

	spin_lock_irq(&mcbsp->lock);
	for (i = 0; i < st_data->nr_taps; i++)
		status += sprintf(&buf[status], (i ? ", %d" : "%d"),
				  st_data->taps[i]);
	if (i)
		status += sprintf(&buf[status], "\n");
	spin_unlock_irq(&mcbsp->lock);

	return status;
}

static ssize_t st_taps_store(struct device *dev,
			     struct device_attribute *attr,
			     const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	int val, tmp, status, i = 0;

	spin_lock_irq(&mcbsp->lock);
	memset(st_data->taps, 0, sizeof(st_data->taps));
	st_data->nr_taps = 0;

	do {
		status = sscanf(buf, "%d%n", &val, &tmp);
		if (status < 0 || status == 0) {
			size = -EINVAL;
			goto out;
		}
		if (val < -32768 || val > 32767) {
			size = -EINVAL;
			goto out;
		}
		st_data->taps[i++] = val;
		buf += tmp;
		if (*buf != ',')
			break;
		buf++;
	} while (1);

	st_data->nr_taps = i;

out:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);

static const struct attribute *sidetone_attrs[] = {
	&dev_attr_st_taps.attr,
	NULL,
};

static const struct attribute_group sidetone_attr_group = {
	.attrs = (struct attribute **)sidetone_attrs,
};

896 897
static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
				 struct resource *res)
898 899 900 901
{
	struct omap_mcbsp_st_data *st_data;
	int err;

902 903 904
	st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
	if (!st_data)
		return -ENOMEM;
905

906 907 908 909
	st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
					   resource_size(res));
	if (!st_data->io_base_st)
		return -ENOMEM;
910 911 912

	err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
	if (err)
913
		return err;
914 915 916

	mcbsp->st_data = st_data;
	return 0;
917 918
}

919 920 921 922
/*
 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
 * 730 has only 2 McBSP, and both of them are MPU peripherals.
 */
923
int __devinit omap_mcbsp_init(struct platform_device *pdev)
924
{
925
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
926
	struct resource *res;
927
	int ret = 0;
928

929
	spin_lock_init(&mcbsp->lock);
930
	mcbsp->free = true;
931

932 933 934 935
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
	if (!res) {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!res) {
936 937
			dev_err(mcbsp->dev, "invalid memory resource\n");
			return -ENOMEM;
938 939
		}
	}
940 941 942 943 944 945
	if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
				     dev_name(&pdev->dev))) {
		dev_err(mcbsp->dev, "memory region already claimed\n");
		return -ENODEV;
	}

946
	mcbsp->phys_base = res->start;
947
	mcbsp->reg_cache_size = resource_size(res);
948 949 950 951
	mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
				      resource_size(res));
	if (!mcbsp->io_base)
		return -ENOMEM;
952

953 954 955 956 957 958 959 960 961
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
	if (!res)
		mcbsp->phys_dma_base = mcbsp->phys_base;
	else
		mcbsp->phys_dma_base = res->start;

	mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
	mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");

962 963 964 965
	/* From OMAP4 there will be a single irq line */
	if (mcbsp->tx_irq == -ENXIO)
		mcbsp->tx_irq = platform_get_irq(pdev, 0);

966 967
	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
	if (!res) {
968 969
		dev_err(&pdev->dev, "invalid rx DMA channel\n");
		return -ENODEV;
970
	}
971 972 973 974
	/* RX DMA request number, and port address configuration */
	mcbsp->dma_data[1].name = "Audio Capture";
	mcbsp->dma_data[1].dma_req = res->start;
	mcbsp->dma_data[1].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
975 976 977

	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
	if (!res) {
978 979
		dev_err(&pdev->dev, "invalid tx DMA channel\n");
		return -ENODEV;
980
	}
981 982 983 984
	/* TX DMA request number, and port address configuration */
	mcbsp->dma_data[0].name = "Audio Playback";
	mcbsp->dma_data[0].dma_req = res->start;
	mcbsp->dma_data[0].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
985

986 987 988
	mcbsp->fclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(mcbsp->fclk)) {
		ret = PTR_ERR(mcbsp->fclk);
989 990
		dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
		return ret;
991 992
	}

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
	if (mcbsp->pdata->buffer_size) {
		/*
		 * Initially configure the maximum thresholds to a safe value.
		 * The McBSP FIFO usage with these values should not go under
		 * 16 locations.
		 * If the whole FIFO without safety buffer is used, than there
		 * is a possibility that the DMA will be not able to push the
		 * new data on time, causing channel shifts in runtime.
		 */
		mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
		mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;

		ret = sysfs_create_group(&mcbsp->dev->kobj,
					 &additional_attr_group);
		if (ret) {
			dev_err(mcbsp->dev,
				"Unable to create additional controls\n");
			goto err_thres;
		}
	} else {
		mcbsp->max_tx_thres = -EINVAL;
		mcbsp->max_rx_thres = -EINVAL;
	}

1018 1019 1020 1021 1022 1023 1024 1025 1026
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
	if (res) {
		ret = omap_st_add(mcbsp, res);
		if (ret) {
			dev_err(mcbsp->dev,
				"Unable to create sidetone controls\n");
			goto err_st;
		}
	}
1027

1028
	return 0;
1029

1030 1031
err_st:
	if (mcbsp->pdata->buffer_size)
1032
		sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
1033 1034
err_thres:
	clk_put(mcbsp->fclk);
1035 1036
	return ret;
}
1037

1038
void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
1039
{
1040 1041
	if (mcbsp->pdata->buffer_size)
		sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
1042

1043 1044
	if (mcbsp->st_data)
		sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
1045
}