tx.c 45.8 KB
Newer Older
J
Johannes Berg 已提交
1 2
// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
/*
3
 * Copyright (C) 2003-2014, 2018-2021 Intel Corporation
J
Johannes Berg 已提交
4 5 6
 * Copyright (C) 2013-2015 Intel Mobile Communications GmbH
 * Copyright (C) 2016-2017 Intel Deutschland GmbH
 */
7
#include <linux/etherdevice.h>
8
#include <linux/ieee80211.h>
9
#include <linux/slab.h>
10
#include <linux/sched.h>
11 12
#include <net/ip6_checksum.h>
#include <net/tso.h>
13

14 15 16
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
17
#include "iwl-io.h"
18
#include "iwl-scd.h"
19
#include "iwl-op-mode.h"
20
#include "internal.h"
J
Johannes Berg 已提交
21
#include "fw/api/tx.h"
22

23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
44

45

46 47
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
48 49 50 51 52 53 54 55 56 57 58 59
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

60
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
61 62 63 64 65 66 67 68
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

69 70
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
71
 */
72 73
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
74 75
{
	u32 reg = 0;
76
	int txq_id = txq->id;
77

78
	lockdep_assert_held(&txq->lock);
79

80 81 82 83 84 85
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
86
	if (!trans->trans_cfg->base_params->shadow_reg_enable &&
87
	    txq_id != trans->txqs.cmd.q_id &&
88
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
89
		/*
90 91 92
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
93
		 */
94 95 96 97 98 99
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
100
				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
101
			txq->need_update = true;
102 103
			return;
		}
W
Wey-Yi Guy 已提交
104
	}
105 106 107 108 109

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
110
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
111 112
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
113
			    txq->write_ptr | (txq_id << 8));
114
}
115

116 117 118 119
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	int i;

120
	for (i = 0; i < trans->trans_cfg->base_params->num_of_queues; i++) {
121
		struct iwl_txq *txq = trans->txqs.txq[i];
122

123
		if (!test_bit(i, trans->txqs.queue_used))
124 125
			continue;

126
		spin_lock_bh(&txq->lock);
127
		if (txq->need_update) {
128
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
129
			txq->need_update = false;
130
		}
131
		spin_unlock_bh(&txq->lock);
132
	}
133 134
}

135 136
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
137
{
138 139
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
140

141
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
142

143 144
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
145

146
	tb->hi_n_len = cpu_to_le16(hi_n_len);
147

148
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
149 150
}

151
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
152
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
153
{
154
	void *tfd;
J
Johannes Berg 已提交
155 156
	u32 num_tbs;

157
	tfd = txq->tfds + trans->txqs.tfd.size * txq->write_ptr;
J
Johannes Berg 已提交
158

159
	if (reset)
160
		memset(tfd, 0, trans->txqs.tfd.size);
161

162
	num_tbs = iwl_txq_gen1_tfd_get_num_tbs(trans, tfd);
163

164
	/* Each TFD can point to a maximum max_tbs Tx buffers */
165
	if (num_tbs >= trans->txqs.tfd.max_tbs) {
166
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
167
			trans->txqs.tfd.max_tbs);
168 169 170
		return -EINVAL;
	}

171 172
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
173 174
		return -EINVAL;

175
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
176

J
Johannes Berg 已提交
177
	return num_tbs;
178 179
}

180 181 182 183
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

184
	if (!trans->trans_cfg->base_params->apmg_wake_up_wa)
185
		return;
186 187 188 189 190

	spin_lock(&trans_pcie->reg_lock);

	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake)) {
		spin_unlock(&trans_pcie->reg_lock);
191
		return;
192
	}
193 194 195

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
196
				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
197
	spin_unlock(&trans_pcie->reg_lock);
198 199
}

200 201 202 203 204
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
205
	struct iwl_txq *txq = trans->txqs.txq[txq_id];
206

207 208 209 210 211
	if (!txq) {
		IWL_ERR(trans, "Trying to free a queue that wasn't allocated?\n");
		return;
	}

212
	spin_lock_bh(&txq->lock);
213
	while (txq->write_ptr != txq->read_ptr) {
214
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
215
				   txq_id, txq->read_ptr);
216

217
		if (txq_id != trans->txqs.cmd.q_id) {
218
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
219 220 221 222

			if (WARN_ON_ONCE(!skb))
				continue;

223
			iwl_txq_free_tso_page(trans, skb);
224
		}
225
		iwl_txq_free_tfd(trans, txq);
226
		txq->read_ptr = iwl_txq_inc_wrap(trans, txq->read_ptr);
227

228 229 230
		if (txq->read_ptr == txq->write_ptr &&
		    txq_id == trans->txqs.cmd.q_id)
			iwl_pcie_clear_cmd_in_flight(trans);
231
	}
232 233 234 235 236 237 238

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

239
	spin_unlock_bh(&txq->lock);
240 241 242

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
243 244 245 246 247 248 249 250 251 252 253 254
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
255
	struct iwl_txq *txq = trans->txqs.txq[txq_id];
256 257 258 259 260 261 262 263 264
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
265
	if (txq_id == trans->txqs.cmd.q_id)
266
		for (i = 0; i < txq->n_window; i++) {
267 268
			kfree_sensitive(txq->entries[i].cmd);
			kfree_sensitive(txq->entries[i].free_buf);
269 270 271
		}

	/* De-alloc circular buffer of TFDs */
272 273
	if (txq->tfds) {
		dma_free_coherent(dev,
274
				  trans->txqs.tfd.size *
275
				  trans->trans_cfg->base_params->max_tfd_queue_size,
276 277
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
278
		txq->tfds = NULL;
279 280

		dma_free_coherent(dev,
281
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
282
				  txq->first_tb_bufs, txq->first_tb_dma);
283 284 285 286 287 288 289 290 291 292 293 294 295 296
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
297
	int nq = trans->trans_cfg->base_params->num_of_queues;
298 299
	int chan;
	u32 reg_val;
300 301
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
302 303

	/* make sure all queue are not stopped/used */
304 305 306
	memset(trans->txqs.queue_stopped, 0,
	       sizeof(trans->txqs.queue_stopped));
	memset(trans->txqs.queue_used, 0, sizeof(trans->txqs.queue_used));
307 308 309 310 311 312 313

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

314 315 316 317
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
318 319

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
320
		       trans->txqs.scd_bc_tbls.dma >> 10);
321 322 323 324

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
325
	if (trans->trans_cfg->base_params->scd_chain_ext_wa)
326
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
327

328 329 330
	iwl_trans_ac_txq_enable(trans, trans->txqs.cmd.q_id,
				trans->txqs.cmd.fifo,
				trans->txqs.cmd.wdg_timeout);
331 332

	/* Activate all Tx DMA/FIFO channels */
333
	iwl_scd_activate_fifos(trans);
334 335 336 337 338 339 340 341 342 343 344 345 346

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
347
	if (trans->trans_cfg->device_family < IWL_DEVICE_FAMILY_8000)
348 349
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
350 351
}

352 353 354 355 356
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

357 358 359 360
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
361
	if (WARN_ON_ONCE(trans->trans_cfg->gen2))
362 363
		return;

364
	for (txq_id = 0; txq_id < trans->trans_cfg->base_params->num_of_queues;
365
	     txq_id++) {
366
		struct iwl_txq *txq = trans->txqs.txq[txq_id];
367
		if (trans->trans_cfg->use_tfh)
368 369
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
370
					   txq->dma_addr);
371 372 373
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
374
					   txq->dma_addr >> 8);
375
		iwl_pcie_txq_unmap(trans, txq_id);
376 377
		txq->read_ptr = 0;
		txq->write_ptr = 0;
378 379 380 381 382 383
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

384 385 386 387 388 389
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
390 391
}

392 393 394 395 396 397
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ch, ret;
	u32 mask = 0;

398
	spin_lock_bh(&trans_pcie->irq_lock);
399

400
	if (!iwl_trans_grab_nic_access(trans))
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

416
	iwl_trans_release_nic_access(trans);
417 418

out:
419
	spin_unlock_bh(&trans_pcie->irq_lock);
420 421
}

422 423 424 425 426 427
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
428
	int txq_id;
429 430

	/* Turn off all Tx DMA fifos */
431
	iwl_scd_deactivate_fifos(trans);
432

433 434
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
435

436 437 438 439 440
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
441 442 443
	memset(trans->txqs.queue_stopped, 0,
	       sizeof(trans->txqs.queue_stopped));
	memset(trans->txqs.queue_used, 0, sizeof(trans->txqs.queue_used));
444 445

	/* This can happen: start_hw, stop_device */
446
	if (!trans_pcie->txq_memory)
447 448 449
		return 0;

	/* Unmap DMA from host system and free skb's */
450
	for (txq_id = 0; txq_id < trans->trans_cfg->base_params->num_of_queues;
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

467
	memset(trans->txqs.queue_used, 0, sizeof(trans->txqs.queue_used));
468

469
	/* Tx queues */
470
	if (trans_pcie->txq_memory) {
471
		for (txq_id = 0;
472
		     txq_id < trans->trans_cfg->base_params->num_of_queues;
473
		     txq_id++) {
474
			iwl_pcie_txq_free(trans, txq_id);
475
			trans->txqs.txq[txq_id] = NULL;
476
		}
477 478
	}

479 480
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
481 482 483

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

484
	iwl_pcie_free_dma_ptr(trans, &trans->txqs.scd_bc_tbls);
485 486 487 488 489 490 491 492 493 494 495
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
496
	u16 bc_tbls_size = trans->trans_cfg->base_params->num_of_queues;
497

498 499 500 501
	if (WARN_ON(trans->trans_cfg->device_family >= IWL_DEVICE_FAMILY_AX210))
		return -EINVAL;

	bc_tbls_size *= sizeof(struct iwlagn_scd_bc_tbl);
502 503 504

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
505
	if (WARN_ON(trans_pcie->txq_memory)) {
506 507 508 509
		ret = -EINVAL;
		goto error;
	}

510
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans->txqs.scd_bc_tbls,
511
				     bc_tbls_size);
512 513 514 515 516 517 518 519 520 521 522 523
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

524
	trans_pcie->txq_memory =
525
		kcalloc(trans->trans_cfg->base_params->num_of_queues,
526
			sizeof(struct iwl_txq), GFP_KERNEL);
527
	if (!trans_pcie->txq_memory) {
528
		IWL_ERR(trans, "Not enough memory for txq\n");
529
		ret = -ENOMEM;
530 531 532 533
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
534
	for (txq_id = 0; txq_id < trans->trans_cfg->base_params->num_of_queues;
535
	     txq_id++) {
536
		bool cmd_queue = (txq_id == trans->txqs.cmd.q_id);
537

538
		if (cmd_queue)
539
			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
540 541
					  trans->cfg->min_txq_size);
		else
542
			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
543
					  trans->cfg->min_256_ba_txq_size);
544
		trans->txqs.txq[txq_id] = &trans_pcie->txq_memory[txq_id];
545 546
		ret = iwl_txq_alloc(trans, trans->txqs.txq[txq_id], slots_num,
				    cmd_queue);
547 548 549 550
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
551
		trans->txqs.txq[txq_id]->id = txq_id;
552 553 554 555 556 557 558 559 560
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
561

562 563 564 565 566 567 568
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

569
	if (!trans_pcie->txq_memory) {
570 571 572 573 574 575
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

576
	spin_lock_bh(&trans_pcie->irq_lock);
577 578

	/* Turn off all Tx DMA fifos */
579
	iwl_scd_deactivate_fifos(trans);
580 581 582 583 584

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

585
	spin_unlock_bh(&trans_pcie->irq_lock);
586 587

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
588
	for (txq_id = 0; txq_id < trans->trans_cfg->base_params->num_of_queues;
589
	     txq_id++) {
590
		bool cmd_queue = (txq_id == trans->txqs.cmd.q_id);
591

592
		if (cmd_queue)
593
			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
594 595
					  trans->cfg->min_txq_size);
		else
596
			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
597
					  trans->cfg->min_256_ba_txq_size);
598 599
		ret = iwl_txq_init(trans, trans->txqs.txq[txq_id], slots_num,
				   cmd_queue);
600 601 602 603 604
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

605 606 607 608 609 610 611
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
612
				   trans->txqs.txq[txq_id]->dma_addr >> 8);
613
	}
614

615
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
616
	if (trans->trans_cfg->base_params->num_of_queues > 20)
617 618 619
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

620 621 622 623 624 625 626 627
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

628 629
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
630 631 632
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

633
	/* Make sure the NIC is still alive in the bus */
634 635
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
636

637 638 639
	if (!trans->trans_cfg->base_params->apmg_wake_up_wa)
		return 0;

640 641 642 643
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
644
	 * apmg_wake_up_wa set (see above.)
645
	 */
646
	if (!_iwl_trans_pcie_grab_nic_access(trans))
647
		return -EIO;
648

649 650 651 652 653 654
	/*
	 * In iwl_trans_grab_nic_access(), we've acquired the reg_lock.
	 * There, we also returned immediately if cmd_hold_nic_awake is
	 * already true, so it's OK to unconditionally set it to true.
	 */
	trans_pcie->cmd_hold_nic_awake = true;
655
	spin_unlock(&trans_pcie->reg_lock);
656 657

	return 0;
658 659
}

660 661 662 663 664 665 666
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
667
static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
668
{
669
	struct iwl_txq *txq = trans->txqs.txq[txq_id];
670
	int nfreed = 0;
671
	u16 r;
672

673
	lockdep_assert_held(&txq->lock);
674

675 676
	idx = iwl_txq_get_cmd_index(txq, idx);
	r = iwl_txq_get_cmd_index(txq, txq->read_ptr);
677

678
	if (idx >= trans->trans_cfg->base_params->max_tfd_queue_size ||
679
	    (!iwl_txq_used(txq, idx))) {
680
		WARN_ONCE(test_bit(txq_id, trans->txqs.queue_used),
S
Sara Sharon 已提交
681 682
			  "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, idx,
683
			  trans->trans_cfg->base_params->max_tfd_queue_size,
S
Sara Sharon 已提交
684
			  txq->write_ptr, txq->read_ptr);
685 686
		return;
	}
687

688 689 690
	for (idx = iwl_txq_inc_wrap(trans, idx); r != idx;
	     r = iwl_txq_inc_wrap(trans, r)) {
		txq->read_ptr = iwl_txq_inc_wrap(trans, txq->read_ptr);
691

692 693
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
694
				idx, txq->write_ptr, r);
L
Liad Kaufman 已提交
695
			iwl_force_nmi(trans);
696 697 698
		}
	}

699
	if (txq->read_ptr == txq->write_ptr)
700
		iwl_pcie_clear_cmd_in_flight(trans);
701

702
	iwl_txq_progress(txq);
703 704
}

705
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
706
				 u16 txq_id)
707
{
708
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
709 710 711 712 713 714
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

715
	tbl_dw_addr = trans_pcie->scd_base_addr +
716 717
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

718
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
719 720 721 722 723 724

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

725
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
726 727 728 729

	return 0;
}

730 731 732 733
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

734
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
735 736
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
737
{
738
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
739
	struct iwl_txq *txq = trans->txqs.txq[txq_id];
740
	int fifo = -1;
741
	bool scd_bug = false;
742

743
	if (test_and_set_bit(txq_id, trans->txqs.queue_used))
744
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
745

746 747
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

748 749
	if (cfg) {
		fifo = cfg->fifo;
750

751
		/* Disable the scheduler prior configuring the cmd queue */
752
		if (txq_id == trans->txqs.cmd.q_id &&
753
		    trans_pcie->scd_set_active)
754 755
			iwl_scd_enable_set_active(trans, 0);

756 757
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
758

759
		/* Set this queue as a chain-building queue unless it is CMD */
760
		if (txq_id != trans->txqs.cmd.q_id)
761
			iwl_scd_txq_set_chain(trans, txq_id);
762

763
		if (cfg->aggregate) {
764
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
765

766 767
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
768

769 770
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
771
			txq->ampdu = true;
772 773 774 775 776 777 778 779
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

780
			ssn = txq->read_ptr;
781
		}
782 783 784 785 786 787 788 789 790 791 792 793
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
794
		scd_bug = !trans->trans_cfg->mq_rx_supported &&
795 796 797 798
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
799
	}
800 801 802

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
803 804
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
805 806
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
807

808 809
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
810

811 812 813 814 815 816 817
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
818
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
819 820
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
821 822 823 824 825 826 827

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
828 829

		/* enable the scheduler for this queue (only) */
830
		if (txq_id == trans->txqs.cmd.q_id &&
831
		    trans_pcie->scd_set_active)
832
			iwl_scd_enable_set_active(trans, BIT(txq_id));
833 834 835 836 837 838 839 840

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
841
	}
842 843

	return scd_bug;
844 845
}

846 847 848
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
849
	struct iwl_txq *txq = trans->txqs.txq[txq_id];
850 851 852 853

	txq->ampdu = !shared_mode;
}

854 855
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
856
{
857
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
858 859 860
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
861

862 863
	trans->txqs.txq[txq_id]->frozen_expiry_remainder = 0;
	trans->txqs.txq[txq_id]->frozen = false;
864

865 866 867 868 869 870
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
871
	if (!test_and_clear_bit(txq_id, trans->txqs.queue_used)) {
872 873
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
874
		return;
875 876
	}

877 878
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
879

880 881 882
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
883

884
	iwl_pcie_txq_unmap(trans, txq_id);
885
	trans->txqs.txq[txq_id]->ampdu = false;
886

887
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
888 889
}

890 891
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

892
/*
893
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
894
 * @priv: device private data point
895
 * @cmd: a pointer to the ucode command structure
896
 *
897 898
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
899 900
 * command queue.
 */
901 902
int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
			  struct iwl_host_cmd *cmd)
903
{
904
	struct iwl_txq *txq = trans->txqs.txq[trans->txqs.cmd.q_id];
J
Johannes Berg 已提交
905 906
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
907
	void *dup_buf = NULL;
908
	dma_addr_t phys_addr;
909
	int idx;
910
	u16 copy_size, cmd_size, tb0_size;
911
	bool had_nocopy = false;
912
	u8 group_id = iwl_cmd_groupid(cmd->id);
913
	int i, ret;
914
	u32 cmd_pos;
915 916
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
917
	unsigned long flags;
918

919 920 921 922 923
	if (WARN(!trans->wide_cmd_header &&
		 group_id > IWL_ALWAYS_LONG_GROUP,
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

924 925 926 927 928 929 930
	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
931 932

	/* need one for the header if the first is NOCOPY */
933
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
934

935
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
936 937 938
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

939 940
		if (!cmd->len[i])
			continue;
941

942 943 944
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
945 946 947 948 949 950 951 952

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

953 954
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

972
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
973 974 975
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
976 977
		} else {
			/* NOCOPY must not be followed by normal! */
978 979 980 981
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
982
			copy_size += cmdlen[i];
983 984 985
		}
		cmd_size += cmd->len[i];
	}
986

987 988
	/*
	 * If any of the command structures end up being larger than
989 990 991
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
992
	 */
993 994
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
995 996
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
997 998 999
		idx = -EINVAL;
		goto free_dup_buf;
	}
1000

1001
	spin_lock_irqsave(&txq->lock, flags);
1002

1003
	if (iwl_txq_space(trans, txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1004
		spin_unlock_irqrestore(&txq->lock, flags);
1005

1006
		IWL_ERR(trans, "No space in command queue\n");
1007
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1008 1009
		idx = -ENOSPC;
		goto free_dup_buf;
1010 1011
	}

1012
	idx = iwl_txq_get_cmd_index(txq, txq->write_ptr);
1013 1014
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1015

1016
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1017 1018
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1019

1020
	/* set up the header */
1021 1022 1023 1024 1025 1026 1027 1028 1029
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
1030
			cpu_to_le16(QUEUE_TO_SEQ(trans->txqs.cmd.q_id) |
1031
						 INDEX_TO_SEQ(txq->write_ptr));
1032 1033 1034 1035 1036 1037

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
1038
			cpu_to_le16(QUEUE_TO_SEQ(trans->txqs.cmd.q_id) |
1039
						 INDEX_TO_SEQ(txq->write_ptr));
1040 1041 1042 1043 1044
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1045 1046

	/* and copy the data that needs to be copied */
1047
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1048
		int copy;
1049

1050
		if (!cmd->len[i])
1051
			continue;
1052 1053 1054

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1055
					   IWL_HCMD_DFL_DUP))) {
1056 1057 1058 1059 1060
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1061 1062 1063 1064
			continue;
		}

		/*
1065 1066
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1067 1068 1069 1070 1071 1072 1073 1074
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1075 1076
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1077 1078 1079 1080

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1081
		}
1082 1083
	}

J
Johannes Berg 已提交
1084
	IWL_DEBUG_HC(trans,
1085
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1086
		     iwl_get_cmd_string(trans, cmd->id),
1087 1088
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1089
		     cmd_size, txq->write_ptr, idx, trans->txqs.cmd.q_id);
1090

1091 1092 1093
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1094
	iwl_pcie_txq_build_tfd(trans, txq,
1095
			       iwl_txq_get_first_tb_dma(txq, idx),
1096
			       tb0_size, true);
1097 1098

	/* map first command fragment, if any remains */
1099
	if (copy_size > tb0_size) {
1100
		phys_addr = dma_map_single(trans->dev,
1101 1102
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1103 1104
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1105 1106
			iwl_txq_gen1_tfd_unmap(trans, out_meta, txq,
					       txq->write_ptr);
1107 1108 1109
			idx = -ENOMEM;
			goto out;
		}
1110

1111
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1112
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1113 1114
	}

1115
	/* map the remaining (adjusted) nocopy/dup fragments */
1116
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1117
		void *data = (void *)(uintptr_t)cmddata[i];
1118

1119
		if (!cmdlen[i])
1120
			continue;
1121 1122
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1123
			continue;
1124 1125
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
1126
		phys_addr = dma_map_single(trans->dev, data,
1127
					   cmdlen[i], DMA_TO_DEVICE);
1128
		if (dma_mapping_error(trans->dev, phys_addr)) {
1129 1130
			iwl_txq_gen1_tfd_unmap(trans, out_meta, txq,
					       txq->write_ptr);
1131 1132 1133 1134
			idx = -ENOMEM;
			goto out;
		}

1135
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1136
	}
R
Reinette Chatre 已提交
1137

1138
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1139
	out_meta->flags = cmd->flags;
1140
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1141
		kfree_sensitive(txq->entries[idx].free_buf);
1142
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1143

1144
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1145

1146
	/* start timer if queue currently empty */
1147
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1148
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1149

1150
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1151 1152
	if (ret < 0) {
		idx = ret;
1153
		goto out;
1154 1155
	}

1156
	/* Increment and update queue's write index */
1157
	txq->write_ptr = iwl_txq_inc_wrap(trans, txq->write_ptr);
1158
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1159

J
Johannes Berg 已提交
1160
 out:
1161
	spin_unlock_irqrestore(&txq->lock, flags);
1162 1163 1164
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1165
	return idx;
1166 1167
}

1168 1169
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1170 1171
 * @rxb: Rx buffer to reclaim
 */
1172
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1173
			    struct iwl_rx_cmd_buffer *rxb)
1174
{
Z
Zhu Yi 已提交
1175
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1176
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1177
	u8 group_id;
1178
	u32 cmd_id;
1179 1180 1181
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1182 1183
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1184
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1185
	struct iwl_txq *txq = trans->txqs.txq[trans->txqs.cmd.q_id];
1186 1187 1188 1189

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1190
	if (WARN(txq_id != trans->txqs.cmd.q_id,
1191
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1192
		 txq_id, trans->txqs.cmd.q_id, sequence, txq->read_ptr,
1193
		 txq->write_ptr)) {
1194
		iwl_print_hex_error(trans, pkt, 32);
1195
		return;
1196
	}
1197

1198
	spin_lock_bh(&txq->lock);
1199

1200
	cmd_index = iwl_txq_get_cmd_index(txq, index);
1201 1202
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1203
	group_id = cmd->hdr.group_id;
1204
	cmd_id = WIDE_ID(group_id, cmd->hdr.cmd);
1205

1206
	iwl_txq_gen1_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1207

1208
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1209
	if (meta->flags & CMD_WANT_SKB) {
1210
		struct page *p = rxb_steal_page(rxb);
1211 1212 1213

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1214
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1215
	}
1216

1217 1218 1219
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1220
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1221

J
Johannes Berg 已提交
1222
	if (!(meta->flags & CMD_ASYNC)) {
1223
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1224 1225
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1226
				 iwl_get_cmd_string(trans, cmd_id));
1227
		}
1228
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1229
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1230
			       iwl_get_cmd_string(trans, cmd_id));
1231
		wake_up(&trans->wait_command_queue);
1232
	}
1233

Z
Zhu Yi 已提交
1234
	meta->flags = 0;
1235

1236
	spin_unlock_bh(&txq->lock);
1237
}
1238

1239 1240
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
1241
			     struct iwl_cmd_meta *out_meta)
1242
{
1243
	u16 head_tb_len;
1244 1245 1246 1247 1248 1249
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
1250
	head_tb_len = skb_headlen(skb) - hdr_len;
1251

1252 1253 1254 1255 1256
	if (head_tb_len > 0) {
		dma_addr_t tb_phys = dma_map_single(trans->dev,
						    skb->data + hdr_len,
						    head_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
1257
			return -EINVAL;
1258 1259
		trace_iwlwifi_dev_tx_tb(trans->dev, skb, skb->data + hdr_len,
					tb_phys, head_tb_len);
1260
		iwl_pcie_txq_build_tfd(trans, txq, tb_phys, head_tb_len, false);
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

1275
		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
1276
			return -EINVAL;
1277 1278
		trace_iwlwifi_dev_tx_tb(trans->dev, skb, skb_frag_address(frag),
					tb_phys, skb_frag_size(frag));
1279 1280
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);
1281 1282
		if (tb_idx < 0)
			return tb_idx;
1283

1284
		out_meta->tbs |= BIT(tb_idx);
1285 1286 1287 1288 1289
	}

	return 0;
}

1290
#ifdef CONFIG_INET
1291 1292 1293
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
1294 1295
				   struct iwl_device_tx_cmd *dev_cmd,
				   u16 tb1_len)
1296
{
1297
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
1312
			     iwl_txq_get_tfd(trans, txq, txq->write_ptr),
1313
			     trans->txqs.tfd.size,
1314
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
1326
	hdr_page = get_page_hdr(trans, hdr_room, skb);
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
	if (!hdr_page)
		return -ENOMEM;

	start_hdr = hdr_page->pos;
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

1340 1341 1342 1343 1344 1345 1346
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

1347 1348 1349 1350 1351 1352 1353 1354
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
E
Emmanuel Grumbach 已提交
1355
		u8 *subf_hdrs_start = hdr_page->pos;
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
1383
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys)))
1384
			return -EINVAL;
1385 1386
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
1387
		trace_iwlwifi_dev_tx_tb(trans->dev, skb, start_hdr,
1388
					hdr_tb_phys, hdr_tb_len);
1389 1390
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
1403
			if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
1404
				return -EINVAL;
1405 1406 1407

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
1408
			trace_iwlwifi_dev_tx_tb(trans->dev, skb, tso.data,
1409
						tb_phys, size);
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
1425 1426
				   struct iwl_device_tx_cmd *dev_cmd,
				   u16 tb1_len)
1427 1428 1429 1430 1431 1432 1433 1434
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

1435
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1436
		      struct iwl_device_tx_cmd *dev_cmd, int txq_id)
1437
{
J
Johannes Berg 已提交
1438
	struct ieee80211_hdr *hdr;
1439 1440 1441
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
1442 1443
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
1444
	void *tfd;
1445
	u16 len, tb1_len;
1446
	bool wait_write_ptr;
J
Johannes Berg 已提交
1447 1448
	__le16 fc;
	u8 hdr_len;
1449
	u16 wifi_seq;
1450
	bool amsdu;
1451

1452
	txq = trans->txqs.txq[txq_id];
1453

1454
	if (WARN_ONCE(!test_bit(txq_id, trans->txqs.queue_used),
1455
		      "TX on unused queue %d\n", txq_id))
1456
		return -EINVAL;
1457

J
Johannes Berg 已提交
1458
	if (skb_is_nonlinear(skb) &&
1459
	    skb_shinfo(skb)->nr_frags > IWL_TRANS_MAX_FRAGS(trans) &&
J
Johannes Berg 已提交
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

1470
	spin_lock(&txq->lock);
1471

1472 1473
	if (iwl_txq_space(trans, txq) < txq->high_mark) {
		iwl_txq_stop(trans, txq);
1474 1475

		/* don't put the packet on the ring, if there is no room */
1476
		if (unlikely(iwl_txq_space(trans, txq) < 3)) {
1477
			struct iwl_device_tx_cmd **dev_cmd_ptr;
1478 1479

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
1480
					       trans->txqs.dev_cmd_offs);
1481

1482
			*dev_cmd_ptr = dev_cmd;
1483 1484 1485 1486 1487 1488 1489
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

1490 1491 1492 1493 1494
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
1495
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1496
	WARN_ONCE(txq->ampdu &&
1497
		  (wifi_seq & 0xff) != txq->write_ptr,
1498
		  "Q: %d WiFi Seq %d tfdNum %d",
1499
		  txq_id, wifi_seq, txq->write_ptr);
1500 1501

	/* Set up driver data for this TFD */
1502 1503
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
1504 1505 1506

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1507
			    INDEX_TO_SEQ(txq->write_ptr)));
1508

1509
	tb0_phys = iwl_txq_get_first_tb_dma(txq, txq->write_ptr);
1510 1511 1512 1513 1514 1515
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1516
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
1517
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
1518
	out_meta->flags = 0;
1519

1520
	/*
1521 1522 1523 1524
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
1525
	 */
1526
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
1527
	      hdr_len - IWL_FIRST_TB_SIZE;
1528 1529 1530 1531
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
E
Emmanuel Grumbach 已提交
1532
	if (!amsdu) {
1533 1534 1535
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
J
Johannes Berg 已提交
1536
			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
1537 1538 1539
	} else {
		tb1_len = len;
	}
1540

1541 1542 1543 1544
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
1545
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
1546
			       IWL_FIRST_TB_SIZE, true);
1547

1548
	/* there must be data left over for TB1 or this code must be changed */
1549
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
1550 1551

	/* map the data for TB1 */
1552
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
1553 1554 1555
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
1556
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
1557

1558
	trace_iwlwifi_dev_tx(trans->dev, skb,
1559
			     iwl_txq_get_tfd(trans, txq, txq->write_ptr),
1560
			     trans->txqs.tfd.size,
1561 1562 1563
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
			     hdr_len);

1564 1565 1566 1567 1568 1569 1570
	/*
	 * If gso_size wasn't set, don't give the frame "amsdu treatment"
	 * (adding subframes, etc.).
	 * This can happen in some testing flows when the amsdu was already
	 * pre-built, and we just need to send the resulting skb.
	 */
	if (amsdu && skb_shinfo(skb)->gso_size) {
1571 1572 1573 1574
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
1575
	} else {
1576 1577
		struct sk_buff *frag;

1578 1579 1580 1581
		if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
					       out_meta)))
			goto out_err;

1582 1583 1584 1585 1586
		skb_walk_frags(skb, frag) {
			if (unlikely(iwl_fill_data_tbs(trans, frag, txq, 0,
						       out_meta)))
				goto out_err;
		}
1587
	}
J
Johannes Berg 已提交
1588

1589
	/* building the A-MSDU might have changed this data, so memcpy it now */
1590
	memcpy(&txq->first_tb_bufs[txq->write_ptr], dev_cmd, IWL_FIRST_TB_SIZE);
1591

1592
	tfd = iwl_txq_get_tfd(trans, txq, txq->write_ptr);
1593
	/* Set up entry for this TFD in Tx byte-count array */
1594 1595 1596
	iwl_txq_gen1_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_txq_gen1_tfd_get_num_tbs(trans,
								      tfd));
1597

1598
	wait_write_ptr = ieee80211_has_morefrags(fc);
1599

1600
	/* start timer if queue currently empty */
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout) {
		/*
		 * If the TXQ is active, then set the timer, if not,
		 * set the timer in remainder so that the timer will
		 * be armed with the right value when the station will
		 * wake up.
		 */
		if (!txq->frozen)
			mod_timer(&txq->stuck_timer,
				  jiffies + txq->wd_timeout);
		else
			txq->frozen_expiry_remainder = txq->wd_timeout;
1613
	}
1614 1615

	/* Tell device the write index *just past* this latest filled TFD */
1616
	txq->write_ptr = iwl_txq_inc_wrap(trans, txq->write_ptr);
1617 1618
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
1619 1620 1621

	/*
	 * At this point the frame is "transmitted" successfully
1622
	 * and we will get a TX status notification eventually.
1623 1624 1625 1626
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
1627
	iwl_txq_gen1_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
1628 1629
	spin_unlock(&txq->lock);
	return -1;
1630
}