mce.c 58.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
46
#include <asm/traps.h>
A
Andy Lutomirski 已提交
47
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
48 49
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
50

51
#include "mce-internal.h"
52

53
static DEFINE_MUTEX(mce_chrdev_read_mutex);
54

55
#define rcu_dereference_check_mce(p) \
56 57 58 59 60 61
({ \
	rcu_lockdep_assert(rcu_read_lock_sched_held() || \
			   lockdep_is_held(&mce_chrdev_read_mutex), \
			   "suspicious rcu_dereference_check_mce() usage"); \
	smp_load_acquire(&(p)); \
})
62

63 64 65
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

66
#define SPINUNIT		100	/* 100ns */
67

68 69
DEFINE_PER_CPU(unsigned, mce_exception_count);

70
struct mce_bank *mce_banks __read_mostly;
71
struct mce_vendor_flags mce_flags __read_mostly;
72

73
struct mca_config mca_cfg __read_mostly = {
74
	.bootlog  = -1,
75 76 77 78 79 80 81
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
82 83
	.tolerant = 1,
	.monarch_timeout = -1
84 85
};

86 87 88 89
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
90

91 92
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

93 94 95
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

96 97 98 99
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
100 101 102 103
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

104 105 106 107 108 109 110 111 112
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

113 114
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
115

116
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);
117
static int mce_usable_address(struct mce *m);
118

119 120 121 122
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
123
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
124

125 126 127 128
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
129
	m->cpu = m->extcpu = smp_processor_id();
130
	rdtscll(m->tsc);
131 132 133 134 135 136 137
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
138 139
}

140 141 142
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
143 144 145 146 147 148
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

149
static struct mce_log mcelog = {
150 151 152
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
153
};
L
Linus Torvalds 已提交
154 155 156 157

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
158

159 160 161
	/* Emit the trace record: */
	trace_mce_record(mce);

162 163
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
164

L
Linus Torvalds 已提交
165
	mce->finished = 0;
M
Mike Waychison 已提交
166
	wmb();
L
Linus Torvalds 已提交
167
	for (;;) {
168
		entry = rcu_dereference_check_mce(mcelog.next);
169
		for (;;) {
170

I
Ingo Molnar 已提交
171 172 173 174 175
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
176
			if (entry >= MCE_LOG_LEN) {
177 178
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
179 180
				return;
			}
I
Ingo Molnar 已提交
181
			/* Old left over entry. Skip: */
182 183 184 185
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
186
			break;
L
Linus Torvalds 已提交
187 188 189 190 191 192 193
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
194
	wmb();
L
Linus Torvalds 已提交
195
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
196
	wmb();
L
Linus Torvalds 已提交
197

198
	mce->finished = 1;
199
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
200 201
}

202
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
203

204
void mce_register_decode_chain(struct notifier_block *nb)
205
{
206 207 208 209
	/* Ensure SRAO notifier has the highest priority in the decode chain. */
	if (nb != &mce_srao_nb && nb->priority == INT_MAX)
		nb->priority -= 1;

210 211 212 213 214 215 216 217 218 219
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
220
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
221
{
222 223
	int ret = 0;

H
Huang Ying 已提交
224
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
225
	       m->extcpu, m->mcgstatus, m->bank, m->status);
226

227
	if (m->ip) {
H
Huang Ying 已提交
228
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
229 230 231
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
232
		if (m->cs == __KERNEL_CS)
233
			print_symbol("{%s}", m->ip);
234
		pr_cont("\n");
L
Linus Torvalds 已提交
235
	}
236

H
Huang Ying 已提交
237
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
238
	if (m->addr)
239
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
240
	if (m->misc)
241
		pr_cont("MISC %llx ", m->misc);
242

243
	pr_cont("\n");
244 245 246 247
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
248
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
249 250
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
251 252 253

	/*
	 * Print out human-readable details about the MCE error,
254
	 * (if the CPU has an implementation for that)
255
	 */
256 257 258 259 260
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
261 262
}

263 264
#define PANIC_TIMEOUT 5 /* 5 seconds */

265
static atomic_t mce_panicked;
266

267
static int fake_panic;
268
static atomic_t mce_fake_panicked;
269

270 271 272 273
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
274

275 276 277 278
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
279
	if (panic_timeout == 0)
280
		panic_timeout = mca_cfg.panic_timeout;
281 282 283
	panic("Panicing machine check CPU died");
}

284
static void mce_panic(const char *msg, struct mce *final, char *exp)
285
{
286
	int i, apei_err = 0;
287

288 289 290 291
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
292
		if (atomic_inc_return(&mce_panicked) > 1)
293 294
			wait_for_panic();
		barrier();
295

296 297 298 299
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
300
		if (atomic_inc_return(&mce_fake_panicked) > 1)
301 302
			return;
	}
303
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
304
	for (i = 0; i < MCE_LOG_LEN; i++) {
305
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
306 307
		if (!(m->status & MCI_STATUS_VAL))
			continue;
308
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
309
			print_mce(m);
310 311 312
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
313 314 315 316 317
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
318
			continue;
H
Hidetoshi Seto 已提交
319 320
		if (!(m->status & MCI_STATUS_UC))
			continue;
321
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
322
			print_mce(m);
323 324 325
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
326
	}
327
	if (final) {
H
Hidetoshi Seto 已提交
328
		print_mce(final);
329 330 331
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
332
	if (cpu_missing)
H
Huang Ying 已提交
333
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
334
	if (exp)
H
Huang Ying 已提交
335
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
336 337
	if (!fake_panic) {
		if (panic_timeout == 0)
338
			panic_timeout = mca_cfg.panic_timeout;
339 340
		panic(msg);
	} else
H
Huang Ying 已提交
341
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
342
}
L
Linus Torvalds 已提交
343

344 345 346 347
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
348
	unsigned bank = __this_cpu_read(injectm.bank);
349

350
	if (msr == mca_cfg.rip_msr)
351
		return offsetof(struct mce, ip);
352
	if (msr == MSR_IA32_MCx_STATUS(bank))
353
		return offsetof(struct mce, status);
354
	if (msr == MSR_IA32_MCx_ADDR(bank))
355
		return offsetof(struct mce, addr);
356
	if (msr == MSR_IA32_MCx_MISC(bank))
357 358 359 360 361 362
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

363 364 365 366
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
367

T
Tejun Heo 已提交
368
	if (__this_cpu_read(injectm.finished)) {
369
		int offset = msr_to_offset(msr);
370

371 372
		if (offset < 0)
			return 0;
373
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
374
	}
375 376 377 378 379 380 381 382 383 384 385

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

386 387 388 389 390
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
391
	if (__this_cpu_read(injectm.finished)) {
392
		int offset = msr_to_offset(msr);
393

394
		if (offset >= 0)
395
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
396 397
		return;
	}
398 399 400
	wrmsrl(msr, v);
}

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
419 420 421 422 423 424 425 426

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
427 428
		}
		/* Use accurate RIP reporting if available. */
429 430
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
431 432 433
	}
}

A
Andi Kleen 已提交
434
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
435
{
436
	if (mca_cfg.disabled)
437
		return 0;
438
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
439 440
}

441 442
static void mce_schedule_work(void)
{
443
	if (!mce_gen_pool_empty() && keventd_up())
444
		schedule_work(&mce_work);
445 446
}

447
static void mce_irq_work_cb(struct irq_work *entry)
448
{
449
	mce_notify_irq();
450
	mce_schedule_work();
451 452 453 454 455
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
456
		mce_notify_irq();
457 458 459 460 461 462 463
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
464 465 466
		return;
	}

467
	irq_work_queue(&mce_irq_work);
468 469
}

470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

	if (mce->usable_addr && (mce->severity == MCE_AO_SEVERITY)) {
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
}
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
	.priority = INT_MAX,
};

491 492 493 494 495 496 497 498 499 500 501 502 503
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
504
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
505 506 507 508 509 510 511
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/*
		 * coming soon
		 */
		return false;
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

543 544
DEFINE_PER_CPU(unsigned, mce_poll_count);

545
/*
546 547 548 549
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
550 551 552 553 554 555 556 557 558
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
559
 */
560
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
561
{
562
	bool error_logged = false;
563
	struct mce m;
564
	int severity;
565 566
	int i;

567
	this_cpu_inc(mce_poll_count);
568

569
	mce_gather_info(&m, NULL);
570

571
	for (i = 0; i < mca_cfg.banks; i++) {
572
		if (!mce_banks[i].ctl || !test_bit(i, *b))
573 574 575 576 577 578 579 580
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
581
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
582 583 584
		if (!(m.status & MCI_STATUS_VAL))
			continue;

585

586
		/*
A
Andi Kleen 已提交
587 588
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
589 590 591
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
592
		if (!(flags & MCP_UC) &&
593
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
594 595
			continue;

596
		mce_read_aux(&m, i);
597 598 599

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
600 601 602 603 604 605 606 607 608

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

		/*
		 * In the cases where we don't have a valid address after all,
		 * do not add it into the ring buffer.
		 */
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m)) {
			if (m.status & MCI_STATUS_ADDRV) {
609 610 611 612 613
				m.severity = severity;
				m.usable_addr = mce_usable_address(&m);

				if (!mce_gen_pool_add(&m))
					mce_schedule_work();
614 615 616
			}
		}

617 618 619 620
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
621 622
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce) {
			error_logged = true;
A
Andi Kleen 已提交
623
			mce_log(&m);
624
		}
625 626 627 628

		/*
		 * Clear state for this bank.
		 */
629
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
630 631 632 633 634 635
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
636 637

	sync_core();
638 639

	return error_logged;
640
}
641
EXPORT_SYMBOL_GPL(machine_check_poll);
642

643 644 645 646
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
647 648
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
649
{
650
	int i, ret = 0;
651
	char *tmp;
652

653
	for (i = 0; i < mca_cfg.banks; i++) {
654
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
655
		if (m->status & MCI_STATUS_VAL) {
656
			__set_bit(i, validp);
657 658 659
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
660 661 662

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
663
			ret = 1;
664
		}
665
	}
666
	return ret;
667 668
}

669 670 671 672 673 674 675 676 677 678 679 680 681 682
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
683
static int mce_timed_out(u64 *t, const char *msg)
684 685 686 687 688 689 690 691
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
692
	if (atomic_read(&mce_panicked))
693
		wait_for_panic();
694
	if (!mca_cfg.monarch_timeout)
695 696
		goto out;
	if ((s64)*t < SPINUNIT) {
697
		if (mca_cfg.tolerant <= 1)
698
			mce_panic(msg, NULL, NULL);
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
720
 * Also this detects the case of a machine check event coming from outer
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
746 747
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
748
					    &nmsg, true);
749 750 751 752 753 754 755 756 757 758 759 760
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
761
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
762
		mce_panic("Fatal machine check", m, msg);
763 764 765 766 767 768 769 770 771 772 773

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
774
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
775
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
794
static int mce_start(int *no_way_out)
795
{
H
Hidetoshi Seto 已提交
796
	int order;
797
	int cpus = num_online_cpus();
798
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
799

H
Hidetoshi Seto 已提交
800 801
	if (!timeout)
		return -1;
802

H
Hidetoshi Seto 已提交
803
	atomic_add(*no_way_out, &global_nwo);
804 805 806 807
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
808
	order = atomic_inc_return(&mce_callin);
809 810 811 812 813

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
814 815
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
816
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
817
			return -1;
818 819 820 821
		}
		ndelay(SPINUNIT);
	}

822 823 824 825
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
826

H
Hidetoshi Seto 已提交
827 828 829 830
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
831
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
832 833 834 835 836 837 838 839
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
840 841
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
842 843 844 845 846
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
847 848 849
	}

	/*
H
Hidetoshi Seto 已提交
850
	 * Cache the global no_way_out state.
851
	 */
H
Hidetoshi Seto 已提交
852 853 854
	*no_way_out = atomic_read(&global_nwo);

	return order;
855 856 857 858 859 860 861 862 863
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
864
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
885 886
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
887 888 889 890 891 892 893 894 895 896 897 898
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
899 900
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

926 927 928 929
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
930
 * parser). So only support physical addresses up to page granuality for now.
931 932 933 934 935
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
936
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
937
		return 0;
938
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
939 940 941 942
		return 0;
	return 1;
}

943 944 945 946
static void mce_clear_state(unsigned long *toclear)
{
	int i;

947
	for (i = 0; i < mca_cfg.banks; i++) {
948
		if (test_bit(i, toclear))
949
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
950 951 952
	}
}

953 954 955 956 957 958 959
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
960 961 962 963
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
964
 */
I
Ingo Molnar 已提交
965
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
966
{
967
	struct mca_config *cfg = &mca_cfg;
968
	struct mce m, *final;
969
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
970
	int i;
971 972 973 974 975 976
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
977
	int order;
978 979
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
980
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
981 982 983 984 985 986 987
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
988
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
989
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
990
	char *msg = "Unknown";
991 992
	u64 recover_paddr = ~0ull;
	int flags = MF_ACTION_REQUIRED;
A
Ashok Raj 已提交
993
	int lmce = 0;
L
Linus Torvalds 已提交
994

995 996
	prev_state = ist_enter(regs);

997
	this_cpu_inc(mce_exception_count);
998

999
	if (!cfg->banks)
1000
		goto out;
L
Linus Torvalds 已提交
1001

1002
	mce_gather_info(&m, regs);
1003

1004
	final = this_cpu_ptr(&mces_seen);
1005 1006
	*final = m;

1007
	memset(valid_banks, 0, sizeof(valid_banks));
1008
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1009

L
Linus Torvalds 已提交
1010 1011
	barrier();

A
Andi Kleen 已提交
1012
	/*
1013 1014 1015
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1016 1017 1018 1019
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1020
	/*
A
Ashok Raj 已提交
1021
	 * Check if this MCE is signaled to only this logical processor
1022
	 */
A
Ashok Raj 已提交
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	if (m.mcgstatus & MCG_STATUS_LMCES)
		lmce = 1;
	else {
		/*
		 * Go through all the banks in exclusion of the other CPUs.
		 * This way we don't report duplicated events on shared banks
		 * because the first one to see it will clear it.
		 * If this is a Local MCE, then no need to perform rendezvous.
		 */
		order = mce_start(&no_way_out);
	}

1035
	for (i = 0; i < cfg->banks; i++) {
1036
		__clear_bit(i, toclear);
1037 1038
		if (!test_bit(i, valid_banks))
			continue;
1039
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1040
			continue;
1041 1042

		m.misc = 0;
L
Linus Torvalds 已提交
1043 1044 1045
		m.addr = 0;
		m.bank = i;

1046
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1047 1048 1049
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1050
		/*
A
Andi Kleen 已提交
1051 1052
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1053
		 */
1054
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1055
			!no_way_out)
1056 1057 1058 1059 1060
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1061
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1062

1063
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1064

A
Andi Kleen 已提交
1065
		/*
1066 1067
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1068
		 */
1069 1070
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1071 1072 1073
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1074 1075 1076 1077 1078
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1079 1080
		}

1081
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1082

1083 1084 1085
		/* assuming valid severity level != 0 */
		m.severity = severity;
		m.usable_addr = mce_usable_address(&m);
1086

1087
		mce_log(&m);
L
Linus Torvalds 已提交
1088

1089 1090 1091
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1092 1093 1094
		}
	}

1095 1096 1097
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1098 1099 1100
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1101
	/*
1102 1103
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1104
	 */
A
Ashok Raj 已提交
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1117 1118

	/*
1119 1120 1121 1122
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1123
	 */
1124
	if (cfg->tolerant < 3) {
1125 1126 1127
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
1128 1129 1130
			recover_paddr = m.addr;
			if (!(m.mcgstatus & MCG_STATUS_RIPV))
				flags |= MF_MUST_KILL;
1131 1132 1133 1134
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1135

1136 1137
	if (worst > 0)
		mce_report_event(regs);
1138
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1139
out:
1140
	sync_core();
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160

	if (recover_paddr == ~0ull)
		goto done;

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 recover_paddr);
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
	ist_begin_non_atomic(regs);
	local_irq_enable();
	if (memory_failure(recover_paddr >> PAGE_SHIFT, MCE_VECTOR, flags) < 0) {
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	local_irq_disable();
	ist_end_non_atomic();
done:
1161
	ist_exit(regs, prev_state);
L
Linus Torvalds 已提交
1162
}
1163
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1164

1165 1166
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1167
{
1168 1169
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1170 1171 1172
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1173 1174

	return 0;
1175
}
1176
#endif
1177

1178 1179 1180
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
1181
 * placed into the genpool).
1182
 */
1183 1184
static void mce_process_work(struct work_struct *dummy)
{
1185
	mce_gen_pool_process();
1186 1187
}

1188 1189 1190
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1191
 * @cpu: The CPU on which the event occurred.
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1202
void mce_log_therm_throt_event(__u64 status)
1203 1204 1205
{
	struct mce m;

1206
	mce_setup(&m);
1207 1208 1209 1210 1211 1212
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1213
/*
1214 1215 1216
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1217
 */
1218
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1219

T
Thomas Gleixner 已提交
1220
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1221
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1222

C
Chen Gong 已提交
1223 1224 1225 1226 1227
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1228
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1229

1230
static void __restart_timer(struct timer_list *t, unsigned long interval)
1231
{
1232 1233
	unsigned long when = jiffies + interval;
	unsigned long flags;
1234

1235
	local_irq_save(flags);
1236

1237 1238 1239 1240 1241 1242 1243 1244 1245
	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}

	local_irq_restore(flags);
1246 1247
}

T
Thomas Gleixner 已提交
1248
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1249
{
1250
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1251
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1252
	unsigned long iv;
1253

1254 1255 1256
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1257

1258
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1259 1260 1261 1262 1263 1264
		machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_poll_banks));

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1265
	}
L
Linus Torvalds 已提交
1266 1267

	/*
1268 1269
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1270
	 */
1271
	if (mce_notify_irq())
1272
		iv = max(iv / 2, (unsigned long) HZ/100);
1273
	else
T
Thomas Gleixner 已提交
1274
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1275 1276

done:
T
Thomas Gleixner 已提交
1277
	__this_cpu_write(mce_next_interval, iv);
1278
	__restart_timer(t, iv);
C
Chen Gong 已提交
1279
}
1280

C
Chen Gong 已提交
1281 1282 1283 1284 1285
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1286
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1287 1288
	unsigned long iv = __this_cpu_read(mce_next_interval);

1289 1290
	__restart_timer(t, interval);

C
Chen Gong 已提交
1291 1292
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1293 1294
}

1295 1296 1297 1298 1299 1300 1301 1302 1303
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1304 1305
static void mce_do_trigger(struct work_struct *work)
{
1306
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1307 1308 1309 1310
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1311
/*
1312 1313 1314
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1315
 */
1316
int mce_notify_irq(void)
1317
{
1318 1319 1320
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1321
	if (test_and_clear_bit(0, &mce_need_notify)) {
1322 1323
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1324

1325
		if (mce_helper[0])
1326
			schedule_work(&mce_trigger_work);
1327

1328
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1329
			pr_info(HW_ERR "Machine check events logged\n");
1330 1331

		return 1;
L
Linus Torvalds 已提交
1332
	}
1333 1334
	return 0;
}
1335
EXPORT_SYMBOL_GPL(mce_notify_irq);
1336

1337
static int __mcheck_cpu_mce_banks_init(void)
1338 1339
{
	int i;
1340
	u8 num_banks = mca_cfg.banks;
1341

1342
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1343 1344
	if (!mce_banks)
		return -ENOMEM;
1345 1346

	for (i = 0; i < num_banks; i++) {
1347
		struct mce_bank *b = &mce_banks[i];
1348

1349 1350 1351 1352 1353 1354
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1355
/*
L
Linus Torvalds 已提交
1356 1357
 * Initialize Machine Checks for a CPU.
 */
1358
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1359
{
1360
	unsigned b;
I
Ingo Molnar 已提交
1361
	u64 cap;
L
Linus Torvalds 已提交
1362 1363

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1364 1365

	b = cap & MCG_BANKCNT_MASK;
1366
	if (!mca_cfg.banks)
1367
		pr_info("CPU supports %d MCE banks\n", b);
1368

1369
	if (b > MAX_NR_BANKS) {
1370
		pr_warn("Using only %u machine check banks out of %u\n",
1371 1372 1373 1374 1375
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1376 1377 1378
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1379
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1380
		int err = __mcheck_cpu_mce_banks_init();
1381

1382 1383
		if (err)
			return err;
L
Linus Torvalds 已提交
1384
	}
1385

1386
	/* Use accurate RIP reporting if available. */
1387
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1388
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1389

A
Andi Kleen 已提交
1390
	if (cap & MCG_SER_P)
1391
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1392

1393 1394 1395
	return 0;
}

1396
static void __mcheck_cpu_init_generic(void)
1397
{
1398
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1399
	mce_banks_t all_banks;
1400 1401 1402
	u64 cap;
	int i;

1403 1404 1405
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1406 1407 1408
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1409
	bitmap_fill(all_banks, MAX_NR_BANKS);
1410
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1411

A
Andy Lutomirski 已提交
1412
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1413

1414
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1415 1416 1417
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1418
	for (i = 0; i < mca_cfg.banks; i++) {
1419
		struct mce_bank *b = &mce_banks[i];
1420

1421
		if (!b->init)
1422
			continue;
1423 1424
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1425
	}
L
Linus Torvalds 已提交
1426 1427
}

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1456
/* Add per CPU specific workarounds here */
1457
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1458
{
1459 1460
	struct mca_config *cfg = &mca_cfg;

1461
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1462
		pr_info("unknown CPU type - not enabling MCE support\n");
1463 1464 1465
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1466
	/* This should be disabled by the BIOS, but isn't always */
1467
	if (c->x86_vendor == X86_VENDOR_AMD) {
1468
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1469 1470 1471 1472 1473
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1474
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1475
		}
1476
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1477 1478 1479 1480
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1481
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1482
		}
1483 1484 1485 1486
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1487
		if (c->x86 == 6 && cfg->banks > 0)
1488
			mce_banks[0].ctl = 0;
1489

1490 1491 1492 1493 1494 1495 1496
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1507 1508
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1509
			};
1510

1511
			rdmsrl(MSR_K7_HWCR, hwcr);
1512

1513 1514
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1515

1516 1517
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1518

1519 1520 1521
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1522

1523 1524 1525 1526
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1527
	}
1528

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1539
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1540
			mce_banks[0].init = 0;
1541 1542 1543 1544 1545 1546

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1547 1548
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1549

1550 1551 1552 1553
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1554 1555
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1556 1557 1558

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1559
	}
1560 1561 1562
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1563
		cfg->panic_timeout = 30;
1564 1565

	return 0;
1566
}
L
Linus Torvalds 已提交
1567

1568
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1569 1570
{
	if (c->x86 != 5)
1571 1572
		return 0;

1573 1574
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1575
		intel_p5_mcheck_init(c);
1576
		return 1;
1577 1578 1579
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1580
		return 1;
1581 1582
		break;
	}
1583 1584

	return 0;
1585 1586
}

1587
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1588 1589 1590 1591
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1592
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1593
		break;
1594 1595 1596 1597

	case X86_VENDOR_AMD: {
		u32 ebx = cpuid_ebx(0x80000007);

1598
		mce_amd_feature_init(c);
1599 1600
		mce_flags.overflow_recov = !!(ebx & BIT(0));
		mce_flags.succor	 = !!(ebx & BIT(1));
1601
		break;
1602 1603
		}

L
Linus Torvalds 已提交
1604 1605 1606 1607 1608
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1609
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1610
{
1611
	unsigned long iv = check_interval * HZ;
1612

1613
	if (mca_cfg.ignore_ce || !iv)
1614 1615
		return;

1616 1617
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1618
	t->expires = round_jiffies(jiffies + iv);
1619
	add_timer_on(t, cpu);
1620 1621
}

T
Thomas Gleixner 已提交
1622 1623
static void __mcheck_cpu_init_timer(void)
{
1624
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1625 1626 1627 1628 1629 1630
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1631 1632 1633
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1634
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1635 1636 1637 1638 1639 1640 1641
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1642
/*
L
Linus Torvalds 已提交
1643
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1644
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1645
 */
1646
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1647
{
1648
	if (mca_cfg.disabled)
1649 1650
		return;

1651 1652
	if (__mcheck_cpu_ancient_init(c))
		return;
1653

1654
	if (!mce_available(c))
L
Linus Torvalds 已提交
1655 1656
		return;

1657
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1658
		mca_cfg.disabled = true;
1659 1660 1661
		return;
	}

1662 1663 1664 1665 1666 1667
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1668 1669
	machine_check_vector = do_machine_check;

1670 1671 1672
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
L
Linus Torvalds 已提交
1673 1674 1675
}

/*
1676
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1677 1678
 */

1679 1680 1681
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1682

1683
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1684
{
1685
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1686

1687 1688 1689
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1690

T
Tim Hockin 已提交
1691 1692 1693 1694
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1695 1696
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1697

1698
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1699

1700
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1701 1702
}

1703
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1704
{
1705
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1706

1707 1708
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1709

1710
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1711 1712 1713 1714

	return 0;
}

1715 1716
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1717
	unsigned long *cpu_tsc = (unsigned long *)data;
1718

L
Linus Torvalds 已提交
1719
	rdtscll(cpu_tsc[smp_processor_id()]);
1720
}
L
Linus Torvalds 已提交
1721

1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1738 1739 1740 1741 1742 1743
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1765 1766
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1767
{
I
Ingo Molnar 已提交
1768
	char __user *buf = ubuf;
1769
	unsigned long *cpu_tsc;
1770
	unsigned prev, next;
L
Linus Torvalds 已提交
1771 1772
	int i, err;

1773
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1774 1775 1776
	if (!cpu_tsc)
		return -ENOMEM;

1777
	mutex_lock(&mce_chrdev_read_mutex);
1778 1779 1780 1781 1782 1783 1784

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1785
	next = rcu_dereference_check_mce(mcelog.next);
L
Linus Torvalds 已提交
1786 1787

	/* Only supports full reads right now */
1788 1789 1790
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1791 1792

	err = 0;
1793 1794 1795 1796
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1797
			struct mce *m = &mcelog.entry[i];
1798

H
Hidetoshi Seto 已提交
1799
			while (!m->finished) {
1800
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1801
					memset(m, 0, sizeof(*m));
1802 1803 1804
					goto timeout;
				}
				cpu_relax();
1805
			}
1806
			smp_rmb();
H
Hidetoshi Seto 已提交
1807 1808
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1809 1810
timeout:
			;
1811
		}
L
Linus Torvalds 已提交
1812

1813 1814 1815 1816 1817
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1818

1819
	synchronize_sched();
L
Linus Torvalds 已提交
1820

1821 1822 1823 1824
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1825
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1826

1827
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1828 1829 1830 1831
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1832
			smp_rmb();
H
Hidetoshi Seto 已提交
1833 1834
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1835
		}
1836
	}
1837 1838 1839 1840 1841

	if (err)
		err = -EFAULT;

out:
1842
	mutex_unlock(&mce_chrdev_read_mutex);
1843
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1844

1845
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1846 1847
}

1848
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1849
{
1850
	poll_wait(file, &mce_chrdev_wait, wait);
1851
	if (READ_ONCE(mcelog.next))
1852
		return POLLIN | POLLRDNORM;
1853 1854
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1855 1856 1857
	return 0;
}

1858 1859
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1860 1861
{
	int __user *p = (int __user *)arg;
1862

L
Linus Torvalds 已提交
1863
	if (!capable(CAP_SYS_ADMIN))
1864
		return -EPERM;
I
Ingo Molnar 已提交
1865

L
Linus Torvalds 已提交
1866
	switch (cmd) {
1867
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1868 1869
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1870
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1871 1872
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1873 1874

		do {
L
Linus Torvalds 已提交
1875
			flags = mcelog.flags;
1876
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1877

1878
		return put_user(flags, p);
L
Linus Torvalds 已提交
1879 1880
	}
	default:
1881 1882
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1883 1884
}

1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

1896 1897
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
1898 1899 1900 1901 1902 1903 1904 1905
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1906 1907 1908
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1909
	.write			= mce_chrdev_write,
1910 1911 1912
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1913 1914
};

1915
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1916 1917 1918 1919 1920
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

1921 1922 1923
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1924
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1940
/*
1941 1942
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1943
 * mce=no_lmce Disables LMCE
1944 1945
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1946 1947 1948
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1949 1950
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1951
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
1952
 */
L
Linus Torvalds 已提交
1953 1954
static int __init mcheck_enable(char *str)
{
1955 1956
	struct mca_config *cfg = &mca_cfg;

1957
	if (*str == 0) {
1958
		enable_p5_mce();
1959 1960
		return 1;
	}
1961 1962
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1963
	if (!strcmp(str, "off"))
1964
		cfg->disabled = true;
1965
	else if (!strcmp(str, "no_cmci"))
1966
		cfg->cmci_disabled = true;
1967 1968
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
1969
	else if (!strcmp(str, "dont_log_ce"))
1970
		cfg->dont_log_ce = true;
1971
	else if (!strcmp(str, "ignore_ce"))
1972
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1973
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1974
		cfg->bootlog = (str[0] == 'b');
1975
	else if (!strcmp(str, "bios_cmci_threshold"))
1976
		cfg->bios_cmci_threshold = true;
1977
	else if (isdigit(str[0])) {
1978
		if (get_option(&str, &cfg->tolerant) == 2)
1979
			get_option(&str, &(cfg->monarch_timeout));
1980
	} else {
1981
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1982 1983
		return 0;
	}
1984
	return 1;
L
Linus Torvalds 已提交
1985
}
1986
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1987

1988
int __init mcheck_init(void)
1989
{
1990
	mcheck_intel_therm_init();
1991
	mce_register_decode_chain(&mce_srao_nb);
1992
	mcheck_vendor_init_severity();
1993

1994 1995 1996
	INIT_WORK(&mce_work, mce_process_work);
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1997 1998 1999
	return 0;
}

2000
/*
2001
 * mce_syscore: PM support
2002
 */
L
Linus Torvalds 已提交
2003

2004 2005 2006 2007
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2008
static int mce_disable_error_reporting(void)
2009 2010 2011
{
	int i;

2012
	for (i = 0; i < mca_cfg.banks; i++) {
2013
		struct mce_bank *b = &mce_banks[i];
2014

2015
		if (b->init)
2016
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2017
	}
2018 2019 2020
	return 0;
}

2021
static int mce_syscore_suspend(void)
2022
{
2023
	return mce_disable_error_reporting();
2024 2025
}

2026
static void mce_syscore_shutdown(void)
2027
{
2028
	mce_disable_error_reporting();
2029 2030
}

I
Ingo Molnar 已提交
2031 2032 2033 2034 2035
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2036
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2037
{
2038
	__mcheck_cpu_init_generic();
2039
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2040 2041
}

2042
static struct syscore_ops mce_syscore_ops = {
2043 2044 2045
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2046 2047
};

2048
/*
2049
 * mce_device: Sysfs support
2050 2051
 */

2052 2053
static void mce_cpu_restart(void *data)
{
2054
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2055
		return;
2056 2057
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2058 2059
}

L
Linus Torvalds 已提交
2060
/* Reinit MCEs after user configuration changes */
2061 2062
static void mce_restart(void)
{
2063
	mce_timer_delete_all();
2064
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2065 2066
}

2067
/* Toggle features for corrected errors */
2068
static void mce_disable_cmci(void *data)
2069
{
2070
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2071 2072 2073 2074 2075 2076
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2077
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2078 2079 2080 2081
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2082
		__mcheck_cpu_init_timer();
2083 2084
}

2085
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2086
	.name		= "machinecheck",
2087
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2088 2089
};

2090
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2091 2092

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2093

2094
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2095 2096 2097
{
	return container_of(attr, struct mce_bank, attr);
}
2098

2099
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2100 2101
			 char *buf)
{
2102
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2103 2104
}

2105
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2106
			const char *buf, size_t size)
2107
{
H
Hidetoshi Seto 已提交
2108
	u64 new;
I
Ingo Molnar 已提交
2109

2110
	if (kstrtou64(buf, 0, &new) < 0)
2111
		return -EINVAL;
I
Ingo Molnar 已提交
2112

2113
	attr_to_bank(attr)->ctl = new;
2114
	mce_restart();
I
Ingo Molnar 已提交
2115

H
Hidetoshi Seto 已提交
2116
	return size;
2117
}
2118

I
Ingo Molnar 已提交
2119
static ssize_t
2120
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2121
{
2122
	strcpy(buf, mce_helper);
2123
	strcat(buf, "\n");
2124
	return strlen(mce_helper) + 1;
2125 2126
}

2127
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2128
				const char *buf, size_t siz)
2129 2130
{
	char *p;
I
Ingo Molnar 已提交
2131

2132 2133 2134
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2135

2136
	if (p)
I
Ingo Molnar 已提交
2137 2138
		*p = 0;

2139
	return strlen(mce_helper) + !!p;
2140 2141
}

2142 2143
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2144 2145 2146 2147
			     const char *buf, size_t size)
{
	u64 new;

2148
	if (kstrtou64(buf, 0, &new) < 0)
2149 2150
		return -EINVAL;

2151
	if (mca_cfg.ignore_ce ^ !!new) {
2152 2153
		if (new) {
			/* disable ce features */
2154 2155
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2156
			mca_cfg.ignore_ce = true;
2157 2158
		} else {
			/* enable ce features */
2159
			mca_cfg.ignore_ce = false;
2160 2161 2162 2163 2164 2165
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2166 2167
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2168 2169 2170 2171
				 const char *buf, size_t size)
{
	u64 new;

2172
	if (kstrtou64(buf, 0, &new) < 0)
2173 2174
		return -EINVAL;

2175
	if (mca_cfg.cmci_disabled ^ !!new) {
2176 2177
		if (new) {
			/* disable cmci */
2178
			on_each_cpu(mce_disable_cmci, NULL, 1);
2179
			mca_cfg.cmci_disabled = true;
2180 2181
		} else {
			/* enable cmci */
2182
			mca_cfg.cmci_disabled = false;
2183 2184 2185 2186 2187 2188
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2189 2190
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2191 2192
				      const char *buf, size_t size)
{
2193
	ssize_t ret = device_store_int(s, attr, buf, size);
2194 2195 2196 2197
	mce_restart();
	return ret;
}

2198
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2199
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2200
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2201
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2202

2203 2204
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2205 2206
	&check_interval
};
I
Ingo Molnar 已提交
2207

2208
static struct dev_ext_attribute dev_attr_ignore_ce = {
2209 2210
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2211 2212
};

2213
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2214 2215
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2216 2217
};

2218 2219 2220 2221 2222 2223 2224 2225
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2226 2227
	NULL
};
L
Linus Torvalds 已提交
2228

2229
static cpumask_var_t mce_device_initialized;
2230

2231 2232 2233 2234 2235
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2236
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2237
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2238
{
2239
	struct device *dev;
L
Linus Torvalds 已提交
2240
	int err;
2241
	int i, j;
2242

A
Andreas Herrmann 已提交
2243
	if (!mce_available(&boot_cpu_data))
2244 2245
		return -EIO;

2246 2247 2248
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2249 2250
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2251
	dev->release = &mce_device_release;
2252

2253
	err = device_register(dev);
2254 2255
	if (err) {
		put_device(dev);
2256
		return err;
2257
	}
2258

2259 2260
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2261 2262 2263
		if (err)
			goto error;
	}
2264
	for (j = 0; j < mca_cfg.banks; j++) {
2265
		err = device_create_file(dev, &mce_banks[j].attr);
2266 2267 2268
		if (err)
			goto error2;
	}
2269
	cpumask_set_cpu(cpu, mce_device_initialized);
2270
	per_cpu(mce_device, cpu) = dev;
2271

2272
	return 0;
2273
error2:
2274
	while (--j >= 0)
2275
		device_remove_file(dev, &mce_banks[j].attr);
2276
error:
I
Ingo Molnar 已提交
2277
	while (--i >= 0)
2278
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2279

2280
	device_unregister(dev);
2281

2282 2283 2284
	return err;
}

2285
static void mce_device_remove(unsigned int cpu)
2286
{
2287
	struct device *dev = per_cpu(mce_device, cpu);
2288 2289
	int i;

2290
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2291 2292
		return;

2293 2294
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2295

2296
	for (i = 0; i < mca_cfg.banks; i++)
2297
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2298

2299 2300
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2301
	per_cpu(mce_device, cpu) = NULL;
2302 2303
}

2304
/* Make sure there are no machine checks on offlined CPUs. */
2305
static void mce_disable_cpu(void *h)
2306
{
A
Andi Kleen 已提交
2307
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2308
	int i;
2309

2310
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2311
		return;
2312

A
Andi Kleen 已提交
2313 2314
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2315
	for (i = 0; i < mca_cfg.banks; i++) {
2316
		struct mce_bank *b = &mce_banks[i];
2317

2318
		if (b->init)
2319
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2320
	}
2321 2322
}

2323
static void mce_reenable_cpu(void *h)
2324
{
A
Andi Kleen 已提交
2325
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2326
	int i;
2327

2328
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2329
		return;
I
Ingo Molnar 已提交
2330

A
Andi Kleen 已提交
2331 2332
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2333
	for (i = 0; i < mca_cfg.banks; i++) {
2334
		struct mce_bank *b = &mce_banks[i];
2335

2336
		if (b->init)
2337
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2338
	}
2339 2340
}

2341
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2342
static int
I
Ingo Molnar 已提交
2343
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2344 2345
{
	unsigned int cpu = (unsigned long)hcpu;
2346
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2347

2348
	switch (action & ~CPU_TASKS_FROZEN) {
2349
	case CPU_ONLINE:
2350
		mce_device_create(cpu);
2351 2352
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2353 2354
		break;
	case CPU_DEAD:
2355 2356
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2357
		mce_device_remove(cpu);
C
Chen Gong 已提交
2358
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2359 2360 2361 2362

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2363
		break;
2364
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2365
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2366
		del_timer_sync(t);
2367 2368
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2369
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2370
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2371
		break;
2372 2373
	}

2374
	return NOTIFY_OK;
2375 2376
}

2377
static struct notifier_block mce_cpu_notifier = {
2378 2379 2380
	.notifier_call = mce_cpu_callback,
};

2381
static __init void mce_init_banks(void)
2382 2383 2384
{
	int i;

2385
	for (i = 0; i < mca_cfg.banks; i++) {
2386
		struct mce_bank *b = &mce_banks[i];
2387
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2388

2389
		sysfs_attr_init(&a->attr);
2390 2391
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2392 2393 2394 2395

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2396 2397 2398
	}
}

2399
static __init int mcheck_init_device(void)
2400 2401 2402 2403
{
	int err;
	int i = 0;

2404 2405 2406 2407
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2408

2409 2410 2411 2412
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2413

2414
	mce_init_banks();
2415

2416
	err = subsys_system_register(&mce_subsys, NULL);
2417
	if (err)
2418
		goto err_out_mem;
2419

2420
	cpu_notifier_register_begin();
2421
	for_each_online_cpu(i) {
2422
		err = mce_device_create(i);
2423
		if (err) {
2424 2425 2426 2427 2428 2429
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2430
			cpu_notifier_register_done();
2431
			goto err_device_create;
2432
		}
2433 2434
	}

2435 2436
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2437

2438 2439
	register_syscore_ops(&mce_syscore_ops);

2440
	/* register character device /dev/mcelog */
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2465

L
Linus Torvalds 已提交
2466 2467
	return err;
}
2468
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2469

2470 2471 2472 2473 2474
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2475
	mca_cfg.disabled = true;
2476 2477 2478
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2479

2480 2481
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2482
{
2483
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2484

2485 2486
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2487

2488 2489
	return dmce;
}
I
Ingo Molnar 已提交
2490

2491 2492 2493
static void mce_reset(void)
{
	cpu_missing = 0;
2494
	atomic_set(&mce_fake_panicked, 0);
2495 2496 2497 2498
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2499

2500 2501 2502 2503
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2504 2505
}

2506
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2507
{
2508 2509 2510
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2511 2512
}

2513 2514
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2515

2516
static int __init mcheck_debugfs_init(void)
2517
{
2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2529
}
2530 2531
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2532
#endif
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546

static int __init mcheck_late_init(void)
{
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);