io.c 11.9 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/mach-omap2/io.c
 *
 * OMAP2 I/O mapping code
 *
 * Copyright (C) 2005 Nokia Corporation
7
 * Copyright (C) 2007-2009 Texas Instruments
8 9 10 11
 *
 * Author:
 *	Juha Yrjola <juha.yrjola@nokia.com>
 *	Syed Khasim <x0khasim@ti.com>
12
 *
13 14
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
15 16 17 18 19 20 21
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
22
#include <linux/io.h>
23
#include <linux/clk.h>
24

25 26 27
#include <asm/tlb.h>
#include <asm/mach/map.h>

28
#include <plat-omap/dma-omap.h>
29

30 31
#include "../plat-omap/sram.h"

32
#include "omap_hwmod.h"
33
#include "soc.h"
34
#include "iomap.h"
35
#include "voltage.h"
36
#include "powerdomain.h"
37
#include "clockdomain.h"
38
#include "common.h"
39
#include "clock.h"
40 41 42
#include "clock2xxx.h"
#include "clock3xxx.h"
#include "clock44xx.h"
43
#include "omap-pm.h"
44
#include "sdrc.h"
45
#include "serial.h"
46

47 48 49 50
/*
 * The machine specific code may provide the extra mapping besides the
 * default mapping provided here.
 */
51

52
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
53
static struct map_desc omap24xx_io_desc[] __initdata = {
54 55 56 57 58 59
	{
		.virtual	= L3_24XX_VIRT,
		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
		.length		= L3_24XX_SIZE,
		.type		= MT_DEVICE
	},
60
	{
61 62 63 64
		.virtual	= L4_24XX_VIRT,
		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
		.length		= L4_24XX_SIZE,
		.type		= MT_DEVICE
65
	},
66 67
};

68
#ifdef CONFIG_SOC_OMAP2420
69 70
static struct map_desc omap242x_io_desc[] __initdata = {
	{
71 72 73
		.virtual	= DSP_MEM_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
		.length		= DSP_MEM_2420_SIZE,
74 75 76
		.type		= MT_DEVICE
	},
	{
77 78 79
		.virtual	= DSP_IPI_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
		.length		= DSP_IPI_2420_SIZE,
80
		.type		= MT_DEVICE
81
	},
82
	{
83 84 85
		.virtual	= DSP_MMU_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
		.length		= DSP_MMU_2420_SIZE,
86 87 88 89 90 91
		.type		= MT_DEVICE
	},
};

#endif

92
#ifdef CONFIG_SOC_OMAP2430
93
static struct map_desc omap243x_io_desc[] __initdata = {
94 95 96 97 98 99 100 101 102 103 104 105
	{
		.virtual	= L4_WK_243X_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
		.length		= L4_WK_243X_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
		.length		= OMAP243X_GPMC_SIZE,
		.type		= MT_DEVICE
	},
106 107 108 109 110 111 112 113 114 115 116 117 118
	{
		.virtual	= OMAP243X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
		.length		= OMAP243X_SDRC_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
		.length		= OMAP243X_SMS_SIZE,
		.type		= MT_DEVICE
	},
};
119 120
#endif
#endif
121

122
#ifdef	CONFIG_ARCH_OMAP3
123
static struct map_desc omap34xx_io_desc[] __initdata = {
124
	{
125 126 127
		.virtual	= L3_34XX_VIRT,
		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
		.length		= L3_34XX_SIZE,
128 129 130
		.type		= MT_DEVICE
	},
	{
131 132 133
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
134 135
		.type		= MT_DEVICE
	},
136 137 138 139
	{
		.virtual	= OMAP34XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
		.length		= OMAP34XX_GPMC_SIZE,
140
		.type		= MT_DEVICE
141 142 143 144 145 146 147 148 149 150 151
	},
	{
		.virtual	= OMAP343X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
		.length		= OMAP343X_SMS_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP343X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
		.length		= OMAP343X_SDRC_SIZE,
152
		.type		= MT_DEVICE
153 154 155 156 157 158 159 160 161 162 163 164 165
	},
	{
		.virtual	= L4_PER_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
		.length		= L4_PER_34XX_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= L4_EMU_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
		.length		= L4_EMU_34XX_SIZE,
		.type		= MT_DEVICE
	},
166 167 168 169 170 171 172 173 174
#if defined(CONFIG_DEBUG_LL) &&							\
	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
	{
		.virtual	= ZOOM_UART_VIRT,
		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
		.length		= SZ_1M,
		.type		= MT_DEVICE
	},
#endif
175
};
176
#endif
177

178
#ifdef CONFIG_SOC_TI81XX
179
static struct map_desc omapti81xx_io_desc[] __initdata = {
180 181 182 183 184 185 186 187 188
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	}
};
#endif

189
#ifdef CONFIG_SOC_AM33XX
190
static struct map_desc omapam33xx_io_desc[] __initdata = {
191 192 193 194 195 196
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	},
197 198 199 200 201 202
	{
		.virtual	= L4_WK_AM33XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
		.length		= L4_WK_AM33XX_SIZE,
		.type		= MT_DEVICE
	}
203 204 205
};
#endif

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
#ifdef	CONFIG_ARCH_OMAP4
static struct map_desc omap44xx_io_desc[] __initdata = {
	{
		.virtual	= L3_44XX_VIRT,
		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
		.length		= L3_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
		.length		= L4_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
		.length		= L4_PER_44XX_SIZE,
		.type		= MT_DEVICE,
	},
226 227 228 229 230 231 232 233 234
#ifdef CONFIG_OMAP4_ERRATA_I688
	{
		.virtual	= OMAP4_SRAM_VA,
		.pfn		= __phys_to_pfn(OMAP4_SRAM_PA),
		.length		= PAGE_SIZE,
		.type		= MT_MEMORY_SO,
	},
#endif

235 236
};
#endif
237

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
#ifdef	CONFIG_SOC_OMAP5
static struct map_desc omap54xx_io_desc[] __initdata = {
	{
		.virtual	= L3_54XX_VIRT,
		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
		.length		= L3_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
		.length		= L4_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WK_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
		.length		= L4_WK_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
		.length		= L4_PER_54XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

267
#ifdef CONFIG_SOC_OMAP2420
268
void __init omap242x_map_common_io(void)
269
{
270 271
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
272
}
273 274
#endif

275
#ifdef CONFIG_SOC_OMAP2430
276
void __init omap243x_map_common_io(void)
277
{
278 279
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
280
}
281 282
#endif

283
#ifdef CONFIG_ARCH_OMAP3
284
void __init omap34xx_map_common_io(void)
285
{
286
	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
287
}
288
#endif
289

290
#ifdef CONFIG_SOC_TI81XX
291
void __init omapti81xx_map_common_io(void)
292
{
293
	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
294 295 296
}
#endif

297
#ifdef CONFIG_SOC_AM33XX
298
void __init omapam33xx_map_common_io(void)
299
{
300
	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
301 302 303
}
#endif

304
#ifdef CONFIG_ARCH_OMAP4
305
void __init omap44xx_map_common_io(void)
306
{
307
	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
308
	omap_barriers_init();
309
}
310
#endif
311

312 313 314 315 316 317
#ifdef CONFIG_SOC_OMAP5
void __init omap5_map_common_io(void)
{
	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
}
#endif
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
/*
 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
 *
 * Sets the CORE DPLL3 M2 divider to the same value that it's at
 * currently.  This has the effect of setting the SDRC SDRAM AC timing
 * registers to the values currently defined by the kernel.  Currently
 * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
 * or passes along the return value of clk_set_rate().
 */
static int __init _omap2_init_reprogram_sdrc(void)
{
	struct clk *dpll3_m2_ck;
	int v = -EINVAL;
	long rate;

	if (!cpu_is_omap34xx())
		return 0;

	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
338
	if (IS_ERR(dpll3_m2_ck))
339 340 341 342 343 344 345 346 347 348 349 350 351
		return -EINVAL;

	rate = clk_get_rate(dpll3_m2_ck);
	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
	v = clk_set_rate(dpll3_m2_ck, rate);
	if (v)
		pr_err("dpll3_m2_clk rate change failed: %d\n", v);

	clk_put(dpll3_m2_ck);

	return v;
}

P
Paul Walmsley 已提交
352 353 354 355 356
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
{
	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
}

357
static void __init omap_common_init_early(void)
358
{
359
	omap_init_consistent_dma_size();
360
}
P
Paul Walmsley 已提交
361

362 363 364
static void __init omap_hwmod_init_postsetup(void)
{
	u8 postsetup_state;
P
Paul Walmsley 已提交
365 366 367 368 369 370 371 372

	/* Set the default postsetup state for all hwmods */
#ifdef CONFIG_PM_RUNTIME
	postsetup_state = _HWMOD_STATE_IDLE;
#else
	postsetup_state = _HWMOD_STATE_ENABLED;
#endif
	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
373

374
	omap_pm_if_early_init();
375 376
}

377
#ifdef CONFIG_SOC_OMAP2420
378 379
void __init omap2420_init_early(void)
{
380
	omap2_set_globals_242x();
381
	omap2xxx_check_revision();
382 383 384 385 386 387 388
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap242x_powerdomains_init();
	omap242x_clockdomains_init();
	omap2420_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2420_clk_init();
389
}
390 391 392 393 394 395 396

void __init omap2420_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
}
397
#endif
398

399
#ifdef CONFIG_SOC_OMAP2430
400 401
void __init omap2430_init_early(void)
{
402
	omap2_set_globals_243x();
403
	omap2xxx_check_revision();
404 405 406 407 408 409 410 411
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap243x_powerdomains_init();
	omap243x_clockdomains_init();
	omap2430_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2430_clk_init();
}
412 413 414 415 416 417 418

void __init omap2430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
}
419
#endif
420 421 422 423 424

/*
 * Currently only board-omap3beagle.c should call this because of the
 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
 */
425
#ifdef CONFIG_ARCH_OMAP3
426 427
void __init omap3_init_early(void)
{
428
	omap2_set_globals_3xxx();
429 430
	omap3xxx_check_revision();
	omap3xxx_check_features();
431 432 433 434 435 436 437
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
438 439 440 441
}

void __init omap3430_init_early(void)
{
442
	omap3_init_early();
443 444 445 446
}

void __init omap35xx_init_early(void)
{
447
	omap3_init_early();
448 449 450 451
}

void __init omap3630_init_early(void)
{
452
	omap3_init_early();
453 454 455 456
}

void __init am35xx_init_early(void)
{
457
	omap3_init_early();
458 459
}

460
void __init ti81xx_init_early(void)
461
{
462
	omap2_set_globals_ti81xx();
463 464
	omap3xxx_check_revision();
	ti81xx_check_features();
465 466 467 468 469 470 471
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
472
}
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514

void __init omap3_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap3430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap3630_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init am35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init ti81xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}
515
#endif
516

517 518 519 520 521 522 523
#ifdef CONFIG_SOC_AM33XX
void __init am33xx_init_early(void)
{
	omap2_set_globals_am33xx();
	omap3xxx_check_revision();
	ti81xx_check_features();
	omap_common_init_early();
524
	am33xx_voltagedomains_init();
525
	am33xx_powerdomains_init();
526
	am33xx_clockdomains_init();
527 528
	am33xx_hwmod_init();
	omap_hwmod_init_postsetup();
529
	am33xx_clk_init();
530 531 532
}
#endif

533
#ifdef CONFIG_ARCH_OMAP4
534 535
void __init omap4430_init_early(void)
{
536
	omap2_set_globals_443x();
537 538
	omap4xxx_check_revision();
	omap4xxx_check_features();
539 540 541 542 543 544 545
	omap_common_init_early();
	omap44xx_voltagedomains_init();
	omap44xx_powerdomains_init();
	omap44xx_clockdomains_init();
	omap44xx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap4xxx_clk_init();
546
}
547 548 549 550 551 552 553

void __init omap4430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap4_pm_init();
}
554
#endif
555

556 557 558 559 560 561 562 563 564
#ifdef CONFIG_SOC_OMAP5
void __init omap5_init_early(void)
{
	omap2_set_globals_5xxx();
	omap5xxx_check_revision();
	omap_common_init_early();
}
#endif

565
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
566 567
				      struct omap_sdrc_params *sdrc_cs1)
{
568 569
	omap_sram_init();

570
	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
571 572 573
		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
		_omap2_init_reprogram_sdrc();
	}
574
}