io.c 10.9 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/mach-omap2/io.c
 *
 * OMAP2 I/O mapping code
 *
 * Copyright (C) 2005 Nokia Corporation
7
 * Copyright (C) 2007-2009 Texas Instruments
8 9 10 11
 *
 * Author:
 *	Juha Yrjola <juha.yrjola@nokia.com>
 *	Syed Khasim <x0khasim@ti.com>
12
 *
13 14
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
15 16 17 18 19 20 21 22
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
23
#include <linux/io.h>
24
#include <linux/clk.h>
T
Tomi Valkeinen 已提交
25
#include <linux/omapfb.h>
26

27 28 29 30
#include <asm/tlb.h>

#include <asm/mach/map.h>

31 32 33
#include <plat/sram.h>
#include <plat/sdrc.h>
#include <plat/serial.h>
34

35
#include "clock2xxx.h"
36
#include "clock3xxx.h"
37
#include "clock44xx.h"
38
#include "io.h"
39

40
#include <plat/omap-pm.h>
41
#include "voltage.h"
42
#include "powerdomain.h"
43

44
#include "clockdomain.h"
45
#include <plat/omap_hwmod.h>
46
#include <plat/multi.h>
47

48 49 50 51
/*
 * The machine specific code may provide the extra mapping besides the
 * default mapping provided here.
 */
52

53
#ifdef CONFIG_ARCH_OMAP2
54
static struct map_desc omap24xx_io_desc[] __initdata = {
55 56 57 58 59 60
	{
		.virtual	= L3_24XX_VIRT,
		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
		.length		= L3_24XX_SIZE,
		.type		= MT_DEVICE
	},
61
	{
62 63 64 65
		.virtual	= L4_24XX_VIRT,
		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
		.length		= L4_24XX_SIZE,
		.type		= MT_DEVICE
66
	},
67 68
};

69
#ifdef CONFIG_SOC_OMAP2420
70 71
static struct map_desc omap242x_io_desc[] __initdata = {
	{
72 73 74
		.virtual	= DSP_MEM_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
		.length		= DSP_MEM_2420_SIZE,
75 76 77
		.type		= MT_DEVICE
	},
	{
78 79 80
		.virtual	= DSP_IPI_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
		.length		= DSP_IPI_2420_SIZE,
81
		.type		= MT_DEVICE
82
	},
83
	{
84 85 86
		.virtual	= DSP_MMU_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
		.length		= DSP_MMU_2420_SIZE,
87 88 89 90 91 92
		.type		= MT_DEVICE
	},
};

#endif

93
#ifdef CONFIG_SOC_OMAP2430
94
static struct map_desc omap243x_io_desc[] __initdata = {
95 96 97 98 99 100 101 102 103 104 105 106
	{
		.virtual	= L4_WK_243X_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
		.length		= L4_WK_243X_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
		.length		= OMAP243X_GPMC_SIZE,
		.type		= MT_DEVICE
	},
107 108 109 110 111 112 113 114 115 116 117 118 119
	{
		.virtual	= OMAP243X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
		.length		= OMAP243X_SDRC_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
		.length		= OMAP243X_SMS_SIZE,
		.type		= MT_DEVICE
	},
};
120 121
#endif
#endif
122

123
#ifdef	CONFIG_ARCH_OMAP3
124
static struct map_desc omap34xx_io_desc[] __initdata = {
125
	{
126 127 128
		.virtual	= L3_34XX_VIRT,
		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
		.length		= L3_34XX_SIZE,
129 130 131
		.type		= MT_DEVICE
	},
	{
132 133 134
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
135 136
		.type		= MT_DEVICE
	},
137 138 139 140
	{
		.virtual	= OMAP34XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
		.length		= OMAP34XX_GPMC_SIZE,
141
		.type		= MT_DEVICE
142 143 144 145 146 147 148 149 150 151 152
	},
	{
		.virtual	= OMAP343X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
		.length		= OMAP343X_SMS_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP343X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
		.length		= OMAP343X_SDRC_SIZE,
153
		.type		= MT_DEVICE
154 155 156 157 158 159 160 161 162 163 164 165 166
	},
	{
		.virtual	= L4_PER_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
		.length		= L4_PER_34XX_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= L4_EMU_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
		.length		= L4_EMU_34XX_SIZE,
		.type		= MT_DEVICE
	},
167 168 169 170 171 172 173 174 175
#if defined(CONFIG_DEBUG_LL) &&							\
	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
	{
		.virtual	= ZOOM_UART_VIRT,
		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
		.length		= SZ_1M,
		.type		= MT_DEVICE
	},
#endif
176
};
177
#endif
178 179 180 181 182 183 184 185 186 187 188 189

#ifdef CONFIG_SOC_OMAPTI816X
static struct map_desc omapti816x_io_desc[] __initdata = {
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	},
};
#endif

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
#ifdef	CONFIG_ARCH_OMAP4
static struct map_desc omap44xx_io_desc[] __initdata = {
	{
		.virtual	= L3_44XX_VIRT,
		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
		.length		= L3_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
		.length		= L4_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= OMAP44XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP44XX_GPMC_PHYS),
		.length		= OMAP44XX_GPMC_SIZE,
		.type		= MT_DEVICE,
	},
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	{
		.virtual	= OMAP44XX_EMIF1_VIRT,
		.pfn		= __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
		.length		= OMAP44XX_EMIF1_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= OMAP44XX_EMIF2_VIRT,
		.pfn		= __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
		.length		= OMAP44XX_EMIF2_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= OMAP44XX_DMM_VIRT,
		.pfn		= __phys_to_pfn(OMAP44XX_DMM_PHYS),
		.length		= OMAP44XX_DMM_SIZE,
		.type		= MT_DEVICE,
	},
228 229 230 231 232 233 234 235 236 237 238 239 240 241
	{
		.virtual	= L4_PER_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
		.length		= L4_PER_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_EMU_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_44XX_PHYS),
		.length		= L4_EMU_44XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif
242

243 244 245 246 247 248 249 250 251 252 253 254 255
static void __init _omap2_map_common_io(void)
{
	/* Normally devicemaps_init() would flush caches and tlb after
	 * mdesc->map_io(), but we must also do it here because of the CPU
	 * revision check below.
	 */
	local_flush_tlb_all();
	flush_cache_all();

	omap2_check_revision();
	omap_sram_init();
}

256
#ifdef CONFIG_SOC_OMAP2420
257
void __init omap242x_map_common_io(void)
258
{
259 260
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
261 262
	_omap2_map_common_io();
}
263 264
#endif

265
#ifdef CONFIG_SOC_OMAP2430
266
void __init omap243x_map_common_io(void)
267
{
268 269
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
270 271
	_omap2_map_common_io();
}
272 273
#endif

274
#ifdef CONFIG_ARCH_OMAP3
275
void __init omap34xx_map_common_io(void)
276
{
277
	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
278 279
	_omap2_map_common_io();
}
280
#endif
281

282 283 284 285 286 287 288 289
#ifdef CONFIG_SOC_OMAPTI816X
void __init omapti816x_map_common_io(void)
{
	iotable_init(omapti816x_io_desc, ARRAY_SIZE(omapti816x_io_desc));
	_omap2_map_common_io();
}
#endif

290
#ifdef CONFIG_ARCH_OMAP4
291
void __init omap44xx_map_common_io(void)
292
{
293
	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
294
	_omap2_map_common_io();
295
}
296
#endif
297

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
/*
 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
 *
 * Sets the CORE DPLL3 M2 divider to the same value that it's at
 * currently.  This has the effect of setting the SDRC SDRAM AC timing
 * registers to the values currently defined by the kernel.  Currently
 * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
 * or passes along the return value of clk_set_rate().
 */
static int __init _omap2_init_reprogram_sdrc(void)
{
	struct clk *dpll3_m2_ck;
	int v = -EINVAL;
	long rate;

	if (!cpu_is_omap34xx())
		return 0;

	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
318
	if (IS_ERR(dpll3_m2_ck))
319 320 321 322 323 324 325 326 327 328 329 330 331
		return -EINVAL;

	rate = clk_get_rate(dpll3_m2_ck);
	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
	v = clk_set_rate(dpll3_m2_ck, rate);
	if (v)
		pr_err("dpll3_m2_clk rate change failed: %d\n", v);

	clk_put(dpll3_m2_ck);

	return v;
}

P
Paul Walmsley 已提交
332 333 334 335 336
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
{
	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
}

337
/* See irq.c, omap4-common.c and entry-macro.S */
338 339
void __iomem *omap_irq_base;

340
void __init omap2_init_common_infrastructure(void)
341
{
P
Paul Walmsley 已提交
342 343
	u8 postsetup_state;

344
	if (cpu_is_omap242x()) {
345
		omap2xxx_voltagedomains_init();
346
		omap242x_powerdomains_init();
347
		omap242x_clockdomains_init();
348
		omap2420_hwmod_init();
349
	} else if (cpu_is_omap243x()) {
350
		omap2xxx_voltagedomains_init();
351
		omap243x_powerdomains_init();
352
		omap243x_clockdomains_init();
353
		omap2430_hwmod_init();
354
	} else if (cpu_is_omap34xx()) {
355
		omap3xxx_voltagedomains_init();
356
		omap3xxx_powerdomains_init();
357
		omap3xxx_clockdomains_init();
358
		omap3xxx_hwmod_init();
359
	} else if (cpu_is_omap44xx()) {
360
		omap44xx_voltagedomains_init();
361
		omap44xx_powerdomains_init();
362
		omap44xx_clockdomains_init();
363
		omap44xx_hwmod_init();
364
	} else {
P
Paul Walmsley 已提交
365
		pr_err("Could not init hwmod data - unknown SoC\n");
366
        }
P
Paul Walmsley 已提交
367 368 369 370 371 372 373 374

	/* Set the default postsetup state for all hwmods */
#ifdef CONFIG_PM_RUNTIME
	postsetup_state = _HWMOD_STATE_IDLE;
#else
	postsetup_state = _HWMOD_STATE_ENABLED;
#endif
	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
375

376 377 378 379 380 381 382 383
	/*
	 * Set the default postsetup state for unusual modules (like
	 * MPU WDT).
	 *
	 * The postsetup_state is not actually used until
	 * omap_hwmod_late_init(), so boards that desire full watchdog
	 * coverage of kernel initialization can reprogram the
	 * postsetup_state between the calls to
384
	 * omap2_init_common_infra() and omap_sdrc_init().
385 386 387 388 389 390 391 392 393
	 *
	 * XXX ideally we could detect whether the MPU WDT was currently
	 * enabled here and make this conditional
	 */
	postsetup_state = _HWMOD_STATE_DISABLED;
	omap_hwmod_for_each_by_class("wd_timer",
				     _set_hwmod_postsetup_state,
				     &postsetup_state);

394
	omap_pm_if_early_init();
395

396 397 398 399
	if (cpu_is_omap2420())
		omap2420_clk_init();
	else if (cpu_is_omap2430())
		omap2430_clk_init();
400 401 402 403 404
	else if (cpu_is_omap34xx())
		omap3xxx_clk_init();
	else if (cpu_is_omap44xx())
		omap4xxx_clk_init();
	else
P
Paul Walmsley 已提交
405
		pr_err("Could not init clock framework - unknown SoC\n");
406 407
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
void __init omap2420_init_early(void)
{
	omap2_init_common_infrastructure();
}

void __init omap2430_init_early(void)
{
	omap2_init_common_infrastructure();
}

void __init omap3430_init_early(void)
{
	omap2_init_common_infrastructure();
}

void __init omap35xx_init_early(void)
{
	omap2_init_common_infrastructure();
}

void __init omap3630_init_early(void)
{
	omap2_init_common_infrastructure();
}

void __init am35xx_init_early(void)
{
	omap2_init_common_infrastructure();
}

void __init ti816x_init_early(void)
{
	omap2_init_common_infrastructure();
}

void __init omap4430_init_early(void)
{
	omap2_init_common_infrastructure();
}

448
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
449 450
				      struct omap_sdrc_params *sdrc_cs1)
{
451
	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
452 453 454
		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
		_omap2_init_reprogram_sdrc();
	}
455

456
}
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496

/*
 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
 */

u8 omap_readb(u32 pa)
{
	return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
}
EXPORT_SYMBOL(omap_readb);

u16 omap_readw(u32 pa)
{
	return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
}
EXPORT_SYMBOL(omap_readw);

u32 omap_readl(u32 pa)
{
	return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
}
EXPORT_SYMBOL(omap_readl);

void omap_writeb(u8 v, u32 pa)
{
	__raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
}
EXPORT_SYMBOL(omap_writeb);

void omap_writew(u16 v, u32 pa)
{
	__raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
}
EXPORT_SYMBOL(omap_writew);

void omap_writel(u32 v, u32 pa)
{
	__raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
}
EXPORT_SYMBOL(omap_writel);