patch_hdmi.c 94.7 KB
Newer Older
1 2 3 4 5
/*
 *
 *  patch_hdmi.c - routines for HDMI/DisplayPort codecs
 *
 *  Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
6 7 8
 *  Copyright (c) 2006 ATI Technologies Inc.
 *  Copyright (c) 2008 NVIDIA Corp.  All rights reserved.
 *  Copyright (c) 2008 Wei Ni <wni@nvidia.com>
9
 *  Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 *  Authors:
 *			Wu Fengguang <wfg@linux.intel.com>
 *
 *  Maintained by:
 *			Wu Fengguang <wfg@linux.intel.com>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but
 *  WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 *  or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 *  for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software Foundation,
 *  Inc., 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 */

32 33 34
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/slab.h>
35
#include <linux/module.h>
36
#include <sound/core.h>
37
#include <sound/jack.h>
38
#include <sound/asoundef.h>
39
#include <sound/tlv.h>
40 41
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
42
#include <sound/hda_chmap.h>
43 44
#include "hda_codec.h"
#include "hda_local.h"
45
#include "hda_jack.h"
46

47 48 49 50
static bool static_hdmi_pcm;
module_param(static_hdmi_pcm, bool, 0644);
MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");

51 52 53
#define is_haswell(codec)  ((codec)->core.vendor_id == 0x80862807)
#define is_broadwell(codec)    ((codec)->core.vendor_id == 0x80862808)
#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
54
#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
55
#define is_kabylake(codec) ((codec)->core.vendor_id == 0x8086280b)
56
#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
57 58
				|| is_skylake(codec) || is_broxton(codec) \
				|| is_kabylake(codec))
59

60 61
#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
62
#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
63

64 65 66 67 68 69 70 71 72
struct hdmi_spec_per_cvt {
	hda_nid_t cvt_nid;
	int assigned;
	unsigned int channels_min;
	unsigned int channels_max;
	u32 rates;
	u64 formats;
	unsigned int maxbps;
};
73

74 75 76
/* max. connections to a widget */
#define HDA_MAX_CONNECTIONS	32

77 78
struct hdmi_spec_per_pin {
	hda_nid_t pin_nid;
79 80
	/* pin idx, different device entries on the same pin use the same idx */
	int pin_nid_idx;
81 82
	int num_mux_nids;
	hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
83
	int mux_idx;
84
	hda_nid_t cvt_nid;
W
Wu Fengguang 已提交
85 86

	struct hda_codec *codec;
87
	struct hdmi_eld sink_eld;
88
	struct mutex lock;
W
Wu Fengguang 已提交
89
	struct delayed_work work;
90
	struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
91
	int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
92
	int repoll_count;
93 94
	bool setup; /* the stream has been set up by prepare callback */
	int channels; /* current number of channels */
95
	bool non_pcm;
96 97
	bool chmap_set;		/* channel-map override by ALSA API? */
	unsigned char chmap[8]; /* ALSA API channel-map */
98
#ifdef CONFIG_SND_PROC_FS
99 100
	struct snd_info_entry *proc_entry;
#endif
101
};
102

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/* operations used by generic code that can be overridden by patches */
struct hdmi_ops {
	int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
			   unsigned char *buf, int *eld_size);

	void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
				    int ca, int active_channels, int conn_type);

	/* enable/disable HBR (HD passthrough) */
	int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);

	int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
			    hda_nid_t pin_nid, u32 stream_tag, int format);

};

119 120 121
struct hdmi_pcm {
	struct hda_pcm *pcm;
	struct snd_jack *jack;
122
	struct snd_kcontrol *eld_ctl;
123 124
};

125 126
struct hdmi_spec {
	int num_cvts;
127 128
	struct snd_array cvts; /* struct hdmi_spec_per_cvt */
	hda_nid_t cvt_nids[4]; /* only for haswell fix */
129

130
	int num_pins;
131
	struct snd_array pins; /* struct hdmi_spec_per_pin */
132
	struct hdmi_pcm pcm_rec[16];
133
	struct mutex pcm_lock;
134 135
	/* pcm_bitmap means which pcms have been assigned to pins*/
	unsigned long pcm_bitmap;
136
	int pcm_used;	/* counter of pcm_rec[] */
137 138 139 140 141
	/* bitmap shows whether the pcm is opened in user space
	 * bit 0 means the first playback PCM (PCM3);
	 * bit 1 means the second playback PCM, and so on.
	 */
	unsigned long pcm_in_use;
142

143
	struct hdmi_eld temp_eld;
144
	struct hdmi_ops ops;
145 146

	bool dyn_pin_out;
147
	bool dyn_pcm_assign;
148
	/*
149
	 * Non-generic VIA/NVIDIA specific
150 151
	 */
	struct hda_multi_out multiout;
152
	struct hda_pcm_stream pcm_playback;
153 154

	/* i915/powerwell (Haswell+/Valleyview+) specific */
155
	bool use_acomp_notifier; /* use i915 eld_notify callback for hotplug */
156
	struct i915_audio_component_audio_ops i915_audio_ops;
157
	bool i915_bound; /* was i915 bound in this driver? */
158 159

	struct hdac_chmap chmap;
160 161
};

162
#ifdef CONFIG_SND_HDA_I915
163 164 165 166 167
static inline bool codec_has_acomp(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	return spec->use_acomp_notifier;
}
168 169 170
#else
#define codec_has_acomp(codec)	false
#endif
171 172 173 174 175 176

struct hdmi_audio_infoframe {
	u8 type; /* 0x84 */
	u8 ver;  /* 0x01 */
	u8 len;  /* 0x0a */

177 178
	u8 checksum;

179 180 181 182 183
	u8 CC02_CT47;	/* CC in bits 0:2, CT in 4:7 */
	u8 SS01_SF24;
	u8 CXT04;
	u8 CA;
	u8 LFEPBL01_LSV36_DM_INH7;
184 185 186 187 188 189 190 191 192 193 194 195
};

struct dp_audio_infoframe {
	u8 type; /* 0x84 */
	u8 len;  /* 0x1b */
	u8 ver;  /* 0x11 << 2 */

	u8 CC02_CT47;	/* match with HDMI infoframe from this on */
	u8 SS01_SF24;
	u8 CXT04;
	u8 CA;
	u8 LFEPBL01_LSV36_DM_INH7;
196 197
};

198 199 200 201 202 203
union audio_infoframe {
	struct hdmi_audio_infoframe hdmi;
	struct dp_audio_infoframe dp;
	u8 bytes[0];
};

204 205 206 207
/*
 * HDMI routines
 */

208 209 210 211
#define get_pin(spec, idx) \
	((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
#define get_cvt(spec, idx) \
	((struct hdmi_spec_per_cvt  *)snd_array_elem(&spec->cvts, idx))
212 213 214 215
/* obtain hdmi_pcm object assigned to idx */
#define get_hdmi_pcm(spec, idx)	(&(spec)->pcm_rec[idx])
/* obtain hda_pcm object assigned to idx */
#define get_pcm_rec(spec, idx)	(get_hdmi_pcm(spec, idx)->pcm)
216

217
static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
218
{
219
	struct hdmi_spec *spec = codec->spec;
220
	int pin_idx;
221

222
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
223
		if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
224
			return pin_idx;
225

226
	codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
227 228 229
	return -EINVAL;
}

230 231 232 233 234 235 236 237 238 239 240 241 242 243
static int hinfo_to_pcm_index(struct hda_codec *codec,
			struct hda_pcm_stream *hinfo)
{
	struct hdmi_spec *spec = codec->spec;
	int pcm_idx;

	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
		if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
			return pcm_idx;

	codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
	return -EINVAL;
}

244
static int hinfo_to_pin_index(struct hda_codec *codec,
245 246
			      struct hda_pcm_stream *hinfo)
{
247
	struct hdmi_spec *spec = codec->spec;
248
	struct hdmi_spec_per_pin *per_pin;
249 250
	int pin_idx;

251 252
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		per_pin = get_pin(spec, pin_idx);
253 254
		if (per_pin->pcm &&
			per_pin->pcm->pcm->stream == hinfo)
255
			return pin_idx;
256
	}
257

258
	codec_dbg(codec, "HDMI: hinfo %p not registered\n", hinfo);
259 260 261
	return -EINVAL;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275
static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
						int pcm_idx)
{
	int i;
	struct hdmi_spec_per_pin *per_pin;

	for (i = 0; i < spec->num_pins; i++) {
		per_pin = get_pin(spec, i);
		if (per_pin->pcm_idx == pcm_idx)
			return per_pin;
	}
	return NULL;
}

276
static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
277
{
278
	struct hdmi_spec *spec = codec->spec;
279 280 281
	int cvt_idx;

	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
282
		if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
283 284
			return cvt_idx;

285
	codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
286 287 288
	return -EINVAL;
}

289 290 291 292
static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_info *uinfo)
{
	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
293
	struct hdmi_spec *spec = codec->spec;
294
	struct hdmi_spec_per_pin *per_pin;
295
	struct hdmi_eld *eld;
296
	int pcm_idx;
297 298 299

	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;

300 301 302 303 304 305 306 307 308
	pcm_idx = kcontrol->private_value;
	mutex_lock(&spec->pcm_lock);
	per_pin = pcm_idx_to_pin(spec, pcm_idx);
	if (!per_pin) {
		/* no pin is bound to the pcm */
		uinfo->count = 0;
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
309
	eld = &per_pin->sink_eld;
310
	uinfo->count = eld->eld_valid ? eld->eld_size : 0;
311
	mutex_unlock(&spec->pcm_lock);
312 313 314 315 316 317 318 319

	return 0;
}

static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
320
	struct hdmi_spec *spec = codec->spec;
321
	struct hdmi_spec_per_pin *per_pin;
322
	struct hdmi_eld *eld;
323
	int pcm_idx;
324

325 326 327 328 329 330 331 332 333 334
	pcm_idx = kcontrol->private_value;
	mutex_lock(&spec->pcm_lock);
	per_pin = pcm_idx_to_pin(spec, pcm_idx);
	if (!per_pin) {
		/* no pin is bound to the pcm */
		memset(ucontrol->value.bytes.data, 0,
		       ARRAY_SIZE(ucontrol->value.bytes.data));
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
335
	eld = &per_pin->sink_eld;
336

337 338
	if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
	    eld->eld_size > ELD_MAX_SIZE) {
339
		mutex_unlock(&spec->pcm_lock);
340 341 342 343 344 345 346 347 348
		snd_BUG();
		return -EINVAL;
	}

	memset(ucontrol->value.bytes.data, 0,
	       ARRAY_SIZE(ucontrol->value.bytes.data));
	if (eld->eld_valid)
		memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
		       eld->eld_size);
349
	mutex_unlock(&spec->pcm_lock);
350 351 352 353 354 355 356 357 358 359 360 361

	return 0;
}

static struct snd_kcontrol_new eld_bytes_ctl = {
	.access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
	.iface = SNDRV_CTL_ELEM_IFACE_PCM,
	.name = "ELD",
	.info = hdmi_eld_ctl_info,
	.get = hdmi_eld_ctl_get,
};

362
static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
363 364 365 366 367 368 369 370 371
			int device)
{
	struct snd_kcontrol *kctl;
	struct hdmi_spec *spec = codec->spec;
	int err;

	kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
	if (!kctl)
		return -ENOMEM;
372
	kctl->private_value = pcm_idx;
373 374
	kctl->id.device = device;

375 376 377 378
	/* no pin nid is associated with the kctl now
	 * tbd: associate pin nid to eld ctl later
	 */
	err = snd_hda_ctl_add(codec, 0, kctl);
379 380 381
	if (err < 0)
		return err;

382
	get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
383 384 385
	return 0;
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
#ifdef BE_PARANOID
static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
				int *packet_index, int *byte_index)
{
	int val;

	val = snd_hda_codec_read(codec, pin_nid, 0,
				 AC_VERB_GET_HDMI_DIP_INDEX, 0);

	*packet_index = val >> 5;
	*byte_index = val & 0x1f;
}
#endif

static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
				int packet_index, int byte_index)
{
	int val;

	val = (packet_index << 5) | (byte_index & 0x1f);

	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
}

static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
				unsigned char val)
{
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
}

416
static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
417
{
418 419 420
	struct hdmi_spec *spec = codec->spec;
	int pin_out;

421 422 423 424
	/* Unmute */
	if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
		snd_hda_codec_write(codec, pin_nid, 0,
				AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
425 426 427 428 429 430 431 432 433 434

	if (spec->dyn_pin_out)
		/* Disable pin out until stream is active */
		pin_out = 0;
	else
		/* Enable pin out: some machines with GM965 gets broken output
		 * when the pin is disabled or changed while using with HDMI
		 */
		pin_out = PIN_OUT;

435
	snd_hda_codec_write(codec, pin_nid, 0,
436
			    AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
437 438
}

439 440 441 442
/*
 * ELD proc files
 */

443
#ifdef CONFIG_SND_PROC_FS
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
static void print_eld_info(struct snd_info_entry *entry,
			   struct snd_info_buffer *buffer)
{
	struct hdmi_spec_per_pin *per_pin = entry->private_data;

	mutex_lock(&per_pin->lock);
	snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
	mutex_unlock(&per_pin->lock);
}

static void write_eld_info(struct snd_info_entry *entry,
			   struct snd_info_buffer *buffer)
{
	struct hdmi_spec_per_pin *per_pin = entry->private_data;

	mutex_lock(&per_pin->lock);
	snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
	mutex_unlock(&per_pin->lock);
}

static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
{
	char name[32];
	struct hda_codec *codec = per_pin->codec;
	struct snd_info_entry *entry;
	int err;

	snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
472
	err = snd_card_proc_new(codec->card, name, &entry);
473 474 475 476 477 478 479 480 481 482 483 484 485
	if (err < 0)
		return err;

	snd_info_set_text_ops(entry, per_pin, print_eld_info);
	entry->c.text.write = write_eld_info;
	entry->mode |= S_IWUSR;
	per_pin->proc_entry = entry;

	return 0;
}

static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
{
486
	if (!per_pin->codec->bus->shutdown) {
487
		snd_info_free_entry(per_pin->proc_entry);
488 489 490 491
		per_pin->proc_entry = NULL;
	}
}
#else
492 493
static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
			       int index)
494 495 496
{
	return 0;
}
497
static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
498 499 500
{
}
#endif
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534

/*
 * Audio InfoFrame routines
 */

/*
 * Enable Audio InfoFrame Transmission
 */
static void hdmi_start_infoframe_trans(struct hda_codec *codec,
				       hda_nid_t pin_nid)
{
	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
						AC_DIPXMIT_BEST);
}

/*
 * Disable Audio InfoFrame Transmission
 */
static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
				      hda_nid_t pin_nid)
{
	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
						AC_DIPXMIT_DISABLE);
}

static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
{
#ifdef CONFIG_SND_DEBUG_VERBOSE
	int i;
	int size;

	size = snd_hdmi_get_eld_size(codec, pin_nid);
535
	codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
536 537 538 539

	for (i = 0; i < 8; i++) {
		size = snd_hda_codec_read(codec, pin_nid, 0,
						AC_VERB_GET_HDMI_DIP_SIZE, i);
540
		codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
	}
#endif
}

static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
{
#ifdef BE_PARANOID
	int i, j;
	int size;
	int pi, bi;
	for (i = 0; i < 8; i++) {
		size = snd_hda_codec_read(codec, pin_nid, 0,
						AC_VERB_GET_HDMI_DIP_SIZE, i);
		if (size == 0)
			continue;

		hdmi_set_dip_index(codec, pin_nid, i, 0x0);
		for (j = 1; j < 1000; j++) {
			hdmi_write_dip_byte(codec, pin_nid, 0x0);
			hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
			if (pi != i)
562
				codec_dbg(codec, "dip index %d: %d != %d\n",
563 564 565 566
						bi, pi, i);
			if (bi == 0) /* byte index wrapped around */
				break;
		}
567
		codec_dbg(codec,
568 569 570 571 572 573
			"HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
			i, size, j);
	}
#endif
}

574
static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
575
{
576
	u8 *bytes = (u8 *)hdmi_ai;
577 578 579
	u8 sum = 0;
	int i;

580
	hdmi_ai->checksum = 0;
581

582
	for (i = 0; i < sizeof(*hdmi_ai); i++)
583 584
		sum += bytes[i];

585
	hdmi_ai->checksum = -sum;
586 587 588 589
}

static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
				      hda_nid_t pin_nid,
590
				      u8 *dip, int size)
591 592 593 594 595 596 597
{
	int i;

	hdmi_debug_dip_size(codec, pin_nid);
	hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */

	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
598 599
	for (i = 0; i < size; i++)
		hdmi_write_dip_byte(codec, pin_nid, dip[i]);
600 601 602
}

static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
603
				    u8 *dip, int size)
604 605 606 607 608 609 610 611 612
{
	u8 val;
	int i;

	if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
							    != AC_DIPXMIT_BEST)
		return false;

	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
613
	for (i = 0; i < size; i++) {
614 615
		val = snd_hda_codec_read(codec, pin_nid, 0,
					 AC_VERB_GET_HDMI_DIP_DATA, 0);
616
		if (val != dip[i])
617 618 619 620 621 622
			return false;
	}

	return true;
}

623 624 625 626 627 628 629
static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
				     hda_nid_t pin_nid,
				     int ca, int active_channels,
				     int conn_type)
{
	union audio_infoframe ai;

630
	memset(&ai, 0, sizeof(ai));
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
	if (conn_type == 0) { /* HDMI */
		struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;

		hdmi_ai->type		= 0x84;
		hdmi_ai->ver		= 0x01;
		hdmi_ai->len		= 0x0a;
		hdmi_ai->CC02_CT47	= active_channels - 1;
		hdmi_ai->CA		= ca;
		hdmi_checksum_audio_infoframe(hdmi_ai);
	} else if (conn_type == 1) { /* DisplayPort */
		struct dp_audio_infoframe *dp_ai = &ai.dp;

		dp_ai->type		= 0x84;
		dp_ai->len		= 0x1b;
		dp_ai->ver		= 0x11 << 2;
		dp_ai->CC02_CT47	= active_channels - 1;
		dp_ai->CA		= ca;
	} else {
649
		codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
650 651 652 653 654 655 656 657 658 659 660
			    pin_nid);
		return;
	}

	/*
	 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
	 * sizeof(*dp_ai) to avoid partial match/update problems when
	 * the user switches between HDMI/DP monitors.
	 */
	if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
					sizeof(ai))) {
661 662
		codec_dbg(codec,
			  "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
663 664 665 666 667 668 669 670 671
			    pin_nid,
			    active_channels, ca);
		hdmi_stop_infoframe_trans(codec, pin_nid);
		hdmi_fill_audio_infoframe(codec, pin_nid,
					    ai.bytes, sizeof(ai));
		hdmi_start_infoframe_trans(codec, pin_nid);
	}
}

672 673 674
static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
				       struct hdmi_spec_per_pin *per_pin,
				       bool non_pcm)
675
{
676
	struct hdmi_spec *spec = codec->spec;
677
	struct hdac_chmap *chmap = &spec->chmap;
678
	hda_nid_t pin_nid = per_pin->pin_nid;
679
	int channels = per_pin->channels;
680
	int active_channels;
681
	struct hdmi_eld *eld;
682
	int ca;
683

684 685 686
	if (!channels)
		return;

687
	if (is_haswell_plus(codec))
688 689 690 691
		snd_hda_codec_write(codec, pin_nid, 0,
					    AC_VERB_SET_AMP_GAIN_MUTE,
					    AMP_OUT_UNMUTE);

692
	eld = &per_pin->sink_eld;
693

694
	ca = snd_hdac_channel_allocation(&codec->core,
695 696
			eld->info.spk_alloc, channels,
			per_pin->chmap_set, non_pcm, per_pin->chmap);
697

698
	active_channels = snd_hdac_get_active_channels(ca);
699

700 701
	chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
						active_channels);
702

703 704 705 706
	/*
	 * always configure channel mapping, it may have been changed by the
	 * user in the meantime
	 */
707
	snd_hdac_setup_channel_mapping(&spec->chmap,
708 709
				pin_nid, non_pcm, ca, channels,
				per_pin->chmap, per_pin->chmap_set);
710

711 712
	spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
				      eld->info.conn_type);
713

714
	per_pin->non_pcm = non_pcm;
715 716 717 718 719 720
}

/*
 * Unsolicited events
 */

721
static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
722

723
static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
724 725
{
	struct hdmi_spec *spec = codec->spec;
726 727
	int pin_idx = pin_nid_to_pin_index(codec, nid);

728 729 730 731 732 733
	if (pin_idx < 0)
		return;
	if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
		snd_hda_jack_report_sync(codec);
}

734 735 736
static void jack_callback(struct hda_codec *codec,
			  struct hda_jack_callback *jack)
{
737
	check_presence_and_report(codec, jack->nid);
738 739
}

740 741
static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
{
742 743
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	struct hda_jack_tbl *jack;
744
	int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
745 746 747 748 749

	jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
	if (!jack)
		return;
	jack->jack_dirty = 1;
750

751
	codec_dbg(codec,
752
		"HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
753
		codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
754
		!!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
755

756
	check_presence_and_report(codec, jack->nid);
757 758 759 760 761 762 763 764 765
}

static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
{
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
	int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
	int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);

766
	codec_info(codec,
767
		"HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
768
		codec->addr,
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
		tag,
		subtag,
		cp_state,
		cp_ready);

	/* TODO */
	if (cp_state)
		;
	if (cp_ready)
		;
}


static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
{
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;

787
	if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
788
		codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
789 790 791 792 793 794 795 796 797
		return;
	}

	if (subtag == 0)
		hdmi_intrinsic_event(codec, res);
	else
		hdmi_non_intrinsic_event(codec, res);
}

798
static void haswell_verify_D0(struct hda_codec *codec,
799
		hda_nid_t cvt_nid, hda_nid_t nid)
800
{
801
	int pwr;
802

803 804 805
	/* For Haswell, the converter 1/2 may keep in D3 state after bootup,
	 * thus pins could only choose converter 0 for use. Make sure the
	 * converters are in correct power state */
806
	if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
807 808
		snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);

809
	if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
810 811 812 813 814
		snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
				    AC_PWRST_D0);
		msleep(40);
		pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
		pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
815
		codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
816 817 818
	}
}

819 820 821 822
/*
 * Callbacks
 */

823 824 825 826
/* HBR should be Non-PCM, 8 channels */
#define is_hbr_format(format) \
	((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)

827 828
static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
			      bool hbr)
829
{
830
	int pinctl, new_pinctl;
831

832 833
	if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
		pinctl = snd_hda_codec_read(codec, pin_nid, 0,
834 835
					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);

836 837 838
		if (pinctl < 0)
			return hbr ? -EINVAL : 0;

839
		new_pinctl = pinctl & ~AC_PINCTL_EPT;
840
		if (hbr)
841 842 843 844
			new_pinctl |= AC_PINCTL_EPT_HBR;
		else
			new_pinctl |= AC_PINCTL_EPT_NATIVE;

845 846
		codec_dbg(codec,
			  "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
847
			    pin_nid,
848 849 850 851
			    pinctl == new_pinctl ? "" : "new-",
			    new_pinctl);

		if (pinctl != new_pinctl)
852
			snd_hda_codec_write(codec, pin_nid, 0,
853 854
					    AC_VERB_SET_PIN_WIDGET_CONTROL,
					    new_pinctl);
855 856
	} else if (hbr)
		return -EINVAL;
857

858 859 860 861 862 863 864 865 866
	return 0;
}

static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
			      hda_nid_t pin_nid, u32 stream_tag, int format)
{
	struct hdmi_spec *spec = codec->spec;
	int err;

867
	if (is_haswell_plus(codec))
868 869 870 871 872
		haswell_verify_D0(codec, cvt_nid, pin_nid);

	err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));

	if (err) {
873
		codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
874
		return err;
875
	}
876

877
	snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
878
	return 0;
879 880
}

881 882 883 884 885
/* Try to find an available converter
 * If pin_idx is less then zero, just try to find an available converter.
 * Otherwise, try to find an available converter and get the cvt mux index
 * of the pin.
 */
886 887
static int hdmi_choose_cvt(struct hda_codec *codec,
			int pin_idx, int *cvt_id, int *mux_id)
888 889
{
	struct hdmi_spec *spec = codec->spec;
890 891
	struct hdmi_spec_per_pin *per_pin;
	struct hdmi_spec_per_cvt *per_cvt = NULL;
892
	int cvt_idx, mux_idx = 0;
893

894 895 896 897 898
	/* pin_idx < 0 means no pin will be bound to the converter */
	if (pin_idx < 0)
		per_pin = NULL;
	else
		per_pin = get_pin(spec, pin_idx);
899 900 901

	/* Dynamically assign converter to stream */
	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
902
		per_cvt = get_cvt(spec, cvt_idx);
903

904 905 906
		/* Must not already be assigned */
		if (per_cvt->assigned)
			continue;
907 908
		if (per_pin == NULL)
			break;
909 910 911 912 913 914 915 916 917
		/* Must be in pin's mux's list of converters */
		for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
			if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
				break;
		/* Not in mux list */
		if (mux_idx == per_pin->num_mux_nids)
			continue;
		break;
	}
918

919 920
	/* No free converters */
	if (cvt_idx == spec->num_cvts)
921
		return -EBUSY;
922

923 924
	if (per_pin != NULL)
		per_pin->mux_idx = mux_idx;
925

926 927 928 929 930 931 932 933
	if (cvt_id)
		*cvt_id = cvt_idx;
	if (mux_id)
		*mux_id = mux_idx;

	return 0;
}

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
/* Assure the pin select the right convetor */
static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
			struct hdmi_spec_per_pin *per_pin)
{
	hda_nid_t pin_nid = per_pin->pin_nid;
	int mux_idx, curr;

	mux_idx = per_pin->mux_idx;
	curr = snd_hda_codec_read(codec, pin_nid, 0,
					  AC_VERB_GET_CONNECT_SEL, 0);
	if (curr != mux_idx)
		snd_hda_codec_write_cache(codec, pin_nid, 0,
					    AC_VERB_SET_CONNECT_SEL,
					    mux_idx);
}

950 951 952 953 954 955 956 957 958 959 960 961 962 963
/* get the mux index for the converter of the pins
 * converter's mux index is the same for all pins on Intel platform
 */
static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
			hda_nid_t cvt_nid)
{
	int i;

	for (i = 0; i < spec->num_cvts; i++)
		if (spec->cvt_nids[i] == cvt_nid)
			return i;
	return -EINVAL;
}

964 965 966 967 968 969 970 971 972 973
/* Intel HDMI workaround to fix audio routing issue:
 * For some Intel display codecs, pins share the same connection list.
 * So a conveter can be selected by multiple pins and playback on any of these
 * pins will generate sound on the external display, because audio flows from
 * the same converter to the display pipeline. Also muting one pin may make
 * other pins have no sound output.
 * So this function assures that an assigned converter for a pin is not selected
 * by any other pins.
 */
static void intel_not_share_assigned_cvt(struct hda_codec *codec,
974
			hda_nid_t pin_nid, int mux_idx)
975 976
{
	struct hdmi_spec *spec = codec->spec;
977
	hda_nid_t nid;
978 979
	int cvt_idx, curr;
	struct hdmi_spec_per_cvt *per_cvt;
980

981
	/* configure all pins, including "no physical connection" ones */
982
	for_each_hda_codec_node(nid, codec) {
983 984 985 986 987
		unsigned int wid_caps = get_wcaps(codec, nid);
		unsigned int wid_type = get_wcaps_type(wid_caps);

		if (wid_type != AC_WID_PIN)
			continue;
988

989
		if (nid == pin_nid)
990 991
			continue;

992
		curr = snd_hda_codec_read(codec, nid, 0,
993
					  AC_VERB_GET_CONNECT_SEL, 0);
994 995
		if (curr != mux_idx)
			continue;
996

997 998 999 1000 1001 1002
		/* choose an unassigned converter. The conveters in the
		 * connection list are in the same order as in the codec.
		 */
		for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
			per_cvt = get_cvt(spec, cvt_idx);
			if (!per_cvt->assigned) {
1003 1004
				codec_dbg(codec,
					  "choose cvt %d for pin nid %d\n",
1005 1006
					cvt_idx, nid);
				snd_hda_codec_write_cache(codec, nid, 0,
1007
					    AC_VERB_SET_CONNECT_SEL,
1008 1009 1010
					    cvt_idx);
				break;
			}
1011 1012 1013 1014
		}
	}
}

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
/* A wrapper of intel_not_share_asigned_cvt() */
static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
			hda_nid_t pin_nid, hda_nid_t cvt_nid)
{
	int mux_idx;
	struct hdmi_spec *spec = codec->spec;

	if (!is_haswell_plus(codec) && !is_valleyview_plus(codec))
		return;

	/* On Intel platform, the mapping of converter nid to
	 * mux index of the pins are always the same.
	 * The pin nid may be 0, this means all pins will not
	 * share the converter.
	 */
	mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
	if (mux_idx >= 0)
		intel_not_share_assigned_cvt(codec, pin_nid, mux_idx);
}

/* called in hdmi_pcm_open when no pin is assigned to the PCM
 * in dyn_pcm_assign mode.
 */
static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
			 struct hda_codec *codec,
			 struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_pcm_runtime *runtime = substream->runtime;
1044
	int cvt_idx, pcm_idx;
1045 1046 1047
	struct hdmi_spec_per_cvt *per_cvt = NULL;
	int err;

1048 1049 1050 1051
	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
	if (pcm_idx < 0)
		return -EINVAL;

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	err = hdmi_choose_cvt(codec, -1, &cvt_idx, NULL);
	if (err)
		return err;

	per_cvt = get_cvt(spec, cvt_idx);
	per_cvt->assigned = 1;
	hinfo->nid = per_cvt->cvt_nid;

	intel_not_share_assigned_cvt_nid(codec, 0, per_cvt->cvt_nid);

1062
	set_bit(pcm_idx, &spec->pcm_in_use);
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	/* todo: setup spdif ctls assign */

	/* Initially set the converter's capabilities */
	hinfo->channels_min = per_cvt->channels_min;
	hinfo->channels_max = per_cvt->channels_max;
	hinfo->rates = per_cvt->rates;
	hinfo->formats = per_cvt->formats;
	hinfo->maxbps = per_cvt->maxbps;

	/* Store the updated parameters */
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;

	snd_pcm_hw_constraint_step(substream->runtime, 0,
				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
	return 0;
}

1083 1084 1085 1086 1087 1088 1089 1090 1091
/*
 * HDA PCM callbacks
 */
static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
			 struct hda_codec *codec,
			 struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_pcm_runtime *runtime = substream->runtime;
1092
	int pin_idx, cvt_idx, pcm_idx, mux_idx = 0;
1093 1094 1095 1096 1097 1098
	struct hdmi_spec_per_pin *per_pin;
	struct hdmi_eld *eld;
	struct hdmi_spec_per_cvt *per_cvt = NULL;
	int err;

	/* Validate hinfo */
1099 1100
	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
	if (pcm_idx < 0)
1101
		return -EINVAL;
1102

1103
	mutex_lock(&spec->pcm_lock);
1104
	pin_idx = hinfo_to_pin_index(codec, hinfo);
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	if (!spec->dyn_pcm_assign) {
		if (snd_BUG_ON(pin_idx < 0)) {
			mutex_unlock(&spec->pcm_lock);
			return -EINVAL;
		}
	} else {
		/* no pin is assigned to the PCM
		 * PA need pcm open successfully when probe
		 */
		if (pin_idx < 0) {
			err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
			mutex_unlock(&spec->pcm_lock);
			return err;
		}
	}
1120 1121

	err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1122 1123
	if (err < 0) {
		mutex_unlock(&spec->pcm_lock);
1124
		return err;
1125
	}
1126 1127

	per_cvt = get_cvt(spec, cvt_idx);
1128 1129
	/* Claim converter */
	per_cvt->assigned = 1;
1130

1131
	set_bit(pcm_idx, &spec->pcm_in_use);
1132
	per_pin = get_pin(spec, pin_idx);
1133
	per_pin->cvt_nid = per_cvt->cvt_nid;
1134 1135
	hinfo->nid = per_cvt->cvt_nid;

1136
	snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1137 1138
			    AC_VERB_SET_CONNECT_SEL,
			    mux_idx);
1139 1140

	/* configure unused pins to choose other converters */
1141
	if (is_haswell_plus(codec) || is_valleyview_plus(codec))
1142
		intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
1143

1144
	snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
1145

1146
	/* Initially set the converter's capabilities */
1147 1148 1149 1150 1151
	hinfo->channels_min = per_cvt->channels_min;
	hinfo->channels_max = per_cvt->channels_max;
	hinfo->rates = per_cvt->rates;
	hinfo->formats = per_cvt->formats;
	hinfo->maxbps = per_cvt->maxbps;
1152

1153
	eld = &per_pin->sink_eld;
1154
	/* Restrict capabilities by ELD if this isn't disabled */
1155
	if (!static_hdmi_pcm && eld->eld_valid) {
1156
		snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
1157
		if (hinfo->channels_min > hinfo->channels_max ||
1158 1159 1160
		    !hinfo->rates || !hinfo->formats) {
			per_cvt->assigned = 0;
			hinfo->nid = 0;
1161
			snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1162
			mutex_unlock(&spec->pcm_lock);
1163
			return -ENODEV;
1164
		}
1165
	}
1166

1167
	mutex_unlock(&spec->pcm_lock);
1168
	/* Store the updated parameters */
1169 1170 1171 1172
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
1173 1174 1175

	snd_pcm_hw_constraint_step(substream->runtime, 0,
				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1176 1177 1178
	return 0;
}

1179 1180 1181
/*
 * HDA/HDMI auto parsing
 */
1182
static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
1183 1184
{
	struct hdmi_spec *spec = codec->spec;
1185
	struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1186
	hda_nid_t pin_nid = per_pin->pin_nid;
1187 1188

	if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
1189 1190
		codec_warn(codec,
			   "HDMI: pin %d wcaps %#x does not support connection list\n",
1191 1192 1193 1194
			   pin_nid, get_wcaps(codec, pin_nid));
		return -EINVAL;
	}

1195 1196 1197
	per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
							per_pin->mux_nids,
							HDA_MAX_CONNECTIONS);
1198 1199 1200 1201

	return 0;
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int i;

	/* try the prefer PCM */
	if (!test_bit(per_pin->pin_nid_idx, &spec->pcm_bitmap))
		return per_pin->pin_nid_idx;

	/* have a second try; check the "reserved area" over num_pins */
	for (i = spec->num_pins; i < spec->pcm_used; i++) {
		if (!test_bit(i, &spec->pcm_bitmap))
			return i;
	}

	/* the last try; check the empty slots in pins */
	for (i = 0; i < spec->num_pins; i++) {
		if (!test_bit(i, &spec->pcm_bitmap))
			return i;
	}
	return -EBUSY;
}

static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int idx;

	/* pcm already be attached to the pin */
	if (per_pin->pcm)
		return;
	idx = hdmi_find_pcm_slot(spec, per_pin);
1234
	if (idx == -EBUSY)
1235 1236
		return;
	per_pin->pcm_idx = idx;
1237
	per_pin->pcm = get_hdmi_pcm(spec, idx);
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
	set_bit(idx, &spec->pcm_bitmap);
}

static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int idx;

	/* pcm already be detached from the pin */
	if (!per_pin->pcm)
		return;
	idx = per_pin->pcm_idx;
	per_pin->pcm_idx = -1;
	per_pin->pcm = NULL;
	if (idx >= 0 && idx < spec->pcm_used)
		clear_bit(idx, &spec->pcm_bitmap);
}

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
		struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
{
	int mux_idx;

	for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
		if (per_pin->mux_nids[mux_idx] == cvt_nid)
			break;
	return mux_idx;
}

static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);

static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
			   struct hdmi_spec_per_pin *per_pin)
{
	struct hda_codec *codec = per_pin->codec;
	struct hda_pcm *pcm;
	struct hda_pcm_stream *hinfo;
	struct snd_pcm_substream *substream;
	int mux_idx;
	bool non_pcm;

	if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1280
		pcm = get_pcm_rec(spec, per_pin->pcm_idx);
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
	else
		return;
	if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
		return;

	/* hdmi audio only uses playback and one substream */
	hinfo = pcm->stream;
	substream = pcm->pcm->streams[0].substream;

	per_pin->cvt_nid = hinfo->nid;

	mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
	if (mux_idx < per_pin->num_mux_nids)
		snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
				AC_VERB_SET_CONNECT_SEL,
				mux_idx);
	snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);

	non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
	if (substream->runtime)
		per_pin->channels = substream->runtime->channels;
	per_pin->setup = true;
	per_pin->mux_idx = mux_idx;

	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
}

static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
			   struct hdmi_spec_per_pin *per_pin)
{
	if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
		snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);

	per_pin->chmap_set = false;
	memset(per_pin->chmap, 0, sizeof(per_pin->chmap));

	per_pin->setup = false;
	per_pin->channels = 0;
}

1321 1322 1323 1324 1325 1326 1327 1328
/* update per_pin ELD from the given new ELD;
 * setup info frame and notification accordingly
 */
static void update_eld(struct hda_codec *codec,
		       struct hdmi_spec_per_pin *per_pin,
		       struct hdmi_eld *eld)
{
	struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1329
	struct hdmi_spec *spec = codec->spec;
1330 1331
	bool old_eld_valid = pin_eld->eld_valid;
	bool eld_changed;
1332
	int pcm_idx = -1;
1333

1334 1335
	/* for monitor disconnection, save pcm_idx firstly */
	pcm_idx = per_pin->pcm_idx;
1336
	if (spec->dyn_pcm_assign) {
1337
		if (eld->eld_valid) {
1338
			hdmi_attach_hda_pcm(spec, per_pin);
1339 1340 1341
			hdmi_pcm_setup_pin(spec, per_pin);
		} else {
			hdmi_pcm_reset_pin(spec, per_pin);
1342
			hdmi_detach_hda_pcm(spec, per_pin);
1343
		}
1344
	}
1345 1346 1347 1348 1349
	/* if pcm_idx == -1, it means this is in monitor connection event
	 * we can get the correct pcm_idx now.
	 */
	if (pcm_idx == -1)
		pcm_idx = per_pin->pcm_idx;
1350

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	if (eld->eld_valid)
		snd_hdmi_show_eld(codec, &eld->info);

	eld_changed = (pin_eld->eld_valid != eld->eld_valid);
	if (eld->eld_valid && pin_eld->eld_valid)
		if (pin_eld->eld_size != eld->eld_size ||
		    memcmp(pin_eld->eld_buffer, eld->eld_buffer,
			   eld->eld_size) != 0)
			eld_changed = true;

1361
	pin_eld->monitor_present = eld->monitor_present;
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	pin_eld->eld_valid = eld->eld_valid;
	pin_eld->eld_size = eld->eld_size;
	if (eld->eld_valid)
		memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
	pin_eld->info = eld->info;

	/*
	 * Re-setup pin and infoframe. This is needed e.g. when
	 * - sink is first plugged-in
	 * - transcoder can change during stream playback on Haswell
	 *   and this can make HW reset converter selection on a pin.
	 */
	if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
		if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
			intel_verify_pin_cvt_connect(codec, per_pin);
			intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
						     per_pin->mux_idx);
		}

		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
	}

1384
	if (eld_changed && pcm_idx >= 0)
1385 1386 1387
		snd_ctl_notify(codec->card,
			       SNDRV_CTL_EVENT_MASK_VALUE |
			       SNDRV_CTL_EVENT_MASK_INFO,
1388
			       &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
1389 1390
}

1391 1392 1393
/* update ELD and jack state via HD-audio verbs */
static bool hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
					 int repoll)
1394
{
1395
	struct hda_jack_tbl *jack;
W
Wu Fengguang 已提交
1396
	struct hda_codec *codec = per_pin->codec;
1397 1398
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_eld *eld = &spec->temp_eld;
W
Wu Fengguang 已提交
1399
	hda_nid_t pin_nid = per_pin->pin_nid;
1400 1401 1402 1403 1404 1405 1406 1407
	/*
	 * Always execute a GetPinSense verb here, even when called from
	 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
	 * response's PD bit is not the real PD value, but indicates that
	 * the real PD value changed. An older version of the HD-audio
	 * specification worked this way. Hence, we just ignore the data in
	 * the unsolicited response to avoid custom WARs.
	 */
1408
	int present;
1409
	bool ret;
1410
	bool do_repoll = false;
1411

1412 1413
	present = snd_hda_pin_sense(codec, pin_nid);

1414
	mutex_lock(&per_pin->lock);
1415 1416
	eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
	if (eld->monitor_present)
1417 1418 1419
		eld->eld_valid  = !!(present & AC_PINSENSE_ELDV);
	else
		eld->eld_valid = false;
1420

1421
	codec_dbg(codec,
1422
		"HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
1423
		codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
1424

1425
	if (eld->eld_valid) {
1426
		if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
1427
						     &eld->eld_size) < 0)
1428
			eld->eld_valid = false;
1429
		else {
1430
			if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
1431
						    eld->eld_size) < 0)
1432
				eld->eld_valid = false;
1433
		}
1434 1435
		if (!eld->eld_valid && repoll)
			do_repoll = true;
W
Wu Fengguang 已提交
1436
	}
1437

1438
	if (do_repoll)
1439 1440 1441
		schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
	else
		update_eld(codec, per_pin, eld);
1442

1443
	ret = !repoll || !eld->monitor_present || eld->eld_valid;
1444 1445 1446 1447 1448

	jack = snd_hda_jack_tbl_get(codec, pin_nid);
	if (jack)
		jack->block_report = !ret;

1449
	mutex_unlock(&per_pin->lock);
1450
	return ret;
1451 1452
}

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static struct snd_jack *pin_idx_to_jack(struct hda_codec *codec,
				 struct hdmi_spec_per_pin *per_pin)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_jack *jack = NULL;
	struct hda_jack_tbl *jack_tbl;

	/* if !dyn_pcm_assign, get jack from hda_jack_tbl
	 * in !dyn_pcm_assign case, spec->pcm_rec[].jack is not
	 * NULL even after snd_hda_jack_tbl_clear() is called to
	 * free snd_jack. This may cause access invalid memory
	 * when calling snd_jack_report
	 */
	if (per_pin->pcm_idx >= 0 && spec->dyn_pcm_assign)
		jack = spec->pcm_rec[per_pin->pcm_idx].jack;
	else if (!spec->dyn_pcm_assign) {
		jack_tbl = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
		if (jack_tbl)
			jack = jack_tbl->jack;
	}
	return jack;
}

1476 1477 1478 1479 1480 1481
/* update ELD and jack state via audio component */
static void sync_eld_via_acomp(struct hda_codec *codec,
			       struct hdmi_spec_per_pin *per_pin)
{
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_eld *eld = &spec->temp_eld;
1482
	struct snd_jack *jack = NULL;
1483 1484
	int size;

1485
	mutex_lock(&per_pin->lock);
1486
	eld->monitor_present = false;
1487 1488 1489 1490 1491 1492 1493 1494 1495
	size = snd_hdac_acomp_get_eld(&codec->bus->core, per_pin->pin_nid,
				      &eld->monitor_present, eld->eld_buffer,
				      ELD_MAX_SIZE);
	if (size > 0) {
		size = min(size, ELD_MAX_SIZE);
		if (snd_hdmi_parse_eld(codec, &eld->info,
				       eld->eld_buffer, size) < 0)
			size = -EINVAL;
	}
1496

1497 1498 1499 1500 1501 1502
	if (size > 0) {
		eld->eld_valid = true;
		eld->eld_size = size;
	} else {
		eld->eld_valid = false;
		eld->eld_size = 0;
1503
	}
1504

1505 1506 1507
	/* pcm_idx >=0 before update_eld() means it is in monitor
	 * disconnected event. Jack must be fetched before update_eld()
	 */
1508
	jack = pin_idx_to_jack(codec, per_pin);
1509
	update_eld(codec, per_pin, eld);
1510 1511
	if (jack == NULL)
		jack = pin_idx_to_jack(codec, per_pin);
1512 1513 1514
	if (jack == NULL)
		goto unlock;
	snd_jack_report(jack,
1515 1516 1517
			eld->monitor_present ? SND_JACK_AVOUT : 0);
 unlock:
	mutex_unlock(&per_pin->lock);
1518 1519 1520 1521 1522
}

static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
{
	struct hda_codec *codec = per_pin->codec;
1523 1524
	struct hdmi_spec *spec = codec->spec;
	int ret;
1525

1526 1527 1528 1529
	/* no temporary power up/down needed for component notifier */
	if (!codec_has_acomp(codec))
		snd_hda_power_up_pm(codec);

1530
	mutex_lock(&spec->pcm_lock);
1531 1532
	if (codec_has_acomp(codec)) {
		sync_eld_via_acomp(codec, per_pin);
1533
		ret = false; /* don't call snd_hda_jack_report_sync() */
1534
	} else {
1535
		ret = hdmi_present_sense_via_verbs(per_pin, repoll);
1536
	}
1537 1538
	mutex_unlock(&spec->pcm_lock);

1539 1540 1541
	if (!codec_has_acomp(codec))
		snd_hda_power_down_pm(codec);

1542
	return ret;
1543 1544
}

W
Wu Fengguang 已提交
1545 1546 1547 1548 1549
static void hdmi_repoll_eld(struct work_struct *work)
{
	struct hdmi_spec_per_pin *per_pin =
	container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);

1550 1551 1552
	if (per_pin->repoll_count++ > 6)
		per_pin->repoll_count = 0;

1553 1554
	if (hdmi_present_sense(per_pin, per_pin->repoll_count))
		snd_hda_jack_report_sync(per_pin->codec);
W
Wu Fengguang 已提交
1555 1556
}

1557 1558 1559
static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
					     hda_nid_t nid);

1560 1561 1562
static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
{
	struct hdmi_spec *spec = codec->spec;
1563 1564 1565
	unsigned int caps, config;
	int pin_idx;
	struct hdmi_spec_per_pin *per_pin;
1566
	int err;
1567

1568
	caps = snd_hda_query_pin_caps(codec, pin_nid);
1569 1570 1571
	if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
		return 0;

1572
	config = snd_hda_codec_get_pincfg(codec, pin_nid);
1573 1574 1575
	if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
		return 0;

1576
	if (is_haswell_plus(codec))
1577 1578
		intel_haswell_fixup_connect_list(codec, pin_nid);

1579
	pin_idx = spec->num_pins;
1580 1581 1582
	per_pin = snd_array_new(&spec->pins);
	if (!per_pin)
		return -ENOMEM;
1583 1584

	per_pin->pin_nid = pin_nid;
1585
	per_pin->non_pcm = false;
1586 1587
	if (spec->dyn_pcm_assign)
		per_pin->pcm_idx = -1;
1588 1589
	else {
		per_pin->pcm = get_hdmi_pcm(spec, pin_idx);
1590
		per_pin->pcm_idx = pin_idx;
1591
	}
1592
	per_pin->pin_nid_idx = pin_idx;
1593

1594 1595 1596
	err = hdmi_read_pin_conn(codec, pin_idx);
	if (err < 0)
		return err;
1597 1598 1599

	spec->num_pins++;

1600
	return 0;
1601 1602
}

1603
static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1604 1605
{
	struct hdmi_spec *spec = codec->spec;
1606 1607 1608
	struct hdmi_spec_per_cvt *per_cvt;
	unsigned int chans;
	int err;
1609

1610 1611 1612
	chans = get_wcaps(codec, cvt_nid);
	chans = get_wcaps_channels(chans);

1613 1614 1615
	per_cvt = snd_array_new(&spec->cvts);
	if (!per_cvt)
		return -ENOMEM;
1616 1617 1618

	per_cvt->cvt_nid = cvt_nid;
	per_cvt->channels_min = 2;
1619
	if (chans <= 16) {
1620
		per_cvt->channels_max = chans;
1621 1622
		if (chans > spec->chmap.channels_max)
			spec->chmap.channels_max = chans;
1623
	}
1624 1625 1626 1627 1628 1629 1630 1631

	err = snd_hda_query_supported_pcm(codec, cvt_nid,
					  &per_cvt->rates,
					  &per_cvt->formats,
					  &per_cvt->maxbps);
	if (err < 0)
		return err;

1632 1633 1634
	if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
		spec->cvt_nids[spec->num_cvts] = cvt_nid;
	spec->num_cvts++;
1635 1636 1637 1638 1639 1640 1641 1642 1643

	return 0;
}

static int hdmi_parse_codec(struct hda_codec *codec)
{
	hda_nid_t nid;
	int i, nodes;

1644
	nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
1645
	if (!nid || nodes < 0) {
1646
		codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
1647 1648 1649 1650 1651 1652 1653
		return -EINVAL;
	}

	for (i = 0; i < nodes; i++, nid++) {
		unsigned int caps;
		unsigned int type;

1654
		caps = get_wcaps(codec, nid);
1655 1656 1657 1658 1659 1660 1661
		type = get_wcaps_type(caps);

		if (!(caps & AC_WCAP_DIGITAL))
			continue;

		switch (type) {
		case AC_WID_AUD_OUT:
1662
			hdmi_add_cvt(codec, nid);
1663 1664
			break;
		case AC_WID_PIN:
1665
			hdmi_add_pin(codec, nid);
1666 1667 1668 1669 1670 1671 1672
			break;
		}
	}

	return 0;
}

1673 1674
/*
 */
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
{
	struct hda_spdif_out *spdif;
	bool non_pcm;

	mutex_lock(&codec->spdif_mutex);
	spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
	non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
	mutex_unlock(&codec->spdif_mutex);
	return non_pcm;
}

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
/*
 * HDMI callbacks
 */

static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
					   struct hda_codec *codec,
					   unsigned int stream_tag,
					   unsigned int format,
					   struct snd_pcm_substream *substream)
{
1697 1698
	hda_nid_t cvt_nid = hinfo->nid;
	struct hdmi_spec *spec = codec->spec;
1699 1700 1701
	int pin_idx;
	struct hdmi_spec_per_pin *per_pin;
	hda_nid_t pin_nid;
1702
	struct snd_pcm_runtime *runtime = substream->runtime;
1703
	bool non_pcm;
1704
	int pinctl;
1705
	int err;
1706

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	mutex_lock(&spec->pcm_lock);
	pin_idx = hinfo_to_pin_index(codec, hinfo);
	if (spec->dyn_pcm_assign && pin_idx < 0) {
		/* when dyn_pcm_assign and pcm is not bound to a pin
		 * skip pin setup and return 0 to make audio playback
		 * be ongoing
		 */
		intel_not_share_assigned_cvt_nid(codec, 0, cvt_nid);
		snd_hda_codec_setup_stream(codec, cvt_nid,
					stream_tag, 0, format);
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
1720

1721 1722 1723 1724 1725 1726
	if (snd_BUG_ON(pin_idx < 0)) {
		mutex_unlock(&spec->pcm_lock);
		return -EINVAL;
	}
	per_pin = get_pin(spec, pin_idx);
	pin_nid = per_pin->pin_nid;
1727
	if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
		/* Verify pin:cvt selections to avoid silent audio after S3.
		 * After S3, the audio driver restores pin:cvt selections
		 * but this can happen before gfx is ready and such selection
		 * is overlooked by HW. Thus multiple pins can share a same
		 * default convertor and mute control will affect each other,
		 * which can cause a resumed audio playback become silent
		 * after S3.
		 */
		intel_verify_pin_cvt_connect(codec, per_pin);
		intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
	}

1740 1741
	/* Call sync_audio_rate to set the N/CTS/M manually if necessary */
	/* Todo: add DP1.2 MST audio support later */
1742 1743
	if (codec_has_acomp(codec))
		snd_hdac_sync_audio_rate(&codec->bus->core, pin_nid, runtime->rate);
1744

1745
	non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
1746
	mutex_lock(&per_pin->lock);
1747 1748
	per_pin->channels = substream->runtime->channels;
	per_pin->setup = true;
1749

1750
	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1751
	mutex_unlock(&per_pin->lock);
1752 1753 1754 1755 1756 1757 1758 1759
	if (spec->dyn_pin_out) {
		pinctl = snd_hda_codec_read(codec, pin_nid, 0,
					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
		snd_hda_codec_write(codec, pin_nid, 0,
				    AC_VERB_SET_PIN_WIDGET_CONTROL,
				    pinctl | PIN_OUT);
	}

1760 1761 1762 1763
	err = spec->ops.setup_stream(codec, cvt_nid, pin_nid,
				 stream_tag, format);
	mutex_unlock(&spec->pcm_lock);
	return err;
1764 1765
}

1766 1767 1768 1769 1770 1771 1772 1773
static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
					     struct hda_codec *codec,
					     struct snd_pcm_substream *substream)
{
	snd_hda_codec_cleanup_stream(codec, hinfo->nid);
	return 0;
}

1774 1775 1776
static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
			  struct hda_codec *codec,
			  struct snd_pcm_substream *substream)
1777 1778
{
	struct hdmi_spec *spec = codec->spec;
1779
	int cvt_idx, pin_idx, pcm_idx;
1780 1781
	struct hdmi_spec_per_cvt *per_cvt;
	struct hdmi_spec_per_pin *per_pin;
1782
	int pinctl;
1783 1784

	if (hinfo->nid) {
1785 1786 1787
		pcm_idx = hinfo_to_pcm_index(codec, hinfo);
		if (snd_BUG_ON(pcm_idx < 0))
			return -EINVAL;
1788
		cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
1789 1790
		if (snd_BUG_ON(cvt_idx < 0))
			return -EINVAL;
1791
		per_cvt = get_cvt(spec, cvt_idx);
1792 1793 1794 1795 1796

		snd_BUG_ON(!per_cvt->assigned);
		per_cvt->assigned = 0;
		hinfo->nid = 0;

1797
		mutex_lock(&spec->pcm_lock);
1798
		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1799
		clear_bit(pcm_idx, &spec->pcm_in_use);
1800
		pin_idx = hinfo_to_pin_index(codec, hinfo);
1801 1802 1803 1804 1805 1806 1807
		if (spec->dyn_pcm_assign && pin_idx < 0) {
			mutex_unlock(&spec->pcm_lock);
			return 0;
		}

		if (snd_BUG_ON(pin_idx < 0)) {
			mutex_unlock(&spec->pcm_lock);
1808
			return -EINVAL;
1809
		}
1810
		per_pin = get_pin(spec, pin_idx);
1811

1812 1813 1814 1815 1816 1817 1818 1819
		if (spec->dyn_pin_out) {
			pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
					AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
					    AC_VERB_SET_PIN_WIDGET_CONTROL,
					    pinctl & ~PIN_OUT);
		}

1820
		mutex_lock(&per_pin->lock);
1821 1822
		per_pin->chmap_set = false;
		memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1823 1824 1825

		per_pin->setup = false;
		per_pin->channels = 0;
1826
		mutex_unlock(&per_pin->lock);
1827
		mutex_unlock(&spec->pcm_lock);
1828
	}
1829

1830 1831 1832 1833 1834
	return 0;
}

static const struct hda_pcm_ops generic_ops = {
	.open = hdmi_pcm_open,
1835
	.close = hdmi_pcm_close,
1836
	.prepare = generic_hdmi_playback_pcm_prepare,
1837
	.cleanup = generic_hdmi_playback_pcm_cleanup,
1838 1839
};

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
					unsigned char *chmap)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	/* chmap is already set to 0 in caller */
	if (!per_pin)
		return;

	memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
}

static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
				unsigned char *chmap, int prepared)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

1861 1862
	if (!per_pin)
		return;
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	mutex_lock(&per_pin->lock);
	per_pin->chmap_set = true;
	memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
	if (prepared)
		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
	mutex_unlock(&per_pin->lock);
}

static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	return per_pin ? true:false;
}

1880 1881 1882
static int generic_hdmi_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
1883
	int pin_idx;
1884

1885 1886
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hda_pcm *info;
1887
		struct hda_pcm_stream *pstr;
1888

1889
		info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
1890 1891
		if (!info)
			return -ENOMEM;
1892 1893

		spec->pcm_rec[pin_idx].pcm = info;
1894
		spec->pcm_used++;
1895
		info->pcm_type = HDA_PCM_TYPE_HDMI;
1896
		info->own_chmap = true;
1897

1898
		pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
1899 1900 1901
		pstr->substreams = 1;
		pstr->ops = generic_ops;
		/* other pstr fields are set in open */
1902 1903 1904 1905 1906
	}

	return 0;
}

1907
static void free_hdmi_jack_priv(struct snd_jack *jack)
1908
{
1909
	struct hdmi_pcm *pcm = jack->private_data;
1910

1911
	pcm->jack = NULL;
1912 1913
}

1914 1915 1916
static int add_hdmi_jack_kctl(struct hda_codec *codec,
			       struct hdmi_spec *spec,
			       int pcm_idx,
1917 1918 1919 1920 1921 1922 1923 1924 1925
			       const char *name)
{
	struct snd_jack *jack;
	int err;

	err = snd_jack_new(codec->card, name, SND_JACK_AVOUT, &jack,
			   true, false);
	if (err < 0)
		return err;
1926 1927 1928 1929

	spec->pcm_rec[pcm_idx].jack = jack;
	jack->private_data = &spec->pcm_rec[pcm_idx];
	jack->private_free = free_hdmi_jack_priv;
1930 1931 1932
	return 0;
}

1933
static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
1934
{
1935
	char hdmi_str[32] = "HDMI/DP";
1936
	struct hdmi_spec *spec = codec->spec;
1937 1938 1939
	struct hdmi_spec_per_pin *per_pin;
	struct hda_jack_tbl *jack;
	int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
1940
	bool phantom_jack;
1941
	int ret;
1942

1943 1944
	if (pcmdev > 0)
		sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954

	if (spec->dyn_pcm_assign)
		return add_hdmi_jack_kctl(codec, spec, pcm_idx, hdmi_str);

	/* for !dyn_pcm_assign, we still use hda_jack for compatibility */
	/* if !dyn_pcm_assign, it must be non-MST mode.
	 * This means pcms and pins are statically mapped.
	 * And pcm_idx is pin_idx.
	 */
	per_pin = get_pin(spec, pcm_idx);
1955 1956
	phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
	if (phantom_jack)
1957 1958
		strncat(hdmi_str, " Phantom",
			sizeof(hdmi_str) - strlen(hdmi_str) - 1);
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	ret = snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
				    phantom_jack);
	if (ret < 0)
		return ret;
	jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
	if (jack == NULL)
		return 0;
	/* assign jack->jack to pcm_rec[].jack to
	 * align with dyn_pcm_assign mode
	 */
	spec->pcm_rec[pcm_idx].jack = jack->jack;
	return 0;
1971 1972
}

1973 1974 1975 1976
static int generic_hdmi_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int err;
1977
	int pin_idx, pcm_idx;
1978

1979

1980 1981
	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
		err = generic_hdmi_build_jack(codec, pcm_idx);
1982 1983 1984
		if (err < 0)
			return err;

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
		/* create the spdif for each pcm
		 * pin will be bound when monitor is connected
		 */
		if (spec->dyn_pcm_assign)
			err = snd_hda_create_dig_out_ctls(codec,
					  0, spec->cvt_nids[0],
					  HDA_PCM_TYPE_HDMI);
		else {
			struct hdmi_spec_per_pin *per_pin =
				get_pin(spec, pcm_idx);
			err = snd_hda_create_dig_out_ctls(codec,
1996 1997 1998
						  per_pin->pin_nid,
						  per_pin->mux_nids[0],
						  HDA_PCM_TYPE_HDMI);
1999
		}
2000 2001
		if (err < 0)
			return err;
2002
		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2003 2004

		/* add control for ELD Bytes */
2005 2006
		err = hdmi_create_eld_ctl(codec, pcm_idx,
					get_pcm_rec(spec, pcm_idx)->device);
2007 2008
		if (err < 0)
			return err;
2009 2010 2011 2012
	}

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2013

2014
		hdmi_present_sense(per_pin, 0);
2015 2016
	}

2017
	/* add channel maps */
2018
	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2019
		struct hda_pcm *pcm;
2020

2021
		pcm = get_pcm_rec(spec, pcm_idx);
2022
		if (!pcm || !pcm->pcm)
2023
			break;
2024
		err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
2025 2026 2027 2028
		if (err < 0)
			return err;
	}

2029 2030 2031
	return 0;
}

2032
static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2033 2034
{
	struct hdmi_spec *spec = codec->spec;
2035 2036 2037
	int pin_idx;

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2038
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2039

W
Wu Fengguang 已提交
2040
		per_pin->codec = codec;
2041
		mutex_init(&per_pin->lock);
W
Wu Fengguang 已提交
2042
		INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
2043
		eld_proc_new(per_pin, pin_idx);
2044
	}
2045 2046 2047 2048 2049 2050 2051 2052 2053
	return 0;
}

static int generic_hdmi_init(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int pin_idx;

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2054
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2055 2056 2057
		hda_nid_t pin_nid = per_pin->pin_nid;

		hdmi_init_pin(codec, pin_nid);
2058 2059 2060 2061
		if (!codec_has_acomp(codec))
			snd_hda_jack_detect_enable_callback(codec, pin_nid,
				codec->jackpoll_interval > 0 ?
				jack_callback : NULL);
2062
	}
2063 2064 2065
	return 0;
}

2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
static void hdmi_array_init(struct hdmi_spec *spec, int nums)
{
	snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
	snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
}

static void hdmi_array_free(struct hdmi_spec *spec)
{
	snd_array_free(&spec->pins);
	snd_array_free(&spec->cvts);
}

2078 2079 2080
static void generic_hdmi_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2081
	int pin_idx, pcm_idx;
2082

2083
	if (codec_has_acomp(codec))
2084 2085
		snd_hdac_i915_register_notifier(NULL);

2086
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2087
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2088
		cancel_delayed_work_sync(&per_pin->work);
2089
		eld_proc_free(per_pin);
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
	}

	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
		if (spec->pcm_rec[pcm_idx].jack == NULL)
			continue;
		if (spec->dyn_pcm_assign)
			snd_device_free(codec->card,
					spec->pcm_rec[pcm_idx].jack);
		else
			spec->pcm_rec[pcm_idx].jack = NULL;
2100
	}
2101

2102 2103
	if (spec->i915_bound)
		snd_hdac_i915_exit(&codec->bus->core);
2104
	hdmi_array_free(spec);
2105 2106 2107
	kfree(spec);
}

2108 2109 2110 2111 2112 2113
#ifdef CONFIG_PM
static int generic_hdmi_resume(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int pin_idx;

2114
	codec->patch_ops.init(codec);
2115
	regcache_sync(codec->core.regmap);
2116 2117 2118 2119 2120 2121 2122 2123 2124

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
		hdmi_present_sense(per_pin, 1);
	}
	return 0;
}
#endif

2125
static const struct hda_codec_ops generic_hdmi_patch_ops = {
2126 2127 2128 2129 2130
	.init			= generic_hdmi_init,
	.free			= generic_hdmi_free,
	.build_pcms		= generic_hdmi_build_pcms,
	.build_controls		= generic_hdmi_build_controls,
	.unsol_event		= hdmi_unsol_event,
2131 2132 2133
#ifdef CONFIG_PM
	.resume			= generic_hdmi_resume,
#endif
2134 2135
};

2136 2137 2138 2139 2140
static const struct hdmi_ops generic_standard_hdmi_ops = {
	.pin_get_eld				= snd_hdmi_get_eld,
	.pin_setup_infoframe			= hdmi_pin_setup_infoframe,
	.pin_hbr_setup				= hdmi_pin_hbr_setup,
	.setup_stream				= hdmi_setup_stream,
2141 2142
};

2143 2144 2145 2146 2147 2148
static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
					     hda_nid_t nid)
{
	struct hdmi_spec *spec = codec->spec;
	hda_nid_t conns[4];
	int nconns;
2149

2150 2151 2152
	nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
	if (nconns == spec->num_cvts &&
	    !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
2153 2154
		return;

2155
	/* override pins connection list */
2156
	codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
2157
	snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
2158 2159
}

2160 2161 2162 2163 2164 2165 2166
#define INTEL_VENDOR_NID 0x08
#define INTEL_GET_VENDOR_VERB 0xf81
#define INTEL_SET_VENDOR_VERB 0x781
#define INTEL_EN_DP12			0x02 /* enable DP 1.2 features */
#define INTEL_EN_ALL_PIN_CVTS	0x01 /* enable 2nd & 3rd pins and convertors */

static void intel_haswell_enable_all_pins(struct hda_codec *codec,
2167
					  bool update_tree)
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
{
	unsigned int vendor_param;

	vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
				INTEL_GET_VENDOR_VERB, 0);
	if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
		return;

	vendor_param |= INTEL_EN_ALL_PIN_CVTS;
	vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
				INTEL_SET_VENDOR_VERB, vendor_param);
	if (vendor_param == -1)
		return;

2182 2183
	if (update_tree)
		snd_hda_codec_update_widgets(codec);
2184 2185
}

2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
{
	unsigned int vendor_param;

	vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
				INTEL_GET_VENDOR_VERB, 0);
	if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
		return;

	/* enable DP1.2 mode */
	vendor_param |= INTEL_EN_DP12;
2197
	snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
2198 2199 2200 2201
	snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
				INTEL_SET_VENDOR_VERB, vendor_param);
}

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
 * Otherwise you may get severe h/w communication errors.
 */
static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
				unsigned int power_state)
{
	if (power_state == AC_PWRST_D0) {
		intel_haswell_enable_all_pins(codec, false);
		intel_haswell_fixup_enable_dp12(codec);
	}
2212

2213 2214 2215
	snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
	snd_hda_codec_set_power_to_all(codec, fg, power_state);
}
2216

2217
static void intel_pin_eld_notify(void *audio_ptr, int port)
2218 2219 2220 2221
{
	struct hda_codec *codec = audio_ptr;
	int pin_nid = port + 0x04;

2222 2223 2224 2225
	/* we assume only from port-B to port-D */
	if (port < 1 || port > 3)
		return;

2226 2227 2228 2229 2230
	/* skip notification during system suspend (but not in runtime PM);
	 * the state will be updated at resume
	 */
	if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
		return;
2231 2232 2233
	/* ditto during suspend/resume process itself */
	if (atomic_read(&(codec)->core.in_pm))
		return;
2234

2235
	snd_hdac_i915_set_bclk(&codec->bus->core);
2236 2237 2238
	check_presence_and_report(codec, pin_nid);
}

2239 2240 2241 2242 2243 2244 2245 2246
static int patch_generic_hdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;

	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
	if (spec == NULL)
		return -ENOMEM;

2247
	spec->ops = generic_standard_hdmi_ops;
2248
	mutex_init(&spec->pcm_lock);
2249 2250 2251 2252 2253 2254
	snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);

	spec->chmap.ops.get_chmap = hdmi_get_chmap;
	spec->chmap.ops.set_chmap = hdmi_set_chmap;
	spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;

2255
	codec->spec = spec;
2256
	hdmi_array_init(spec, 4);
2257

2258
#ifdef CONFIG_SND_HDA_I915
2259
	/* Try to bind with i915 for Intel HSW+ codecs (if not done yet) */
2260 2261
	if ((codec->core.vendor_id >> 16) == 0x8086 &&
	    is_haswell_plus(codec)) {
2262 2263 2264 2265 2266
#if 0
		/* on-demand binding leads to an unbalanced refcount when
		 * both i915 and hda drivers are probed concurrently;
		 * disabled temporarily for now
		 */
2267 2268 2269
		if (!codec->bus->core.audio_component)
			if (!snd_hdac_i915_init(&codec->bus->core))
				spec->i915_bound = true;
2270
#endif
2271 2272 2273 2274 2275
		/* use i915 audio component notifier for hotplug */
		if (codec->bus->core.audio_component)
			spec->use_acomp_notifier = true;
	}
#endif
2276

2277
	if (is_haswell_plus(codec)) {
2278
		intel_haswell_enable_all_pins(codec, true);
2279
		intel_haswell_fixup_enable_dp12(codec);
2280
	}
2281

2282 2283 2284 2285 2286 2287
	/* For Valleyview/Cherryview, only the display codec is in the display
	 * power well and can use link_power ops to request/release the power.
	 * For Haswell/Broadwell, the controller is also in the power well and
	 * can cover the codec power request, and so need not set this flag.
	 * For previous platforms, there is no such power well feature.
	 */
2288 2289
	if (is_valleyview_plus(codec) || is_skylake(codec) ||
			is_broxton(codec))
2290 2291
		codec->core.link_power_control = 1;

2292
	if (hdmi_parse_codec(codec) < 0) {
2293 2294
		if (spec->i915_bound)
			snd_hdac_i915_exit(&codec->bus->core);
2295 2296 2297 2298 2299
		codec->spec = NULL;
		kfree(spec);
		return -EINVAL;
	}
	codec->patch_ops = generic_hdmi_patch_ops;
2300
	if (is_haswell_plus(codec)) {
2301
		codec->patch_ops.set_power_state = haswell_set_power_state;
2302 2303
		codec->dp_mst = true;
	}
2304

2305 2306 2307 2308
	/* Enable runtime pm for HDMI audio codec of HSW/BDW/SKL/BYT/BSW */
	if (is_haswell_plus(codec) || is_valleyview_plus(codec))
		codec->auto_runtime_pm = 1;

2309
	generic_hdmi_init_per_pins(codec);
2310 2311


2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
	if (codec_has_acomp(codec)) {
		codec->depop_delay = 0;
		spec->i915_audio_ops.audio_ptr = codec;
		/* intel_audio_codec_enable() or intel_audio_codec_disable()
		 * will call pin_eld_notify with using audio_ptr pointer
		 * We need make sure audio_ptr is really setup
		 */
		wmb();
		spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
		snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
	}

2324
	WARN_ON(spec->dyn_pcm_assign && !codec_has_acomp(codec));
2325 2326 2327
	return 0;
}

2328 2329 2330 2331 2332 2333 2334
/*
 * Shared non-generic implementations
 */

static int simple_playback_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2335
	struct hda_pcm *info;
2336 2337
	unsigned int chans;
	struct hda_pcm_stream *pstr;
2338
	struct hdmi_spec_per_cvt *per_cvt;
2339

2340 2341
	per_cvt = get_cvt(spec, 0);
	chans = get_wcaps(codec, per_cvt->cvt_nid);
2342
	chans = get_wcaps_channels(chans);
2343

2344
	info = snd_hda_codec_pcm_new(codec, "HDMI 0");
2345 2346
	if (!info)
		return -ENOMEM;
2347
	spec->pcm_rec[0].pcm = info;
2348 2349 2350
	info->pcm_type = HDA_PCM_TYPE_HDMI;
	pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
	*pstr = spec->pcm_playback;
2351
	pstr->nid = per_cvt->cvt_nid;
2352 2353
	if (pstr->channels_max <= 2 && chans && chans <= 16)
		pstr->channels_max = chans;
2354 2355 2356 2357

	return 0;
}

2358 2359 2360 2361
/* unsolicited event for jack sensing */
static void simple_hdmi_unsol_event(struct hda_codec *codec,
				    unsigned int res)
{
2362
	snd_hda_jack_set_dirty_all(codec);
2363 2364 2365 2366 2367 2368 2369 2370
	snd_hda_jack_report_sync(codec);
}

/* generic_hdmi_build_jack can be used for simple_hdmi, too,
 * as long as spec->pins[] is set correctly
 */
#define simple_hdmi_build_jack	generic_hdmi_build_jack

2371 2372 2373
static int simple_playback_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2374
	struct hdmi_spec_per_cvt *per_cvt;
2375 2376
	int err;

2377
	per_cvt = get_cvt(spec, 0);
2378 2379 2380
	err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
					  per_cvt->cvt_nid,
					  HDA_PCM_TYPE_HDMI);
2381 2382 2383
	if (err < 0)
		return err;
	return simple_hdmi_build_jack(codec, 0);
2384 2385
}

2386 2387 2388
static int simple_playback_init(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2389 2390
	struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
	hda_nid_t pin = per_pin->pin_nid;
2391 2392 2393 2394 2395 2396 2397

	snd_hda_codec_write(codec, pin, 0,
			    AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
	/* some codecs require to unmute the pin */
	if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
		snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
				    AMP_OUT_UNMUTE);
2398
	snd_hda_jack_detect_enable(codec, pin);
2399 2400 2401
	return 0;
}

2402 2403 2404 2405
static void simple_playback_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;

2406
	hdmi_array_free(spec);
2407 2408 2409
	kfree(spec);
}

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
/*
 * Nvidia specific implementations
 */

#define Nv_VERB_SET_Channel_Allocation          0xF79
#define Nv_VERB_SET_Info_Frame_Checksum         0xF7A
#define Nv_VERB_SET_Audio_Protection_On         0xF98
#define Nv_VERB_SET_Audio_Protection_Off        0xF99

#define nvhdmi_master_con_nid_7x	0x04
#define nvhdmi_master_pin_nid_7x	0x05

2422
static const hda_nid_t nvhdmi_con_nids_7x[4] = {
2423 2424 2425 2426
	/*front, rear, clfe, rear_surr */
	0x6, 0x8, 0xa, 0xc,
};

2427 2428 2429 2430 2431 2432 2433 2434 2435
static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
	/* set audio protect on */
	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
	/* enable digital output on pin widget */
	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{} /* terminator */
};

static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
	/* set audio protect on */
	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
	/* enable digital output on pin widget */
	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{} /* terminator */
};

#ifdef LIMITED_RATE_FMT_SUPPORT
/* support only the safe format and rate */
#define SUPPORTED_RATES		SNDRV_PCM_RATE_48000
#define SUPPORTED_MAXBPS	16
#define SUPPORTED_FORMATS	SNDRV_PCM_FMTBIT_S16_LE
#else
/* support all rates and formats */
#define SUPPORTED_RATES \
	(SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
	SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
	 SNDRV_PCM_RATE_192000)
#define SUPPORTED_MAXBPS	24
#define SUPPORTED_FORMATS \
	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
#endif

2463 2464 2465 2466 2467 2468 2469
static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
{
	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
	return 0;
}

static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2470
{
2471
	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
2472 2473 2474
	return 0;
}

2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
static unsigned int channels_2_6_8[] = {
	2, 6, 8
};

static unsigned int channels_2_8[] = {
	2, 8
};

static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
	.count = ARRAY_SIZE(channels_2_6_8),
	.list = channels_2_6_8,
	.mask = 0,
};

static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
	.count = ARRAY_SIZE(channels_2_8),
	.list = channels_2_8,
	.mask = 0,
};

2495 2496 2497 2498 2499
static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
				    struct hda_codec *codec,
				    struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
2500 2501
	struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;

2502
	switch (codec->preset->vendor_id) {
2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	case 0x10de0002:
	case 0x10de0003:
	case 0x10de0005:
	case 0x10de0006:
		hw_constraints_channels = &hw_constraints_2_8_channels;
		break;
	case 0x10de0007:
		hw_constraints_channels = &hw_constraints_2_6_8_channels;
		break;
	default:
		break;
	}

	if (hw_constraints_channels != NULL) {
		snd_pcm_hw_constraint_list(substream->runtime, 0,
				SNDRV_PCM_HW_PARAM_CHANNELS,
				hw_constraints_channels);
2520 2521 2522
	} else {
		snd_pcm_hw_constraint_step(substream->runtime, 0,
					   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
2523 2524
	}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
	return snd_hda_multi_out_dig_open(codec, &spec->multiout);
}

static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
				     struct hda_codec *codec,
				     struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
}

static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
				       struct hda_codec *codec,
				       unsigned int stream_tag,
				       unsigned int format,
				       struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
					     stream_tag, format, substream);
}

2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
static const struct hda_pcm_stream simple_pcm_playback = {
	.substreams = 1,
	.channels_min = 2,
	.channels_max = 2,
	.ops = {
		.open = simple_playback_pcm_open,
		.close = simple_playback_pcm_close,
		.prepare = simple_playback_pcm_prepare
	},
};

static const struct hda_codec_ops simple_hdmi_patch_ops = {
	.build_controls = simple_playback_build_controls,
	.build_pcms = simple_playback_build_pcms,
	.init = simple_playback_init,
	.free = simple_playback_free,
2563
	.unsol_event = simple_hdmi_unsol_event,
2564 2565 2566 2567 2568 2569
};

static int patch_simple_hdmi(struct hda_codec *codec,
			     hda_nid_t cvt_nid, hda_nid_t pin_nid)
{
	struct hdmi_spec *spec;
2570 2571
	struct hdmi_spec_per_cvt *per_cvt;
	struct hdmi_spec_per_pin *per_pin;
2572 2573 2574 2575 2576 2577

	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
	if (!spec)
		return -ENOMEM;

	codec->spec = spec;
2578
	hdmi_array_init(spec, 1);
2579 2580 2581 2582 2583 2584

	spec->multiout.num_dacs = 0;  /* no analog */
	spec->multiout.max_channels = 2;
	spec->multiout.dig_out_nid = cvt_nid;
	spec->num_cvts = 1;
	spec->num_pins = 1;
2585 2586 2587 2588 2589 2590 2591 2592
	per_pin = snd_array_new(&spec->pins);
	per_cvt = snd_array_new(&spec->cvts);
	if (!per_pin || !per_cvt) {
		simple_playback_free(codec);
		return -ENOMEM;
	}
	per_cvt->cvt_nid = cvt_nid;
	per_pin->pin_nid = pin_nid;
2593 2594 2595 2596 2597 2598 2599
	spec->pcm_playback = simple_pcm_playback;

	codec->patch_ops = simple_hdmi_patch_ops;

	return 0;
}

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
						    int channels)
{
	unsigned int chanmask;
	int chan = channels ? (channels - 1) : 1;

	switch (channels) {
	default:
	case 0:
	case 2:
		chanmask = 0x00;
		break;
	case 4:
		chanmask = 0x08;
		break;
	case 6:
		chanmask = 0x0b;
		break;
	case 8:
		chanmask = 0x13;
		break;
	}

	/* Set the audio infoframe channel allocation and checksum fields.  The
	 * channel count is computed implicitly by the hardware. */
	snd_hda_codec_write(codec, 0x1, 0,
			Nv_VERB_SET_Channel_Allocation, chanmask);

	snd_hda_codec_write(codec, 0x1, 0,
			Nv_VERB_SET_Info_Frame_Checksum,
			(0x71 - chan - chanmask));
}

2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
				   struct hda_codec *codec,
				   struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	int i;

	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
			0, AC_VERB_SET_CHANNEL_STREAMID, 0);
	for (i = 0; i < 4; i++) {
		/* set the stream id */
		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
				AC_VERB_SET_CHANNEL_STREAMID, 0);
		/* set the stream format */
		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
				AC_VERB_SET_STREAM_FORMAT, 0);
	}

2651 2652 2653 2654
	/* The audio hardware sends a channel count of 0x7 (8ch) when all the
	 * streams are disabled. */
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);

2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
}

static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
				     struct hda_codec *codec,
				     unsigned int stream_tag,
				     unsigned int format,
				     struct snd_pcm_substream *substream)
{
	int chs;
T
Takashi Iwai 已提交
2665
	unsigned int dataDCC2, channel_id;
2666
	int i;
2667
	struct hdmi_spec *spec = codec->spec;
2668
	struct hda_spdif_out *spdif;
2669
	struct hdmi_spec_per_cvt *per_cvt;
2670 2671

	mutex_lock(&codec->spdif_mutex);
2672 2673
	per_cvt = get_cvt(spec, 0);
	spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
2674 2675 2676 2677 2678 2679

	chs = substream->runtime->channels;

	dataDCC2 = 0x2;

	/* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
2680
	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
2681 2682 2683 2684
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2685
				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696

	/* set the stream id */
	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
			AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);

	/* set the stream format */
	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
			AC_VERB_SET_STREAM_FORMAT, format);

	/* turn on again (if needed) */
	/* enable and set the channel status audio/data flag */
2697
	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
2698 2699 2700 2701
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2702
				spdif->ctls & 0xff);
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
	}

	for (i = 0; i < 4; i++) {
		if (chs == 2)
			channel_id = 0;
		else
			channel_id = i * 2;

		/* turn off SPDIF once;
		 *otherwise the IEC958 bits won't be updated
		 */
		if (codec->spdif_status_reset &&
2719
		(spdif->ctls & AC_DIG1_ENABLE))
2720 2721 2722 2723
			snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2724
				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
		/* set the stream id */
		snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_CHANNEL_STREAMID,
				(stream_tag << 4) | channel_id);
		/* set the stream format */
		snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_STREAM_FORMAT,
				format);
		/* turn on again (if needed) */
		/* enable and set the channel status audio/data flag */
		if (codec->spdif_status_reset &&
2740
		(spdif->ctls & AC_DIG1_ENABLE)) {
2741 2742 2743 2744
			snd_hda_codec_write(codec,
					nvhdmi_con_nids_7x[i],
					0,
					AC_VERB_SET_DIGI_CONVERT_1,
2745
					spdif->ctls & 0xff);
2746 2747 2748 2749 2750 2751 2752
			snd_hda_codec_write(codec,
					nvhdmi_con_nids_7x[i],
					0,
					AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
		}
	}

2753
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
2754 2755 2756 2757 2758

	mutex_unlock(&codec->spdif_mutex);
	return 0;
}

2759
static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
	.substreams = 1,
	.channels_min = 2,
	.channels_max = 8,
	.nid = nvhdmi_master_con_nid_7x,
	.rates = SUPPORTED_RATES,
	.maxbps = SUPPORTED_MAXBPS,
	.formats = SUPPORTED_FORMATS,
	.ops = {
		.open = simple_playback_pcm_open,
		.close = nvhdmi_8ch_7x_pcm_close,
		.prepare = nvhdmi_8ch_7x_pcm_prepare
	},
};

static int patch_nvhdmi_2ch(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
2777 2778 2779 2780
	int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
				    nvhdmi_master_pin_nid_7x);
	if (err < 0)
		return err;
2781

2782
	codec->patch_ops.init = nvhdmi_7x_init_2ch;
2783 2784 2785 2786 2787
	/* override the PCM rates, etc, as the codec doesn't give full list */
	spec = codec->spec;
	spec->pcm_playback.rates = SUPPORTED_RATES;
	spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
	spec->pcm_playback.formats = SUPPORTED_FORMATS;
2788 2789 2790
	return 0;
}

2791 2792 2793 2794
static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int err = simple_playback_build_pcms(codec);
2795 2796 2797 2798
	if (!err) {
		struct hda_pcm *info = get_pcm_rec(spec, 0);
		info->own_chmap = true;
	}
2799 2800 2801 2802 2803 2804
	return err;
}

static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2805
	struct hda_pcm *info;
2806 2807 2808 2809 2810 2811 2812 2813
	struct snd_pcm_chmap *chmap;
	int err;

	err = simple_playback_build_controls(codec);
	if (err < 0)
		return err;

	/* add channel maps */
2814 2815
	info = get_pcm_rec(spec, 0);
	err = snd_pcm_add_chmap_ctls(info->pcm,
2816 2817 2818 2819
				     SNDRV_PCM_STREAM_PLAYBACK,
				     snd_pcm_alt_chmaps, 8, 0, &chmap);
	if (err < 0)
		return err;
2820
	switch (codec->preset->vendor_id) {
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
	case 0x10de0002:
	case 0x10de0003:
	case 0x10de0005:
	case 0x10de0006:
		chmap->channel_mask = (1U << 2) | (1U << 8);
		break;
	case 0x10de0007:
		chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
	}
	return 0;
}

2833 2834 2835 2836 2837 2838 2839 2840
static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err = patch_nvhdmi_2ch(codec);
	if (err < 0)
		return err;
	spec = codec->spec;
	spec->multiout.max_channels = 8;
2841
	spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
2842
	codec->patch_ops.init = nvhdmi_7x_init_8ch;
2843 2844
	codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
	codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
2845 2846 2847 2848 2849

	/* Initialize the audio infoframe channel mask and checksum to something
	 * valid */
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);

2850 2851 2852
	return 0;
}

2853 2854 2855 2856 2857
/*
 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
 * - 0x10de0015
 * - 0x10de0040
 */
2858
static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
2859
		struct hdac_cea_channel_speaker_allocation *cap, int channels)
2860 2861 2862 2863
{
	if (cap->ca_index == 0x00 && channels == 2)
		return SNDRV_CTL_TLVT_CHMAP_FIXED;

2864 2865 2866 2867 2868 2869
	/* If the speaker allocation matches the channel count, it is OK. */
	if (cap->channels != channels)
		return -1;

	/* all channels are remappable freely */
	return SNDRV_CTL_TLVT_CHMAP_VAR;
2870 2871
}

2872 2873
static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
		int ca, int chs, unsigned char *map)
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
{
	if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
		return -EINVAL;

	return 0;
}

static int patch_nvhdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err;

	err = patch_generic_hdmi(codec);
	if (err)
		return err;

	spec = codec->spec;
2891
	spec->dyn_pin_out = true;
2892

2893
	spec->chmap.ops.chmap_cea_alloc_validate_get_type =
2894
		nvhdmi_chmap_cea_alloc_validate_get_type;
2895
	spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
2896 2897 2898 2899

	return 0;
}

2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
/*
 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
 * accessed using vendor-defined verbs. These registers can be used for
 * interoperability between the HDA and HDMI drivers.
 */

/* Audio Function Group node */
#define NVIDIA_AFG_NID 0x01

/*
 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
 * additional bit (at position 30) to signal the validity of the format.
 *
 * | 31      | 30    | 29  16 | 15   0 |
 * +---------+-------+--------+--------+
 * | TRIGGER | VALID | UNUSED | FORMAT |
 * +-----------------------------------|
 *
 * Note that for the trigger bit to take effect it needs to change value
 * (i.e. it needs to be toggled).
 */
#define NVIDIA_GET_SCRATCH0		0xfa6
#define NVIDIA_SET_SCRATCH0_BYTE0	0xfa7
#define NVIDIA_SET_SCRATCH0_BYTE1	0xfa8
#define NVIDIA_SET_SCRATCH0_BYTE2	0xfa9
#define NVIDIA_SET_SCRATCH0_BYTE3	0xfaa
#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
#define NVIDIA_SCRATCH_VALID   (1 << 6)

#define NVIDIA_GET_SCRATCH1		0xfab
#define NVIDIA_SET_SCRATCH1_BYTE0	0xfac
#define NVIDIA_SET_SCRATCH1_BYTE1	0xfad
#define NVIDIA_SET_SCRATCH1_BYTE2	0xfae
#define NVIDIA_SET_SCRATCH1_BYTE3	0xfaf

/*
 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
 * the format is invalidated so that the HDMI codec can be disabled.
 */
static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
{
	unsigned int value;

	/* bits [31:30] contain the trigger and valid bits */
	value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
				   NVIDIA_GET_SCRATCH0, 0);
	value = (value >> 24) & 0xff;

	/* bits [15:0] are used to store the HDA format */
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE0,
			    (format >> 0) & 0xff);
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE1,
			    (format >> 8) & 0xff);

	/* bits [16:24] are unused */
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE2, 0);

	/*
	 * Bit 30 signals that the data is valid and hence that HDMI audio can
	 * be enabled.
	 */
	if (format == 0)
		value &= ~NVIDIA_SCRATCH_VALID;
	else
		value |= NVIDIA_SCRATCH_VALID;

	/*
	 * Whenever the trigger bit is toggled, an interrupt is raised in the
	 * HDMI codec. The HDMI driver will use that as trigger to update its
	 * configuration.
	 */
	value ^= NVIDIA_SCRATCH_TRIGGER;

	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE3, value);
}

static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
				  struct hda_codec *codec,
				  unsigned int stream_tag,
				  unsigned int format,
				  struct snd_pcm_substream *substream)
{
	int err;

	err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
						format, substream);
	if (err < 0)
		return err;

	/* notify the HDMI codec of the format change */
	tegra_hdmi_set_format(codec, format);

	return 0;
}

static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
				  struct hda_codec *codec,
				  struct snd_pcm_substream *substream)
{
	/* invalidate the format in the HDMI codec */
	tegra_hdmi_set_format(codec, 0);

	return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
}

static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
{
	struct hdmi_spec *spec = codec->spec;
	unsigned int i;

	for (i = 0; i < spec->num_pins; i++) {
		struct hda_pcm *pcm = get_pcm_rec(spec, i);

		if (pcm->pcm_type == type)
			return pcm;
	}

	return NULL;
}

static int tegra_hdmi_build_pcms(struct hda_codec *codec)
{
	struct hda_pcm_stream *stream;
	struct hda_pcm *pcm;
	int err;

	err = generic_hdmi_build_pcms(codec);
	if (err < 0)
		return err;

	pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
	if (!pcm)
		return -ENODEV;

	/*
	 * Override ->prepare() and ->cleanup() operations to notify the HDMI
	 * codec about format changes.
	 */
	stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
	stream->ops.prepare = tegra_hdmi_pcm_prepare;
	stream->ops.cleanup = tegra_hdmi_pcm_cleanup;

	return 0;
}

static int patch_tegra_hdmi(struct hda_codec *codec)
{
	int err;

	err = patch_generic_hdmi(codec);
	if (err)
		return err;

	codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;

	return 0;
}

3065
/*
3066
 * ATI/AMD-specific implementations
3067 3068
 */

3069
#define is_amdhdmi_rev3_or_later(codec) \
3070 3071
	((codec)->core.vendor_id == 0x1002aa01 && \
	 ((codec)->core.revision_id & 0xff00) >= 0x0300)
3072 3073 3074 3075 3076 3077 3078 3079 3080
#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)

/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
#define ATI_VERB_SET_CHANNEL_ALLOCATION	0x771
#define ATI_VERB_SET_DOWNMIX_INFO	0x772
#define ATI_VERB_SET_MULTICHANNEL_01	0x777
#define ATI_VERB_SET_MULTICHANNEL_23	0x778
#define ATI_VERB_SET_MULTICHANNEL_45	0x779
#define ATI_VERB_SET_MULTICHANNEL_67	0x77a
3081
#define ATI_VERB_SET_HBR_CONTROL	0x77c
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
#define ATI_VERB_SET_MULTICHANNEL_1	0x785
#define ATI_VERB_SET_MULTICHANNEL_3	0x786
#define ATI_VERB_SET_MULTICHANNEL_5	0x787
#define ATI_VERB_SET_MULTICHANNEL_7	0x788
#define ATI_VERB_SET_MULTICHANNEL_MODE	0x789
#define ATI_VERB_GET_CHANNEL_ALLOCATION	0xf71
#define ATI_VERB_GET_DOWNMIX_INFO	0xf72
#define ATI_VERB_GET_MULTICHANNEL_01	0xf77
#define ATI_VERB_GET_MULTICHANNEL_23	0xf78
#define ATI_VERB_GET_MULTICHANNEL_45	0xf79
#define ATI_VERB_GET_MULTICHANNEL_67	0xf7a
3093
#define ATI_VERB_GET_HBR_CONTROL	0xf7c
3094 3095 3096 3097 3098 3099
#define ATI_VERB_GET_MULTICHANNEL_1	0xf85
#define ATI_VERB_GET_MULTICHANNEL_3	0xf86
#define ATI_VERB_GET_MULTICHANNEL_5	0xf87
#define ATI_VERB_GET_MULTICHANNEL_7	0xf88
#define ATI_VERB_GET_MULTICHANNEL_MODE	0xf89

3100 3101 3102 3103
/* AMD specific HDA cvt verbs */
#define ATI_VERB_SET_RAMP_RATE		0x770
#define ATI_VERB_GET_RAMP_RATE		0xf70

3104 3105 3106 3107 3108
#define ATI_OUT_ENABLE 0x1

#define ATI_MULTICHANNEL_MODE_PAIRED	0
#define ATI_MULTICHANNEL_MODE_SINGLE	1

3109 3110 3111
#define ATI_HBR_CAPABLE 0x01
#define ATI_HBR_ENABLE 0x10

3112 3113 3114 3115 3116 3117 3118 3119
static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
			   unsigned char *buf, int *eld_size)
{
	/* call hda_eld.c ATI/AMD-specific function */
	return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
				    is_amdhdmi_rev3_or_later(codec));
}

3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
					int active_channels, int conn_type)
{
	snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
}

static int atihdmi_paired_swap_fc_lfe(int pos)
{
	/*
	 * ATI/AMD have automatic FC/LFE swap built-in
	 * when in pairwise mapping mode.
	 */

	switch (pos) {
		/* see channel_allocations[].speakers[] */
		case 2: return 3;
		case 3: return 2;
		default: break;
	}

	return pos;
}

3143 3144
static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
			int ca, int chs, unsigned char *map)
3145
{
3146
	struct hdac_cea_channel_speaker_allocation *cap;
3147 3148 3149 3150
	int i, j;

	/* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */

3151
	cap = snd_hdac_get_ch_alloc_from_ca(ca);
3152
	for (i = 0; i < chs; ++i) {
3153
		int mask = snd_hdac_chmap_to_spk_mask(map[i]);
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
		bool ok = false;
		bool companion_ok = false;

		if (!mask)
			continue;

		for (j = 0 + i % 2; j < 8; j += 2) {
			int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
			if (cap->speakers[chan_idx] == mask) {
				/* channel is in a supported position */
				ok = true;

				if (i % 2 == 0 && i + 1 < chs) {
					/* even channel, check the odd companion */
					int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3169
					int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
					int comp_mask_act = cap->speakers[comp_chan_idx];

					if (comp_mask_req == comp_mask_act)
						companion_ok = true;
					else
						return -EINVAL;
				}
				break;
			}
		}

		if (!ok)
			return -EINVAL;

		if (companion_ok)
			i++; /* companion channel already checked */
	}

	return 0;
}

3191 3192
static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
		hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
3193
{
3194
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
	int verb;
	int ati_channel_setup = 0;

	if (hdmi_slot > 7)
		return -EINVAL;

	if (!has_amd_full_remap_support(codec)) {
		hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);

		/* In case this is an odd slot but without stream channel, do not
		 * disable the slot since the corresponding even slot could have a
		 * channel. In case neither have a channel, the slot pair will be
		 * disabled when this function is called for the even slot. */
		if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
			return 0;

		hdmi_slot -= hdmi_slot % 2;

		if (stream_channel != 0xf)
			stream_channel -= stream_channel % 2;
	}

	verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;

	/* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */

	if (stream_channel != 0xf)
		ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;

	return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
}

3227 3228
static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
				hda_nid_t pin_nid, int asp_slot)
3229
{
3230
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
	bool was_odd = false;
	int ati_asp_slot = asp_slot;
	int verb;
	int ati_channel_setup;

	if (asp_slot > 7)
		return -EINVAL;

	if (!has_amd_full_remap_support(codec)) {
		ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
		if (ati_asp_slot % 2 != 0) {
			ati_asp_slot -= 1;
			was_odd = true;
		}
	}

	verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;

	ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);

	if (!(ati_channel_setup & ATI_OUT_ENABLE))
		return 0xf;

	return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
}
3256

3257 3258
static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
		struct hdac_chmap *chmap,
3259
		struct hdac_cea_channel_speaker_allocation *cap,
3260
		int channels)
3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
{
	int c;

	/*
	 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
	 * we need to take that into account (a single channel may take 2
	 * channel slots if we need to carry a silent channel next to it).
	 * On Rev3+ AMD codecs this function is not used.
	 */
	int chanpairs = 0;

	/* We only produce even-numbered channel count TLVs */
	if ((channels % 2) != 0)
		return -1;

	for (c = 0; c < 7; c += 2) {
		if (cap->speakers[c] || cap->speakers[c+1])
			chanpairs++;
	}

	if (chanpairs * 2 != channels)
		return -1;

	return SNDRV_CTL_TLVT_CHMAP_PAIRED;
}

3287
static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
3288 3289
		struct hdac_cea_channel_speaker_allocation *cap,
		unsigned int *chmap, int channels)
3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
{
	/* produce paired maps for pre-rev3 ATI/AMD codecs */
	int count = 0;
	int c;

	for (c = 7; c >= 0; c--) {
		int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
		int spk = cap->speakers[chan];
		if (!spk) {
			/* add N/A channel if the companion channel is occupied */
			if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
				chmap[count++] = SNDRV_CHMAP_NA;

			continue;
		}

3306
		chmap[count++] = snd_hdac_spk_to_chmap(spk);
3307 3308 3309 3310 3311
	}

	WARN_ON(count != channels);
}

3312 3313 3314 3315 3316 3317
static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
				 bool hbr)
{
	int hbr_ctl, hbr_ctl_new;

	hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
3318
	if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
3319 3320 3321 3322 3323
		if (hbr)
			hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
		else
			hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;

3324 3325
		codec_dbg(codec,
			  "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
				pin_nid,
				hbr_ctl == hbr_ctl_new ? "" : "new-",
				hbr_ctl_new);

		if (hbr_ctl != hbr_ctl_new)
			snd_hda_codec_write(codec, pin_nid, 0,
						ATI_VERB_SET_HBR_CONTROL,
						hbr_ctl_new);

	} else if (hbr)
		return -EINVAL;

	return 0;
}

3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
				hda_nid_t pin_nid, u32 stream_tag, int format)
{

	if (is_amdhdmi_rev3_or_later(codec)) {
		int ramp_rate = 180; /* default as per AMD spec */
		/* disable ramp-up/down for non-pcm as per AMD spec */
		if (format & AC_FMT_TYPE_NON_PCM)
			ramp_rate = 0;

		snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
	}

	return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
}


3358
static int atihdmi_init(struct hda_codec *codec)
3359 3360
{
	struct hdmi_spec *spec = codec->spec;
3361
	int pin_idx, err;
3362

3363 3364 3365
	err = generic_hdmi_init(codec);

	if (err)
3366
		return err;
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);

		/* make sure downmix information in infoframe is zero */
		snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);

		/* enable channel-wise remap mode if supported */
		if (has_amd_full_remap_support(codec))
			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
					    ATI_VERB_SET_MULTICHANNEL_MODE,
					    ATI_MULTICHANNEL_MODE_SINGLE);
3379
	}
3380

3381 3382 3383 3384 3385 3386
	return 0;
}

static int patch_atihdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
3387 3388 3389 3390 3391 3392
	struct hdmi_spec_per_cvt *per_cvt;
	int err, cvt_idx;

	err = patch_generic_hdmi(codec);

	if (err)
3393
		return err;
3394 3395 3396

	codec->patch_ops.init = atihdmi_init;

3397
	spec = codec->spec;
3398

3399
	spec->ops.pin_get_eld = atihdmi_pin_get_eld;
3400
	spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
3401
	spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
3402
	spec->ops.setup_stream = atihdmi_setup_stream;
3403

3404 3405 3406
	spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
	spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;

3407 3408
	if (!has_amd_full_remap_support(codec)) {
		/* override to ATI/AMD-specific versions with pairwise mapping */
3409
		spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3410
			atihdmi_paired_chmap_cea_alloc_validate_get_type;
3411 3412 3413
		spec->chmap.ops.cea_alloc_to_tlv_chmap =
				atihdmi_paired_cea_alloc_to_tlv_chmap;
		spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
	}

	/* ATI/AMD converters do not advertise all of their capabilities */
	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
		per_cvt = get_cvt(spec, cvt_idx);
		per_cvt->channels_max = max(per_cvt->channels_max, 8u);
		per_cvt->rates |= SUPPORTED_RATES;
		per_cvt->formats |= SUPPORTED_FORMATS;
		per_cvt->maxbps = max(per_cvt->maxbps, 24u);
	}

3425
	spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
3426

3427 3428 3429
	return 0;
}

3430 3431 3432 3433 3434 3435
/* VIA HDMI Implementation */
#define VIAHDMI_CVT_NID	0x02	/* audio converter1 */
#define VIAHDMI_PIN_NID	0x03	/* HDMI output pin1 */

static int patch_via_hdmi(struct hda_codec *codec)
{
3436
	return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
3437
}
3438 3439 3440 3441

/*
 * patch entries
 */
3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
static const struct hda_device_id snd_hda_id_hdmi[] = {
HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP",	patch_nvhdmi),
3466
/* 17 is known to be absent */
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI",	patch_nvhdmi_2ch),
HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP",	patch_nvhdmi),
3488
HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP",	patch_nvhdmi),
3489
HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP",	patch_nvhdmi),
3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505
HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI",	patch_nvhdmi_2ch),
HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP",	patch_via_hdmi),
HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP",	patch_via_hdmi),
HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI",	patch_generic_hdmi),
3506
HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI",	patch_generic_hdmi),
3507 3508 3509 3510
HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI",	patch_generic_hdmi),
3511
/* special ID for generic HDMI */
3512
HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
3513 3514
{} /* terminator */
};
3515
MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
3516 3517 3518 3519 3520 3521 3522

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("HDMI HD-audio codec");
MODULE_ALIAS("snd-hda-codec-intelhdmi");
MODULE_ALIAS("snd-hda-codec-nvhdmi");
MODULE_ALIAS("snd-hda-codec-atihdmi");

3523
static struct hda_codec_driver hdmi_driver = {
3524
	.id = snd_hda_id_hdmi,
3525 3526
};

3527
module_hda_codec_driver(hdmi_driver);