dc.h 30.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

T
Tony Cheng 已提交
41
#define DC_VER "3.1.09"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50 51
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
struct dc_caps {
52
	uint32_t max_streams;
53 54 55
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
56
	uint32_t max_planes;
57 58
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
59
	unsigned int max_cursor_size;
60
	unsigned int max_video_width;
61
	bool dcc_const_color;
62
	bool dynamic_audio;
63
	bool is_apu;
64 65 66 67
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
68
	enum surface_pixel_format format;
69
	enum swizzle_mode_values swizzle_mode;
70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
90 91 92

	bool capable;
	bool const_color_support;
93 94
};

S
Sylvia Tsai 已提交
95 96 97 98 99 100
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

101 102
/* Forward declaration*/
struct dc;
103
struct dc_plane_state;
104
struct dc_state;
105 106

struct dc_cap_funcs {
107 108 109
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
110 111
};

112
struct dc_stream_state_funcs {
113
	bool (*adjust_vmin_vmax)(struct dc *dc,
114
			struct dc_stream_state **stream,
115 116 117
			int num_streams,
			int vmin,
			int vmax);
118
	bool (*get_crtc_position)(struct dc *dc,
119
			struct dc_stream_state **stream,
120 121 122 123
			int num_streams,
			unsigned int *v_pos,
			unsigned int *nom_v_pos);

124
	bool (*set_gamut_remap)(struct dc *dc,
125
			const struct dc_stream_state *stream);
S
Sylvia Tsai 已提交
126

127
	bool (*program_csc_matrix)(struct dc *dc,
128
			struct dc_stream_state *stream);
129

S
Sylvia Tsai 已提交
130
	void (*set_static_screen_events)(struct dc *dc,
131
			struct dc_stream_state **stream,
S
Sylvia Tsai 已提交
132 133
			int num_streams,
			const struct dc_static_screen_events *events);
134

135
	void (*set_dither_option)(struct dc_stream_state *stream,
136
			enum dc_dither_option option);
H
Hersen Wu 已提交
137 138 139 140

	void (*set_dpms)(struct dc *dc,
			struct dc_stream_state *stream,
			bool dpms_off);
141 142 143 144 145 146
};

struct link_training_settings;

struct dc_link_funcs {
	void (*set_drive_settings)(struct dc *dc,
147 148
			struct link_training_settings *lt_settings,
			const struct dc_link *link);
149 150 151 152
	void (*perform_link_training)(struct dc *dc,
			struct dc_link_settings *link_setting,
			bool skip_video_pattern);
	void (*set_preferred_link_settings)(struct dc *dc,
153
			struct dc_link_settings *link_setting,
154
			struct dc_link *link);
155 156 157
	void (*enable_hpd)(const struct dc_link *link);
	void (*disable_hpd)(const struct dc_link *link);
	void (*set_test_pattern)(
158
			struct dc_link *link,
159 160 161 162 163 164 165 166 167 168 169 170
			enum dp_test_pattern test_pattern,
			const struct link_training_settings *p_link_settings,
			const unsigned char *p_custom_pattern,
			unsigned int cust_pattern_size);
};

/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

171 172 173 174 175 176
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

177 178 179 180 181 182
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

183 184 185 186 187
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

188 189
struct dc_debug {
	bool surface_visual_confirm;
190
	bool sanity_checks;
191 192
	bool max_disp_clk;
	bool surface_trace;
193
	bool timing_trace;
194
	bool clock_trace;
195
	bool validation_trace;
196 197

	/* stutter efficiency related */
198
	bool disable_stutter;
199
	bool use_max_lb;
200
	enum dcc_option disable_dcc;
201 202
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
203
	bool voltage_align_fclk;
204

205
	bool disable_dfs_bypass;
206 207 208
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
209
	enum wm_report_mode pplib_wm_report_mode;
210
	unsigned int min_disp_clk_khz;
211 212
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
213 214 215 216 217
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
218
	int always_scale;
219
	bool disable_pplib_clock_request;
220
	bool disable_clock_gate;
221
	bool disable_dmcu;
222
	bool disable_psr;
223
	bool force_abm_enable;
224 225
	bool disable_hbup_pg;
	bool disable_dpp_pg;
226
	bool disable_stereo_support;
227
	bool vsr_support;
228
	bool performance_trace;
229
};
230
struct dc_state;
231 232
struct resource_pool;
struct dce_hwseq;
233 234 235
struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
236
	struct dc_stream_state_funcs stream_funcs;
237 238 239
	struct dc_link_funcs link_funcs;
	struct dc_config config;
	struct dc_debug debug;
240 241 242 243 244 245

	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

246
	struct dc_state *current_state;
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

	/* FBC compressor */
271
#if defined(CONFIG_DRM_AMD_DC_FBC)
272 273
	struct compressor *fbc_compressor;
#endif
274 275
};

276 277 278 279 280 281 282 283 284 285 286
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
287 288
	bool dchub_initialzied;
	bool dchub_info_valid;
289 290
};

291 292 293 294 295 296 297 298 299 300 301 302 303 304
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
305
	uint32_t log_mask;
306
#if defined(CONFIG_DRM_AMD_DC_FBC)
307 308
	uint64_t fbc_gpu_addr;
#endif
309 310 311 312 313 314 315 316 317 318 319
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
320
	TRANSFER_FUNC_POINTS = 1025
321 322
};

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
// Moved here from color module for linux
enum color_transfer_func {
	transfer_func_unknown,
	transfer_func_srgb,
	transfer_func_bt709,
	transfer_func_pq2084,
	transfer_func_pq2084_interim,
	transfer_func_linear_0_1,
	transfer_func_linear_0_125,
	transfer_func_dolbyvision,
	transfer_func_gamma_22,
	transfer_func_gamma_26
};

enum color_color_space {
	color_space_unsupported,
	color_space_srgb,
	color_space_bt601,
	color_space_bt709,
	color_space_xv_ycc_bt601,
	color_space_xv_ycc_bt709,
	color_space_xr_rgb,
	color_space_bt2020,
	color_space_adobe,
	color_space_dci_p3,
	color_space_sc_rgb_ms_ref,
	color_space_display_native,
	color_space_app_ctrl,
	color_space_dolby_vision,
	color_space_custom_coordinates
};

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
370 371 372

	bool hdr_supported;
	bool is_hdr;
373 374
};

375 376 377
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
378
	TF_TYPE_BYPASS
379 380 381
};

struct dc_transfer_func_distributed_points {
382 383 384 385
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

386
	uint16_t end_exponent;
387 388 389
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
390 391 392 393 394
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
395
	TRANSFER_FUNCTION_PQ,
396 397 398 399
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
400
	struct kref refcount;
401
	struct dc_transfer_func_distributed_points tf_pts;
402 403
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
404
	struct dc_context *ctx;
405 406
};

407 408 409 410 411
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
412
struct dc_plane_status {
413 414 415 416 417 418
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

419
struct dc_plane_state {
420 421 422 423 424 425 426 427
	struct dc_plane_address address;
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
428

429
	struct dc_plane_dcc_param dcc;
430 431
	struct dc_hdr_static_metadata hdr_static_ctx;

432
	struct dc_gamma *gamma_correction;
433
	struct dc_transfer_func *in_transfer_func;
434 435 436
	struct dc_bias_and_scale *bias_and_scale;
	struct csc_transform input_csc_color_matrix;
	struct fixed31_32 coeff_reduction_factor;
437

438 439 440 441 442 443
	// sourceContentAttribute cache
	bool is_source_input_valid;
	struct dc_hdr_static_metadata source_input_mastering_info;
	enum color_color_space source_input_color_space;
	enum color_transfer_func source_input_tf;

444
	enum dc_color_space color_space;
445 446 447 448
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

449 450 451 452
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
453 454

	/* private to DC core */
455
	struct dc_plane_status status;
456 457 458 459
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
460
	struct kref refcount;
461 462 463 464 465
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
466
	struct dc_plane_dcc_param dcc;
467 468 469 470
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
	enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
471
	bool horizontal_mirror;
472
	bool visible;
473
	bool per_pixel_alpha;
474
	bool input_csc_enabled;
475 476 477
};

struct dc_scaling_info {
478 479 480 481
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
482 483 484
};

struct dc_surface_update {
485
	struct dc_plane_state *surface;
486 487 488 489 490 491 492 493

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
494
	/* gamma TO BE REMOVED */
495
	struct dc_gamma *gamma;
496
	struct dc_transfer_func *in_transfer_func;
497
	struct dc_hdr_static_metadata *hdr_static_metadata;
498 499 500

	struct csc_transform *input_csc_color_matrix;
	struct fixed31_32 *coeff_reduction_factor;
501 502 503 504 505
};

/*
 * Create a new surface with default parameters;
 */
506
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
507 508
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
509

510 511
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
512

513 514
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
515 516
struct dc_gamma *dc_create_gamma(void);

517 518
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
519
struct dc_transfer_func *dc_create_transfer_func(void);
520

521 522 523 524 525 526 527 528 529 530 531
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

532
bool dc_post_update_surfaces_to_stream(
533 534
		struct dc *dc);

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

561 562
enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
563
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
564 565 566
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

567
/*******************************************************************************
568
 * Stream Interfaces
569
 ******************************************************************************/
570 571 572

struct dc_stream_status {
	int primary_otg_inst;
573
	int stream_enc_inst;
574 575
	int plane_count;
	struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
576 577 578 579 580 581 582

	/*
	 * link this stream passes through
	 */
	struct dc_link *link;
};

583
struct dc_stream_state {
584
	struct dc_sink *sink;
585
	struct dc_crtc_timing timing;
586

587 588
	struct rect src; /* composition area */
	struct rect dst; /* stream addressable area */
589

590 591 592 593
	struct audio_info audio_info;

	struct freesync_context freesync_ctx;

594
	struct dc_transfer_func *out_transfer_func;
595 596
	struct colorspace_transform gamut_remap_matrix;
	struct csc_transform csc_color_matrix;
597 598 599 600 601 602

	enum signal_type output_signal;

	enum dc_color_space output_color_space;
	enum dc_dither_option dither_option;

603
	enum view_3d_format view_format;
604 605

	bool ignore_msa_timing_param;
606 607 608 609
	/* TODO: custom INFO packets */
	/* TODO: ABM info (DMCU) */
	/* TODO: PSR info */
	/* TODO: CEA VIC */
610 611 612 613 614 615 616 617 618 619

	/* from core_stream struct */
	struct dc_context *ctx;

	/* used by DCP and FMT */
	struct bit_depth_reduction_params bit_depth_params;
	struct clamping_and_pixel_encoding_params clamping;

	int phy_pix_clk;
	enum signal_type signal;
H
Hersen Wu 已提交
620
	bool dpms_off;
621 622 623

	struct dc_stream_status status;

624 625
	struct dc_cursor_attributes cursor_attributes;

626
	/* from stream struct */
627
	struct kref refcount;
628
};
629

630 631 632
struct dc_stream_update {
	struct rect src;
	struct rect dst;
633
	struct dc_transfer_func *out_transfer_func;
634 635
};

636
bool dc_is_stream_unchanged(
637
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
638 639
bool dc_is_stream_scaling_unchanged(
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
640 641 642 643 644 645 646 647 648 649 650 651

/*
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
 *   Surfaces attributes are programmed and configured to be composed into stream.
 *   This does not trigger a flip.  No surface address is programmed.
 */

652 653 654 655
bool dc_commit_planes_to_stream(
		struct dc *dc,
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
656
		struct dc_stream_state *dc_stream,
657
		struct dc_state *state);
658

659 660 661 662 663 664 665
void dc_commit_updates_for_stream(struct dc *dc,
		struct dc_surface_update *srf_updates,
		int surface_count,
		struct dc_stream_state *stream,
		struct dc_stream_update *stream_update,
		struct dc_plane_state **plane_states,
		struct dc_state *state);
666
/*
667
 * Log the current stream state.
668
 */
669
void dc_stream_log(
670
	const struct dc_stream_state *stream,
671 672 673
	struct dal_logger *dc_logger,
	enum dc_log_type log_type);

674 675
uint8_t dc_get_current_stream_count(struct dc *dc);
struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
676

677 678 679
/*
 * Return the current frame counter.
 */
680
uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
681 682 683 684 685

/* TODO: Return parsed values rather than direct register read
 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
 * being refactored properly to be dce-specific
 */
686
bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
687 688 689 690
				  uint32_t *v_blank_start,
				  uint32_t *v_blank_end,
				  uint32_t *h_position,
				  uint32_t *v_position);
691

692
enum dc_status dc_add_stream_to_ctx(
693
			struct dc *dc,
694
		struct dc_state *new_ctx,
695 696
		struct dc_stream_state *stream);

697
enum dc_status dc_remove_stream_from_ctx(
698
		struct dc *dc,
699
			struct dc_state *new_ctx,
700 701
			struct dc_stream_state *stream);

702 703 704 705 706

bool dc_add_plane_to_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
707
		struct dc_state *context);
708 709 710 711 712

bool dc_remove_plane_from_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
713
		struct dc_state *context);
714 715 716 717

bool dc_rem_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
718
		struct dc_state *context);
719 720 721 722 723 724

bool dc_add_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state * const *plane_states,
		int plane_count,
725
		struct dc_state *context);
726

727
/*
728
 * Structure to store surface/stream associations for validation
729 730
 */
struct dc_validation_set {
731
	struct dc_stream_state *stream;
732 733
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
734 735
};

736
enum dc_status dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
737

738
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
739

740
enum dc_status dc_validate_global_state(
741
		struct dc *dc,
742
		struct dc_state *new_ctx);
743

744
/*
745 746
 * This function takes a stream and checks if it is guaranteed to be supported.
 * Guaranteed means that MAX_COFUNC similar streams are supported.
747 748 749 750 751
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */

752 753 754 755 756

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

757
void dc_resource_state_copy_construct(
758 759
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
760

761
void dc_resource_state_copy_construct_current(
762
		const struct dc *dc,
763
		struct dc_state *dst_ctx);
764

765
void dc_resource_state_destruct(struct dc_state *context);
766

767 768 769 770 771 772 773 774 775
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
776
bool dc_commit_state(struct dc *dc, struct dc_state *context);
777

778
/*
779 780
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
781 782 783
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
784
 *   New streams are enabled with blank stream; no memory read.
785
 */
786 787 788 789 790 791
/*
 * Enable stereo when commit_streams is not required,
 * for example, frame alternate.
 */
bool dc_enable_stereo(
	struct dc *dc,
792
	struct dc_state *context,
793
	struct dc_stream_state *streams[],
794
	uint8_t stream_count);
795 796 797 798

/**
 * Create a new default stream for the requested sink
 */
799
struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
800

801 802
void dc_stream_retain(struct dc_stream_state *dc_stream);
void dc_stream_release(struct dc_stream_state *dc_stream);
803

804
struct dc_stream_status *dc_stream_get_status(
805
	struct dc_stream_state *dc_stream);
806

807 808 809 810
enum surface_update_type dc_check_update_surfaces_for_stream(
		struct dc *dc,
		struct dc_surface_update *updates,
		int surface_count,
811
		struct dc_stream_update *stream_update,
812 813
		const struct dc_stream_status *stream_status);

814

815 816 817
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
818

819 820 821 822
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
843
	bool dpcd_display_control_capable;
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
};

struct dc_link_status {
	struct dpcd_caps *dpcd_caps;
};

/* DP MST stream allocation (payload bandwidth number) */
struct link_mst_stream_allocation {
	/* DIG front */
	const struct stream_encoder *stream_enc;
	/* associate DRM payload table with DC stream encoder */
	uint8_t vcp_id;
	/* number of slots required for the DP stream in transport packet */
	uint8_t slot_count;
};

/* DP MST stream allocation table */
struct link_mst_stream_allocation_table {
	/* number of DP video streams */
	int stream_count;
	/* array of stream allocations */
	struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
};

868 869 870 871 872
/*
 * A link contains one or more sinks and their connected status.
 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
 */
struct dc_link {
873
	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
874
	unsigned int sink_count;
875
	struct dc_sink *local_sink;
876 877 878 879 880 881 882 883 884 885 886 887
	unsigned int link_index;
	enum dc_connection_type type;
	enum signal_type connector_signal;
	enum dc_irq_source irq_source_hpd;
	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
	/* caps is the same as reported_link_cap. link_traing use
	 * reported_link_cap. Will clean up.  TODO
	 */
	struct dc_link_settings reported_link_cap;
	struct dc_link_settings verified_link_cap;
	struct dc_link_settings cur_link_settings;
	struct dc_lane_settings cur_lane_setting;
888
	struct dc_link_settings preferred_link_setting;
889 890

	uint8_t ddc_hw_inst;
891 892 893

	uint8_t hpd_src;

894 895 896 897
	uint8_t link_enc_hw_inst;

	bool test_pattern_enabled;
	union compliance_test_state compliance_test_state;
898 899

	void *priv;
900 901

	struct ddc_service *ddc;
902 903

	bool aux_mode;
904

905
	/* Private to DC core */
906

907
	const struct dc *dc;
908

909
	struct dc_context *ctx;
910

911 912 913 914 915
	struct link_encoder *link_enc;
	struct graphics_object_id link_id;
	union ddi_channel_mapping ddi_channel_mapping;
	struct connector_device_tag_info device_tag;
	struct dpcd_caps dpcd_caps;
916
	unsigned short chip_caps;
917 918 919 920 921 922 923 924 925 926 927
	unsigned int dpcd_sink_count;
	enum edp_revision edp_revision;
	bool psr_enabled;

	/* MST record stream using this link */
	struct link_flags {
		bool dp_keep_receiver_powered;
	} wa_flags;
	struct link_mst_stream_allocation_table mst_stream_alloc_table;

	struct dc_link_status link_status;
928 929 930 931 932 933 934 935 936 937

};

const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);

/*
 * Return an enumerated dc_link.  dc_link order is constant and determined at
 * boot time.  They cannot be created or destroyed.
 * Use dc_get_caps() to get number of links.
 */
938 939 940 941
static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
{
	return dc->links[link_index];
}
942 943 944

/* Set backlight level of an embedded panel (eDP, LVDS). */
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
945
		uint32_t frame_ramp, const struct dc_stream_state *stream);
946

947
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
948

949 950
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);

951
bool dc_link_setup_psr(struct dc_link *dc_link,
952
		const struct dc_stream_state *stream, struct psr_config *psr_config,
953
		struct psr_context *psr_context);
954 955 956 957 958 959 960

/* Request DC to detect if there is a Panel connected.
 * boot - If this call is during initial boot.
 * Return false for any type of detection failure or MST detection
 * true otherwise. True meaning further action is required (status update
 * and OS notification).
 */
961 962 963 964 965 966 967
enum dc_detect_reason {
	DETECT_REASON_BOOT,
	DETECT_REASON_HPD,
	DETECT_REASON_HPDRX,
};

bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
968 969 970 971 972 973 974

/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
 * Return:
 * true - Downstream port status changed. DM should call DC to do the
 * detection.
 * false - no change in Downstream port status. No further action required
 * from DM. */
975
bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
976
		union hpd_irq_data *hpd_irq_dpcd_data);
977 978 979 980

struct dc_sink_init_data;

struct dc_sink *dc_link_add_remote_sink(
981
		struct dc_link *dc_link,
982 983 984 985 986
		const uint8_t *edid,
		int len,
		struct dc_sink_init_data *init_data);

void dc_link_remove_remote_sink(
987
	struct dc_link *link,
988
	struct dc_sink *sink);
989 990 991 992

/* Used by diagnostics for virtual link at the moment */

void dc_link_dp_set_drive_settings(
993
	struct dc_link *link,
994 995
	struct link_training_settings *lt_settings);

996
enum link_training_result dc_link_dp_perform_link_training(
997 998 999 1000 1001 1002 1003 1004 1005
	struct dc_link *link,
	const struct dc_link_settings *link_setting,
	bool skip_video_pattern);

void dc_link_dp_enable_hpd(const struct dc_link *link);

void dc_link_dp_disable_hpd(const struct dc_link *link);

bool dc_link_dp_set_test_pattern(
1006
	struct dc_link *link,
1007 1008 1009 1010 1011 1012 1013 1014 1015
	enum dp_test_pattern test_pattern,
	const struct link_training_settings *p_link_settings,
	const unsigned char *p_custom_pattern,
	unsigned int cust_pattern_size);

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1027

1028

1029 1030 1031 1032 1033 1034 1035
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1036
	struct dc_container_id *dc_container_id;
1037
	uint32_t dongle_max_pix_clk;
1038
	void *priv;
1039
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1040
	bool converter_disable_audio;
1041 1042 1043 1044 1045 1046

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
D
Dave Airlie 已提交
1047
	struct kref refcount;
1048 1049
};

1050 1051
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1052 1053 1054

struct dc_sink_init_data {
	enum signal_type sink_signal;
1055
	struct dc_link *link;
1056 1057 1058 1059 1060 1061 1062
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/*******************************************************************************
1063
 * Cursor interfaces - To manages the cursor within a stream
1064 1065
 ******************************************************************************/
/* TODO: Deprecated once we switch to dc_set_cursor_position */
1066
bool dc_stream_set_cursor_attributes(
1067
	struct dc_stream_state *stream,
1068 1069
	const struct dc_cursor_attributes *attributes);

1070
bool dc_stream_set_cursor_position(
1071
	struct dc_stream_state *stream,
1072
	const struct dc_cursor_position *position);
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1087
void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1098
		enum dc_acpi_cm_power_state power_state);
1099
void dc_resume(struct dc *dc);
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109

/*
 * DPCD access interfaces
 */

bool dc_submit_i2c(
		struct dc *dc,
		uint32_t link_index,
		struct i2c_command *cmd);

1110

1111
#endif /* DC_INTERFACE_H_ */