io.c 14.4 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/mach-omap2/io.c
 *
 * OMAP2 I/O mapping code
 *
 * Copyright (C) 2005 Nokia Corporation
7
 * Copyright (C) 2007-2009 Texas Instruments
8 9 10 11
 *
 * Author:
 *	Juha Yrjola <juha.yrjola@nokia.com>
 *	Syed Khasim <x0khasim@ti.com>
12
 *
13 14
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
15 16 17 18 19 20 21
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
22
#include <linux/io.h>
23
#include <linux/clk.h>
24

25 26 27
#include <asm/tlb.h>
#include <asm/mach/map.h>

28
#include <plat-omap/dma-omap.h>
29

30
#include "../plat-omap/sram.h"
31
#include <plat/prcm.h>
32

33
#include "omap_hwmod.h"
34
#include "soc.h"
35
#include "iomap.h"
36
#include "voltage.h"
37
#include "powerdomain.h"
38
#include "clockdomain.h"
39
#include "common.h"
40
#include "clock.h"
41 42 43
#include "clock2xxx.h"
#include "clock3xxx.h"
#include "clock44xx.h"
44
#include "omap-pm.h"
45
#include "sdrc.h"
46
#include "control.h"
47
#include "serial.h"
48

49 50 51 52
/*
 * The machine specific code may provide the extra mapping besides the
 * default mapping provided here.
 */
53

54
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
55
static struct map_desc omap24xx_io_desc[] __initdata = {
56 57 58 59 60 61
	{
		.virtual	= L3_24XX_VIRT,
		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
		.length		= L3_24XX_SIZE,
		.type		= MT_DEVICE
	},
62
	{
63 64 65 66
		.virtual	= L4_24XX_VIRT,
		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
		.length		= L4_24XX_SIZE,
		.type		= MT_DEVICE
67
	},
68 69
};

70
#ifdef CONFIG_SOC_OMAP2420
71 72
static struct map_desc omap242x_io_desc[] __initdata = {
	{
73 74 75
		.virtual	= DSP_MEM_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
		.length		= DSP_MEM_2420_SIZE,
76 77 78
		.type		= MT_DEVICE
	},
	{
79 80 81
		.virtual	= DSP_IPI_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
		.length		= DSP_IPI_2420_SIZE,
82
		.type		= MT_DEVICE
83
	},
84
	{
85 86 87
		.virtual	= DSP_MMU_2420_VIRT,
		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
		.length		= DSP_MMU_2420_SIZE,
88 89 90 91 92 93
		.type		= MT_DEVICE
	},
};

#endif

94
#ifdef CONFIG_SOC_OMAP2430
95
static struct map_desc omap243x_io_desc[] __initdata = {
96 97 98 99 100 101 102 103 104 105 106 107
	{
		.virtual	= L4_WK_243X_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
		.length		= L4_WK_243X_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
		.length		= OMAP243X_GPMC_SIZE,
		.type		= MT_DEVICE
	},
108 109 110 111 112 113 114 115 116 117 118 119 120
	{
		.virtual	= OMAP243X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
		.length		= OMAP243X_SDRC_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP243X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
		.length		= OMAP243X_SMS_SIZE,
		.type		= MT_DEVICE
	},
};
121 122
#endif
#endif
123

124
#ifdef	CONFIG_ARCH_OMAP3
125
static struct map_desc omap34xx_io_desc[] __initdata = {
126
	{
127 128 129
		.virtual	= L3_34XX_VIRT,
		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
		.length		= L3_34XX_SIZE,
130 131 132
		.type		= MT_DEVICE
	},
	{
133 134 135
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
136 137
		.type		= MT_DEVICE
	},
138 139 140 141
	{
		.virtual	= OMAP34XX_GPMC_VIRT,
		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
		.length		= OMAP34XX_GPMC_SIZE,
142
		.type		= MT_DEVICE
143 144 145 146 147 148 149 150 151 152 153
	},
	{
		.virtual	= OMAP343X_SMS_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
		.length		= OMAP343X_SMS_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= OMAP343X_SDRC_VIRT,
		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
		.length		= OMAP343X_SDRC_SIZE,
154
		.type		= MT_DEVICE
155 156 157 158 159 160 161 162 163 164 165 166 167
	},
	{
		.virtual	= L4_PER_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
		.length		= L4_PER_34XX_SIZE,
		.type		= MT_DEVICE
	},
	{
		.virtual	= L4_EMU_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
		.length		= L4_EMU_34XX_SIZE,
		.type		= MT_DEVICE
	},
168 169 170 171 172 173 174 175 176
#if defined(CONFIG_DEBUG_LL) &&							\
	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
	{
		.virtual	= ZOOM_UART_VIRT,
		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
		.length		= SZ_1M,
		.type		= MT_DEVICE
	},
#endif
177
};
178
#endif
179

180
#ifdef CONFIG_SOC_TI81XX
181
static struct map_desc omapti81xx_io_desc[] __initdata = {
182 183 184 185 186 187 188 189 190
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	}
};
#endif

191
#ifdef CONFIG_SOC_AM33XX
192
static struct map_desc omapam33xx_io_desc[] __initdata = {
193 194 195 196 197 198
	{
		.virtual	= L4_34XX_VIRT,
		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
		.length		= L4_34XX_SIZE,
		.type		= MT_DEVICE
	},
199 200 201 202 203 204
	{
		.virtual	= L4_WK_AM33XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
		.length		= L4_WK_AM33XX_SIZE,
		.type		= MT_DEVICE
	}
205 206 207
};
#endif

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
#ifdef	CONFIG_ARCH_OMAP4
static struct map_desc omap44xx_io_desc[] __initdata = {
	{
		.virtual	= L3_44XX_VIRT,
		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
		.length		= L3_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
		.length		= L4_44XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_44XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
		.length		= L4_PER_44XX_SIZE,
		.type		= MT_DEVICE,
	},
228 229 230 231 232 233 234 235 236
#ifdef CONFIG_OMAP4_ERRATA_I688
	{
		.virtual	= OMAP4_SRAM_VA,
		.pfn		= __phys_to_pfn(OMAP4_SRAM_PA),
		.length		= PAGE_SIZE,
		.type		= MT_MEMORY_SO,
	},
#endif

237 238
};
#endif
239

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
#ifdef	CONFIG_SOC_OMAP5
static struct map_desc omap54xx_io_desc[] __initdata = {
	{
		.virtual	= L3_54XX_VIRT,
		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
		.length		= L3_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
		.length		= L4_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_WK_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
		.length		= L4_WK_54XX_SIZE,
		.type		= MT_DEVICE,
	},
	{
		.virtual	= L4_PER_54XX_VIRT,
		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
		.length		= L4_PER_54XX_SIZE,
		.type		= MT_DEVICE,
	},
};
#endif

269
#ifdef CONFIG_SOC_OMAP2420
270
void __init omap242x_map_io(void)
271
{
272 273
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
274
}
275 276
#endif

277
#ifdef CONFIG_SOC_OMAP2430
278
void __init omap243x_map_io(void)
279
{
280 281
	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
282
}
283 284
#endif

285
#ifdef CONFIG_ARCH_OMAP3
286
void __init omap3_map_io(void)
287
{
288
	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
289
}
290
#endif
291

292
#ifdef CONFIG_SOC_TI81XX
293
void __init ti81xx_map_io(void)
294
{
295
	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
296 297 298
}
#endif

299
#ifdef CONFIG_SOC_AM33XX
300
void __init am33xx_map_io(void)
301
{
302
	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
303 304 305
}
#endif

306
#ifdef CONFIG_ARCH_OMAP4
307
void __init omap4_map_io(void)
308
{
309
	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
310
	omap_barriers_init();
311
}
312
#endif
313

314
#ifdef CONFIG_SOC_OMAP5
315
void __init omap5_map_io(void)
316 317 318 319
{
	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
}
#endif
320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
/*
 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
 *
 * Sets the CORE DPLL3 M2 divider to the same value that it's at
 * currently.  This has the effect of setting the SDRC SDRAM AC timing
 * registers to the values currently defined by the kernel.  Currently
 * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
 * or passes along the return value of clk_set_rate().
 */
static int __init _omap2_init_reprogram_sdrc(void)
{
	struct clk *dpll3_m2_ck;
	int v = -EINVAL;
	long rate;

	if (!cpu_is_omap34xx())
		return 0;

	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
340
	if (IS_ERR(dpll3_m2_ck))
341 342 343 344 345 346 347 348 349 350 351 352 353
		return -EINVAL;

	rate = clk_get_rate(dpll3_m2_ck);
	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
	v = clk_set_rate(dpll3_m2_ck, rate);
	if (v)
		pr_err("dpll3_m2_clk rate change failed: %d\n", v);

	clk_put(dpll3_m2_ck);

	return v;
}

P
Paul Walmsley 已提交
354 355 356 357 358
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
{
	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
}

359
static void __init omap_common_init_early(void)
360
{
361
	omap_init_consistent_dma_size();
362
}
P
Paul Walmsley 已提交
363

364 365 366
static void __init omap_hwmod_init_postsetup(void)
{
	u8 postsetup_state;
P
Paul Walmsley 已提交
367 368 369 370 371 372 373 374

	/* Set the default postsetup state for all hwmods */
#ifdef CONFIG_PM_RUNTIME
	postsetup_state = _HWMOD_STATE_IDLE;
#else
	postsetup_state = _HWMOD_STATE_ENABLED;
#endif
	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
375

376
	omap_pm_if_early_init();
377 378
}

379
#ifdef CONFIG_SOC_OMAP2420
380 381
void __init omap2420_init_early(void)
{
382 383 384 385 386 387 388 389
	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE),
			       NULL, NULL);
390
	omap2xxx_check_revision();
391 392 393 394 395 396 397
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap242x_powerdomains_init();
	omap242x_clockdomains_init();
	omap2420_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2420_clk_init();
398
}
399 400 401 402 403 404 405

void __init omap2420_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
}
406
#endif
407

408
#ifdef CONFIG_SOC_OMAP2430
409 410
void __init omap2430_init_early(void)
{
411 412 413 414 415 416 417 418
	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE),
			       NULL, NULL);
419
	omap2xxx_check_revision();
420 421 422 423 424 425 426 427
	omap_common_init_early();
	omap2xxx_voltagedomains_init();
	omap243x_powerdomains_init();
	omap243x_clockdomains_init();
	omap2430_hwmod_init();
	omap_hwmod_init_postsetup();
	omap2430_clk_init();
}
428 429 430 431 432 433 434

void __init omap2430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap2_pm_init();
}
435
#endif
436 437 438 439 440

/*
 * Currently only board-omap3beagle.c should call this because of the
 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
 */
441
#ifdef CONFIG_ARCH_OMAP3
442 443
void __init omap3_init_early(void)
{
444 445 446 447 448 449 450 451
	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE),
			       NULL, NULL);
452 453
	omap3xxx_check_revision();
	omap3xxx_check_features();
454 455 456 457 458 459 460
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
461 462 463 464
}

void __init omap3430_init_early(void)
{
465
	omap3_init_early();
466 467 468 469
}

void __init omap35xx_init_early(void)
{
470
	omap3_init_early();
471 472 473 474
}

void __init omap3630_init_early(void)
{
475
	omap3_init_early();
476 477 478 479
}

void __init am35xx_init_early(void)
{
480
	omap3_init_early();
481 482
}

483
void __init ti81xx_init_early(void)
484
{
485 486 487 488 489 490 491
	omap2_set_globals_tap(OMAP343X_CLASS,
			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
			       OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
			       NULL, NULL);
492 493
	omap3xxx_check_revision();
	ti81xx_check_features();
494 495 496 497 498 499 500
	omap_common_init_early();
	omap3xxx_voltagedomains_init();
	omap3xxx_powerdomains_init();
	omap3xxx_clockdomains_init();
	omap3xxx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap3xxx_clk_init();
501
}
502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543

void __init omap3_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap3430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init omap3630_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init am35xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}

void __init ti81xx_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap3_pm_init();
}
544
#endif
545

546 547 548
#ifdef CONFIG_SOC_AM33XX
void __init am33xx_init_early(void)
{
549 550 551 552 553 554 555
	omap2_set_globals_tap(AM335X_CLASS,
			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
	omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
				  NULL);
	omap2_set_globals_prcm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
			       AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
			       NULL, NULL);
556 557 558
	omap3xxx_check_revision();
	ti81xx_check_features();
	omap_common_init_early();
559
	am33xx_voltagedomains_init();
560
	am33xx_powerdomains_init();
561
	am33xx_clockdomains_init();
562 563
	am33xx_hwmod_init();
	omap_hwmod_init_postsetup();
564
	am33xx_clk_init();
565 566 567
}
#endif

568
#ifdef CONFIG_ARCH_OMAP4
569 570
void __init omap4430_init_early(void)
{
571 572 573 574 575 576 577 578
	omap2_set_globals_tap(OMAP443X_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
				  OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
579 580
	omap4xxx_check_revision();
	omap4xxx_check_features();
581 582 583 584 585 586 587
	omap_common_init_early();
	omap44xx_voltagedomains_init();
	omap44xx_powerdomains_init();
	omap44xx_clockdomains_init();
	omap44xx_hwmod_init();
	omap_hwmod_init_postsetup();
	omap4xxx_clk_init();
588
}
589 590 591 592 593 594 595

void __init omap4430_init_late(void)
{
	omap_mux_late_init();
	omap2_common_pm_late_init();
	omap4_pm_init();
}
596
#endif
597

598 599 600
#ifdef CONFIG_SOC_OMAP5
void __init omap5_init_early(void)
{
601 602 603 604 605 606 607 608
	omap2_set_globals_tap(OMAP54XX_CLASS,
			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
				  OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE),
			       OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
609 610 611 612 613
	omap5xxx_check_revision();
	omap_common_init_early();
}
#endif

614
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
615 616
				      struct omap_sdrc_params *sdrc_cs1)
{
617 618
	omap_sram_init();

619
	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
620 621 622
		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
		_omap2_init_reprogram_sdrc();
	}
623
}