intel_ddi.c 85.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

#include "i915_drv.h"
#include "intel_drv.h"

31 32 33
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
34
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
35 36
};

37 38 39 40 41 42 43 44 45 46 47 48 49
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

50 51 52 53
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
54
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
55 56 57 58 59 60 61 62 63
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
64 65
};

66
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
67 68 69 70 71 72 73 74 75
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
76 77
};

78 79
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
80 81 82 83 84 85 86 87 88 89 90 91
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
92 93
};

94
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
95 96 97 98 99 100 101 102 103
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
104 105
};

106
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
107 108 109 110 111 112 113 114 115
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
116 117
};

118
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
119 120 121 122 123 124 125 126 127
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
128 129
};

130 131
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
132 133 134 135 136 137 138 139 140 141
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
142 143
};

144
/* Skylake H and S */
145
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
146 147 148
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
149
	{ 0x80009010, 0x000000C0, 0x1 },
150 151
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
152
	{ 0x80007011, 0x000000C0, 0x1 },
153
	{ 0x00002016, 0x000000DF, 0x0 },
154
	{ 0x80005012, 0x000000C0, 0x1 },
155 156
};

157 158
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
159
	{ 0x0000201B, 0x000000A2, 0x0 },
160
	{ 0x00005012, 0x00000088, 0x0 },
161
	{ 0x80007011, 0x000000CD, 0x1 },
162
	{ 0x80009010, 0x000000C0, 0x1 },
163
	{ 0x0000201B, 0x0000009D, 0x0 },
164 165
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
166
	{ 0x00002016, 0x00000088, 0x0 },
167
	{ 0x80005012, 0x000000C0, 0x1 },
168 169
};

170 171
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
172 173
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000CD, 0x3 },
175
	{ 0x80009010, 0x000000C0, 0x3 },
176
	{ 0x00000018, 0x0000009D, 0x0 },
177 178
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
179
	{ 0x00000018, 0x00000088, 0x0 },
180
	{ 0x80005012, 0x000000C0, 0x3 },
181 182
};

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

222
/*
223
 * Skylake/Kabylake H and S
224 225
 * eDP 1.4 low vswing translation parameters
 */
226
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
227 228 229 230 231 232 233 234 235 236 237 238 239
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
240
 * Skylake/Kabylake U
241 242 243 244 245 246 247 248 249 250 251 252 253
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
254 255
};

256
/*
257
 * Skylake/Kabylake Y
258 259
 * eDP 1.4 low vswing translation parameters
 */
260
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
261 262 263 264 265 266 267 268 269 270 271
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
272

273
/* Skylake/Kabylake U, H and S */
274
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
275 276 277 278 279 280
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
281
	{ 0x80006012, 0x000000CD, 0x1 },
282
	{ 0x00000018, 0x000000DF, 0x0 },
283 284 285
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
286 287
};

288
/* Skylake/Kabylake Y */
289
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
290 291
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
292
	{ 0x80007011, 0x000000CB, 0x3 },
293 294 295
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
296
	{ 0x80006013, 0x000000C0, 0x3 },
297
	{ 0x00000018, 0x0000008A, 0x0 },
298 299 300
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
301 302
};

303
struct bxt_ddi_buf_trans {
304 305 306 307
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
308 309 310 311
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
312 313 314 315 316 317 318 319 320 321
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
322 323
};

324 325
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
326 327 328 329 330 331 332 333 334 335
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
336 337
};

338 339 340 341 342
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
343 344 345 346 347 348 349 350 351 352
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
353 354
};

355
struct cnl_ddi_buf_trans {
356 357 358 359 360
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

495
enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
496
{
497
	switch (encoder->type) {
498
	case INTEL_OUTPUT_DP_MST:
499
		return enc_to_mst(&encoder->base)->primary->port;
500
	case INTEL_OUTPUT_DP:
501 502 503
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
	case INTEL_OUTPUT_UNKNOWN:
504
		return enc_to_dig_port(&encoder->base)->port;
505
	case INTEL_OUTPUT_ANALOG:
506 507 508 509
		return PORT_E;
	default:
		MISSING_CASE(encoder->type);
		return PORT_A;
510 511 512
	}
}

513 514 515 516 517 518 519 520 521 522 523 524
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

525
static const struct ddi_buf_trans *
526
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
527
{
528
	if (IS_SKL_ULX(dev_priv)) {
529
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
530
		return skl_y_ddi_translations_dp;
531
	} else if (IS_SKL_ULT(dev_priv)) {
532
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
533
		return skl_u_ddi_translations_dp;
534 535
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
536
		return skl_ddi_translations_dp;
537 538 539
	}
}

540 541 542 543 544 545
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (IS_KBL_ULX(dev_priv)) {
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
546
	} else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
547 548 549 550 551 552 553 554
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

555
static const struct ddi_buf_trans *
556
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
557
{
558
	if (dev_priv->vbt.edp.low_vswing) {
559
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
560
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
561
			return skl_y_ddi_translations_edp;
562 563
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv)) {
564
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
565
			return skl_u_ddi_translations_edp;
566 567
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
568
			return skl_ddi_translations_edp;
569 570
		}
	}
571

572
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
573 574 575
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
576 577 578
}

static const struct ddi_buf_trans *
579
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
580
{
581
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
582
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
583
		return skl_y_ddi_translations_hdmi;
584 585
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
586
		return skl_ddi_translations_hdmi;
587 588 589
	}
}

590 591 592 593 594 595 596 597 598
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

599 600
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
601
			   enum port port, int *n_entries)
602 603
{
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
604 605 606 607
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
608
	} else if (IS_SKYLAKE(dev_priv)) {
609 610 611 612
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
613 614 615 616 617 618 619 620 621 622 623 624 625 626
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
627
			    enum port port, int *n_entries)
628 629
{
	if (IS_GEN9_BC(dev_priv)) {
630 631 632 633
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

704 705 706 707 708 709 710 711 712 713 714 715 716 717
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
718 719
	} else {
		*n_entries = 1; /* shut up gcc */
720
		MISSING_CASE(voltage);
721
	}
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
739 740
	} else {
		*n_entries = 1; /* shut up gcc */
741
		MISSING_CASE(voltage);
742
	}
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
761 762
		} else {
			*n_entries = 1; /* shut up gcc */
763
			MISSING_CASE(voltage);
764
		}
765 766 767 768 769 770
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

771 772
static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
{
773
	int n_entries, level, default_entry;
774

775
	level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
776

777
	if (IS_CANNONLAKE(dev_priv)) {
778 779
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
780
	} else if (IS_GEN9_LP(dev_priv)) {
781 782
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
783
	} else if (IS_GEN9_BC(dev_priv)) {
784 785
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
786
	} else if (IS_BROADWELL(dev_priv)) {
787 788
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
789
	} else if (IS_HASWELL(dev_priv)) {
790 791
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
792 793
	} else {
		WARN(1, "ddi translation table missing\n");
794
		return 0;
795 796 797
	}

	/* Choose a good default if VBT is badly populated */
798 799
	if (level == HDMI_LEVEL_SHIFT_UNKNOWN || level >= n_entries)
		level = default_entry;
800

801
	if (WARN_ON_ONCE(n_entries == 0))
802
		return 0;
803 804
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
805

806
	return level;
807 808
}

809 810
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
811 812
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
813
 */
814
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
815
{
816
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
817
	u32 iboost_bit = 0;
818
	int i, n_entries;
819
	enum port port = intel_ddi_get_encoder_port(encoder);
820
	const struct ddi_buf_trans *ddi_translations;
821

822 823
	switch (encoder->type) {
	case INTEL_OUTPUT_EDP:
824
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
825 826 827
							       &n_entries);
		break;
	case INTEL_OUTPUT_DP:
828
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
829 830 831 832 833 834 835 836 837
							      &n_entries);
		break;
	case INTEL_OUTPUT_ANALOG:
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
		break;
	default:
		MISSING_CASE(encoder->type);
		return;
838 839
	}

840 841 842 843
	/* If we're boosting the current, set bit 31 of trans1 */
	if (IS_GEN9_BC(dev_priv) &&
	    dev_priv->vbt.ddi_port_info[port].dp_boost_level)
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
844

845
	for (i = 0; i < n_entries; i++) {
846 847 848 849
		I915_WRITE(DDI_BUF_TRANS_LO(port, i),
			   ddi_translations[i].trans1 | iboost_bit);
		I915_WRITE(DDI_BUF_TRANS_HI(port, i),
			   ddi_translations[i].trans2);
850
	}
851 852 853 854 855 856 857
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
858
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
859
					   int level)
860 861 862
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
863
	int n_entries;
864
	enum port port = intel_ddi_get_encoder_port(encoder);
865
	const struct ddi_buf_trans *ddi_translations;
866

867
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
868

869
	if (WARN_ON_ONCE(!ddi_translations))
870
		return;
871 872
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
873

874 875 876 877
	/* If we're boosting the current, set bit 31 of trans1 */
	if (IS_GEN9_BC(dev_priv) &&
	    dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
878

879
	/* Entry 9 is for HDMI: */
880
	I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
881
		   ddi_translations[level].trans1 | iboost_bit);
882
	I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
883
		   ddi_translations[level].trans2);
884 885
}

886 887 888
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
889
	i915_reg_t reg = DDI_BUF_CTL(port);
890 891
	int i;

892
	for (i = 0; i < 16; i++) {
893 894 895 896 897 898
		udelay(1);
		if (I915_READ(reg) & DDI_BUF_IS_IDLE)
			return;
	}
	DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
}
899

900
static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
{
	switch (pll->id) {
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
		MISSING_CASE(pll->id);
		return PORT_CLK_SEL_NONE;
	}
}

921 922 923 924 925 926 927 928 929
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

930 931
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state)
932
{
933
	struct drm_device *dev = crtc->base.dev;
934
	struct drm_i915_private *dev_priv = to_i915(dev);
935
	struct intel_encoder *encoder;
936
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
937

938
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
939
		WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
940
		intel_prepare_dp_ddi_buffers(encoder);
941 942
	}

943 944 945 946
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
947 948
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
949
	 */
950
	I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
951 952 953 954
				  FDI_RX_PWRDN_LANE0_VAL(2) |
				  FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

	/* Enable the PCH Receiver FDI PLL */
955
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
956
		     FDI_RX_PLL_ENABLE |
957
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
958 959
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
	POSTING_READ(FDI_RX_CTL(PIPE_A));
960 961 962 963
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
964
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
965 966

	/* Configure Port Clock Select */
967
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
968 969
	I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
	WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
970 971 972

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
973
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
974 975 976 977 978 979 980
		/* Configure DP_TP_CTL with auto-training */
		I915_WRITE(DP_TP_CTL(PORT_E),
					DP_TP_CTL_FDI_AUTOTRAIN |
					DP_TP_CTL_ENHANCED_FRAME_ENABLE |
					DP_TP_CTL_LINK_TRAIN_PAT1 |
					DP_TP_CTL_ENABLE);

981 982 983 984
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
985
		I915_WRITE(DDI_BUF_CTL(PORT_E),
986
			   DDI_BUF_CTL_ENABLE |
987
			   ((crtc_state->fdi_lanes - 1) << 1) |
988
			   DDI_BUF_TRANS_SELECT(i / 2));
989
		POSTING_READ(DDI_BUF_CTL(PORT_E));
990 991 992

		udelay(600);

993
		/* Program PCH FDI Receiver TU */
994
		I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
995 996 997

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
998 999
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));
1000 1001 1002 1003 1004

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1005
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
1006
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1007 1008
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
1009 1010 1011

		/* Wait for FDI auto training time */
		udelay(5);
1012 1013 1014

		temp = I915_READ(DP_TP_STATUS(PORT_E));
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1015
			DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
1016 1017
			break;
		}
1018

1019 1020 1021 1022 1023 1024 1025
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
			DRM_ERROR("FDI link training failed!\n");
			break;
1026
		}
1027

1028 1029 1030 1031
		rx_ctl_val &= ~FDI_RX_ENABLE;
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));

1032 1033 1034 1035 1036
		temp = I915_READ(DDI_BUF_CTL(PORT_E));
		temp &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
		POSTING_READ(DDI_BUF_CTL(PORT_E));

1037
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1038 1039 1040 1041 1042 1043 1044
		temp = I915_READ(DP_TP_CTL(PORT_E));
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(PORT_E), temp);
		POSTING_READ(DP_TP_CTL(PORT_E));

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1045 1046

		/* Reset FDI_RX_MISC pwrdn lanes */
1047
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
1048 1049
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1050 1051
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
1052 1053
	}

1054 1055 1056 1057 1058 1059
	/* Enable normal pixel sending for FDI */
	I915_WRITE(DP_TP_CTL(PORT_E),
		   DP_TP_CTL_FDI_AUTOTRAIN |
		   DP_TP_CTL_LINK_TRAIN_NORMAL |
		   DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		   DP_TP_CTL_ENABLE);
1060
}
1061

1062
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1063 1064 1065 1066 1067 1068
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *intel_dig_port =
		enc_to_dig_port(&encoder->base);

	intel_dp->DP = intel_dig_port->saved_port_bits |
1069
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1070
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1071 1072
}

1073
static struct intel_encoder *
1074
intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
1075
{
1076
	struct drm_device *dev = crtc->base.dev;
1077
	struct intel_encoder *encoder, *ret = NULL;
1078 1079
	int num_encoders = 0;

1080 1081
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
		ret = encoder;
1082 1083 1084 1085
		num_encoders++;
	}

	if (num_encoders != 1)
1086
		WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
1087
		     pipe_name(crtc->pipe));
1088 1089 1090 1091 1092

	BUG_ON(ret == NULL);
	return ret;
}

1093 1094
/* Finds the only possible encoder associated with the given CRTC. */
struct intel_encoder *
1095
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
1096
{
1097 1098 1099
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct intel_encoder *ret = NULL;
	struct drm_atomic_state *state;
1100 1101
	struct drm_connector *connector;
	struct drm_connector_state *connector_state;
1102
	int num_encoders = 0;
1103
	int i;
1104

1105 1106
	state = crtc_state->base.state;

1107
	for_each_new_connector_in_state(state, connector, connector_state, i) {
1108
		if (connector_state->crtc != crtc_state->base.crtc)
1109 1110
			continue;

1111
		ret = to_intel_encoder(connector_state->best_encoder);
1112
		num_encoders++;
1113 1114 1115 1116 1117 1118 1119 1120 1121
	}

	WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
	     pipe_name(crtc->pipe));

	BUG_ON(ret == NULL);
	return ret;
}

1122 1123
#define LC_FREQ 2700

1124 1125
static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
				   i915_reg_t reg)
1126 1127 1128 1129 1130 1131
{
	int refclk = LC_FREQ;
	int n, p, r;
	u32 wrpll;

	wrpll = I915_READ(reg);
1132 1133 1134
	switch (wrpll & WRPLL_PLL_REF_MASK) {
	case WRPLL_PLL_SSC:
	case WRPLL_PLL_NON_SSC:
1135 1136 1137 1138 1139 1140 1141
		/*
		 * We could calculate spread here, but our checking
		 * code only cares about 5% accuracy, and spread is a max of
		 * 0.5% downspread.
		 */
		refclk = 135;
		break;
1142
	case WRPLL_PLL_LCPLL:
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
		refclk = LC_FREQ;
		break;
	default:
		WARN(1, "bad wrpll refclk\n");
		return 0;
	}

	r = wrpll & WRPLL_DIVIDER_REF_MASK;
	p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
	n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;

1154 1155
	/* Convert to KHz, p & r have a fixed point portion */
	return (refclk * n * 100) / (p * r);
1156 1157
}

1158
static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1159
			       enum intel_dpll_id pll_id)
1160
{
1161
	i915_reg_t cfgcr1_reg, cfgcr2_reg;
1162 1163 1164
	uint32_t cfgcr1_val, cfgcr2_val;
	uint32_t p0, p1, p2, dco_freq;

1165 1166
	cfgcr1_reg = DPLL_CFGCR1(pll_id);
	cfgcr2_reg = DPLL_CFGCR2(pll_id);
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217

	cfgcr1_val = I915_READ(cfgcr1_reg);
	cfgcr2_val = I915_READ(cfgcr2_reg);

	p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
	p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;

	if (cfgcr2_val &  DPLL_CFGCR2_QDIV_MODE(1))
		p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR2_PDIV_1:
		p0 = 1;
		break;
	case DPLL_CFGCR2_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR2_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR2_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR2_KDIV_5:
		p2 = 5;
		break;
	case DPLL_CFGCR2_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR2_KDIV_3:
		p2 = 3;
		break;
	case DPLL_CFGCR2_KDIV_1:
		p2 = 1;
		break;
	}

	dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;

	dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
		1000) / 0x8000;

	return dco_freq / (p0 * p1 * p2 * 5);
}

1218
static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1219
			       enum intel_dpll_id pll_id)
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
{
	uint32_t cfgcr0, cfgcr1;
	uint32_t p0, p1, p2, dco_freq, ref_clock;

	cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
	cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));

	p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
	p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;

	if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
		p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
			DPLL_CFGCR1_QDIV_RATIO_SHIFT;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR1_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR1_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR1_PDIV_5:
		p0 = 5;
		break;
	case DPLL_CFGCR1_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR1_KDIV_1:
		p2 = 1;
		break;
	case DPLL_CFGCR1_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR1_KDIV_4:
		p2 = 4;
		break;
	}

	ref_clock = dev_priv->cdclk.hw.ref;

	dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;

	dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
1269
		      DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
1270

1271 1272 1273
	if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
		return 0;

1274 1275 1276
	return dco_freq / (p0 * p1 * p2 * 5);
}

1277 1278 1279 1280 1281 1282 1283
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1284
	else if (intel_crtc_has_dp_encoder(pipe_config))
1285 1286 1287 1288 1289 1290 1291
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

1292 1293 1294
	if (pipe_config->ycbcr420)
		dotclock *= 2;

1295 1296 1297 1298 1299
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
}
1300

1301 1302 1303 1304 1305
static void cnl_ddi_clock_get(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int link_clock = 0;
1306 1307
	uint32_t cfgcr0;
	enum intel_dpll_id pll_id;
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354

	pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);

	cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));

	if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
		link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
	} else {
		link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;

		switch (link_clock) {
		case DPLL_CFGCR0_LINK_RATE_810:
			link_clock = 81000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1080:
			link_clock = 108000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1350:
			link_clock = 135000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1620:
			link_clock = 162000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2160:
			link_clock = 216000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2700:
			link_clock = 270000;
			break;
		case DPLL_CFGCR0_LINK_RATE_3240:
			link_clock = 324000;
			break;
		case DPLL_CFGCR0_LINK_RATE_4050:
			link_clock = 405000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

	ddi_dotclock_get(pipe_config);
}

1355
static void skl_ddi_clock_get(struct intel_encoder *encoder,
1356
				struct intel_crtc_state *pipe_config)
1357
{
1358
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1359
	int link_clock = 0;
1360 1361
	uint32_t dpll_ctl1;
	enum intel_dpll_id pll_id;
1362

1363
	pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1364 1365 1366

	dpll_ctl1 = I915_READ(DPLL_CTRL1);

1367 1368
	if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(pll_id)) {
		link_clock = skl_calc_wrpll_link(dev_priv, pll_id);
1369
	} else {
1370 1371
		link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(pll_id);
		link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(pll_id);
1372 1373

		switch (link_clock) {
1374
		case DPLL_CTRL1_LINK_RATE_810:
1375 1376
			link_clock = 81000;
			break;
1377
		case DPLL_CTRL1_LINK_RATE_1080:
1378 1379
			link_clock = 108000;
			break;
1380
		case DPLL_CTRL1_LINK_RATE_1350:
1381 1382
			link_clock = 135000;
			break;
1383
		case DPLL_CTRL1_LINK_RATE_1620:
1384 1385
			link_clock = 162000;
			break;
1386
		case DPLL_CTRL1_LINK_RATE_2160:
1387 1388
			link_clock = 216000;
			break;
1389
		case DPLL_CTRL1_LINK_RATE_2700:
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
			link_clock = 270000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

1401
	ddi_dotclock_get(pipe_config);
1402 1403
}

1404
static void hsw_ddi_clock_get(struct intel_encoder *encoder,
1405
			      struct intel_crtc_state *pipe_config)
1406
{
1407
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1408 1409 1410
	int link_clock = 0;
	u32 val, pll;

1411
	val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	switch (val & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_LCPLL_810:
		link_clock = 81000;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		link_clock = 135000;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		link_clock = 270000;
		break;
	case PORT_CLK_SEL_WRPLL1:
1423
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
1424 1425
		break;
	case PORT_CLK_SEL_WRPLL2:
1426
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
		break;
	case PORT_CLK_SEL_SPLL:
		pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
		if (pll == SPLL_PLL_FREQ_810MHz)
			link_clock = 81000;
		else if (pll == SPLL_PLL_FREQ_1350MHz)
			link_clock = 135000;
		else if (pll == SPLL_PLL_FREQ_2700MHz)
			link_clock = 270000;
		else {
			WARN(1, "bad spll freq\n");
			return;
		}
		break;
	default:
		WARN(1, "bad port clock sel\n");
		return;
	}

	pipe_config->port_clock = link_clock * 2;

1448
	ddi_dotclock_get(pipe_config);
1449 1450
}

1451
static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1452
			     enum intel_dpll_id pll_id)
1453
{
1454 1455
	struct intel_shared_dpll *pll;
	struct intel_dpll_hw_state *state;
1456
	struct dpll clock;
1457 1458

	/* For DDI ports we always use a shared PLL. */
1459
	if (WARN_ON(pll_id == DPLL_ID_PRIVATE))
1460 1461
		return 0;

1462
	pll = &dev_priv->shared_dplls[pll_id];
1463
	state = &pll->state.hw_state;
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473

	clock.m1 = 2;
	clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
	if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
		clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
	clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
	clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
	clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;

	return chv_calc_dpll_params(100000, &clock);
1474 1475 1476 1477 1478
}

static void bxt_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
{
1479
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1480
	enum port port = intel_ddi_get_encoder_port(encoder);
1481
	enum intel_dpll_id pll_id = port;
1482

1483
	pipe_config->port_clock = bxt_calc_pll_link(dev_priv, pll_id);
1484

1485
	ddi_dotclock_get(pipe_config);
1486 1487
}

1488
void intel_ddi_clock_get(struct intel_encoder *encoder,
1489
			 struct intel_crtc_state *pipe_config)
1490
{
1491
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1492

1493
	if (INTEL_GEN(dev_priv) <= 8)
1494
		hsw_ddi_clock_get(encoder, pipe_config);
1495
	else if (IS_GEN9_BC(dev_priv))
1496
		skl_ddi_clock_get(encoder, pipe_config);
1497
	else if (IS_GEN9_LP(dev_priv))
1498
		bxt_ddi_clock_get(encoder, pipe_config);
1499 1500
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_clock_get(encoder, pipe_config);
1501 1502
}

1503
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
1504
{
1505
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1506
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1507
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1508
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1509
	int type = encoder->type;
1510 1511
	uint32_t temp;

1512
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
J
Jani Nikula 已提交
1513 1514
		WARN_ON(transcoder_is_dsi(cpu_transcoder));

1515
		temp = TRANS_MSA_SYNC_CLK;
1516
		switch (crtc_state->pipe_bpp) {
1517
		case 18:
1518
			temp |= TRANS_MSA_6_BPC;
1519 1520
			break;
		case 24:
1521
			temp |= TRANS_MSA_8_BPC;
1522 1523
			break;
		case 30:
1524
			temp |= TRANS_MSA_10_BPC;
1525 1526
			break;
		case 36:
1527
			temp |= TRANS_MSA_12_BPC;
1528 1529
			break;
		default:
1530
			BUG();
1531
		}
1532
		I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
1533 1534 1535
	}
}

1536 1537
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state)
1538
{
1539
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1540
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1541
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1542 1543 1544 1545 1546 1547 1548 1549 1550
	uint32_t temp;
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (state == true)
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	else
		temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
}

1551
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
1552
{
1553
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1554
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1555 1556
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1557
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1558 1559
	enum port port = intel_ddi_get_encoder_port(encoder);
	int type = encoder->type;
1560 1561
	uint32_t temp;

1562 1563
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1564
	temp |= TRANS_DDI_SELECT_PORT(port);
1565

1566
	switch (crtc_state->pipe_bpp) {
1567
	case 18:
1568
		temp |= TRANS_DDI_BPC_6;
1569 1570
		break;
	case 24:
1571
		temp |= TRANS_DDI_BPC_8;
1572 1573
		break;
	case 30:
1574
		temp |= TRANS_DDI_BPC_10;
1575 1576
		break;
	case 36:
1577
		temp |= TRANS_DDI_BPC_12;
1578 1579
		break;
	default:
1580
		BUG();
1581
	}
1582

1583
	if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1584
		temp |= TRANS_DDI_PVSYNC;
1585
	if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1586
		temp |= TRANS_DDI_PHSYNC;
1587

1588 1589 1590
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1591 1592 1593 1594
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1595
			if (IS_HASWELL(dev_priv) &&
1596 1597
			    (crtc_state->pch_pfit.enabled ||
			     crtc_state->pch_pfit.force_thru))
1598 1599 1600
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1614
	if (type == INTEL_OUTPUT_HDMI) {
1615
		if (crtc_state->has_hdmi_sink)
1616
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1617
		else
1618
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1619 1620 1621 1622 1623

		if (crtc_state->hdmi_scrambling)
			temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1624
	} else if (type == INTEL_OUTPUT_ANALOG) {
1625
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1626
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1627
	} else if (type == INTEL_OUTPUT_DP ||
1628
		   type == INTEL_OUTPUT_EDP) {
1629
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
1630
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1631
	} else if (type == INTEL_OUTPUT_DP_MST) {
1632
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1633
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1634
	} else {
1635
		WARN(1, "Invalid encoder type %d for pipe %c\n",
1636
		     encoder->type, pipe_name(pipe));
1637 1638
	}

1639
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1640
}
1641

1642 1643
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
1644
{
1645
	i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1646 1647
	uint32_t val = I915_READ(reg);

1648
	val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
1649
	val |= TRANS_DDI_PORT_NONE;
1650
	I915_WRITE(reg, val);
1651 1652
}

1653 1654 1655
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1656
	struct drm_i915_private *dev_priv = to_i915(dev);
1657
	struct intel_encoder *encoder = intel_connector->encoder;
1658
	int type = intel_connector->base.connector_type;
1659
	enum port port = intel_ddi_get_encoder_port(encoder);
1660 1661 1662
	enum pipe pipe = 0;
	enum transcoder cpu_transcoder;
	uint32_t tmp;
1663
	bool ret;
1664

1665
	if (!intel_display_power_get_if_enabled(dev_priv,
1666
						encoder->power_domain))
1667 1668
		return false;

1669
	if (!encoder->get_hw_state(encoder, &pipe)) {
1670 1671 1672
		ret = false;
		goto out;
	}
1673 1674 1675 1676

	if (port == PORT_A)
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1677
		cpu_transcoder = (enum transcoder) pipe;
1678 1679 1680 1681 1682 1683

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1684 1685
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1686 1687

	case TRANS_DDI_MODE_SELECT_DP_SST:
1688 1689 1690 1691
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1692 1693 1694
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1695 1696
		ret = false;
		break;
1697 1698

	case TRANS_DDI_MODE_SELECT_FDI:
1699 1700
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1701 1702

	default:
1703 1704
		ret = false;
		break;
1705
	}
1706 1707

out:
1708
	intel_display_power_put(dev_priv, encoder->power_domain);
1709 1710

	return ret;
1711 1712
}

1713 1714 1715 1716
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	struct drm_device *dev = encoder->base.dev;
1717
	struct drm_i915_private *dev_priv = to_i915(dev);
1718
	enum port port = intel_ddi_get_encoder_port(encoder);
1719 1720
	u32 tmp;
	int i;
1721
	bool ret;
1722

1723 1724
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
1725 1726
		return false;

1727 1728
	ret = false;

1729
	tmp = I915_READ(DDI_BUF_CTL(port));
1730 1731

	if (!(tmp & DDI_BUF_CTL_ENABLE))
1732
		goto out;
1733

1734 1735
	if (port == PORT_A) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1736

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
			*pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			*pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			*pipe = PIPE_C;
			break;
		}

1750
		ret = true;
1751

1752 1753
		goto out;
	}
1754

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));

		if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
			if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
			    TRANS_DDI_MODE_SELECT_DP_MST)
				goto out;

			*pipe = i;
			ret = true;

			goto out;
1767 1768 1769
		}
	}

1770
	DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
1771

1772
out:
1773
	if (ret && IS_GEN9_LP(dev_priv)) {
1774
		tmp = I915_READ(BXT_PHY_CTL(port));
1775 1776
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
1777 1778 1779 1780 1781
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
			DRM_ERROR("Port %c enabled but PHY powered down? "
				  "(PHY_CTL %08x)\n", port_name(port), tmp);
	}

1782
	intel_display_power_put(dev_priv, encoder->power_domain);
1783 1784

	return ret;
1785 1786
}

1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
{
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	enum pipe pipe;

	if (intel_ddi_get_hw_state(encoder, &pipe))
		return BIT_ULL(dig_port->ddi_io_power_domain);

	return 0;
}

1798
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
1799
{
1800
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1801
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1802 1803
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
	enum port port = intel_ddi_get_encoder_port(encoder);
1804
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1805

1806 1807 1808
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_PORT(port));
1809 1810
}

1811
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
1812
{
1813 1814
	struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1815

1816 1817 1818
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_DISABLED);
1819 1820
}

1821 1822
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
				enum port port, uint8_t iboost)
1823
{
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	u32 tmp;

	tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
	I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
}

1835 1836
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
1837 1838 1839 1840
{
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	enum port port = intel_dig_port->port;
1841 1842
	uint8_t iboost;

1843 1844 1845 1846
	if (type == INTEL_OUTPUT_HDMI)
		iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
	else
		iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1847

1848 1849 1850 1851 1852 1853 1854
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
1855
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
1856
		else
1857
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
1858

1859 1860 1861 1862 1863
		if (WARN_ON_ONCE(!ddi_translations))
			return;
		if (WARN_ON_ONCE(level >= n_entries))
			level = n_entries - 1;

1864
		iboost = ddi_translations[level].i_boost;
1865 1866 1867 1868 1869 1870 1871 1872
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
		DRM_ERROR("Invalid I_boost value %u\n", iboost);
		return;
	}

1873
	_skl_ddi_set_iboost(dev_priv, port, iboost);
1874

1875 1876
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1877 1878
}

1879 1880
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
1881
{
1882
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1883
	const struct bxt_ddi_buf_trans *ddi_translations;
1884
	enum port port = encoder->port;
1885
	int n_entries;
1886 1887 1888 1889 1890 1891 1892

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
1893

1894 1895 1896 1897 1898
	if (WARN_ON_ONCE(!ddi_translations))
		return;
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;

1899 1900 1901 1902 1903
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
1904 1905
}

1906 1907 1908
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1909
	enum port port = encoder->port;
1910 1911
	int n_entries;

R
Rodrigo Vivi 已提交
1912 1913 1914 1915 1916
	if (IS_CANNONLAKE(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
1917 1918 1919 1920 1921
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
1922 1923
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
1924
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
1925
		else
1926
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
1927
	}
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937

	if (WARN_ON(n_entries < 1))
		n_entries = 1;
	if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1938 1939
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
1940
{
1941 1942 1943 1944 1945
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
	const struct cnl_ddi_buf_trans *ddi_translations;
	int n_entries, ln;
	u32 val;
1946

1947
	if (type == INTEL_OUTPUT_HDMI)
1948
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
1949
	else if (type == INTEL_OUTPUT_EDP)
1950
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
1951 1952
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
1953

1954
	if (WARN_ON_ONCE(!ddi_translations))
1955
		return;
1956
	if (WARN_ON_ONCE(level >= n_entries))
1957 1958 1959 1960
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
1961
	val &= ~SCALING_MODE_SEL_MASK;
1962 1963 1964 1965 1966
	val |= SCALING_MODE_SEL(2);
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

	/* Program PORT_TX_DW2 */
	val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
1967 1968
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1969 1970 1971 1972 1973 1974
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
	I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);

1975
	/* Program PORT_TX_DW4 */
1976 1977 1978
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
		val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
1979 1980
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1981 1982 1983 1984 1985 1986
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
		I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
	}

1987
	/* Program PORT_TX_DW5 */
1988 1989
	/* All DW5 values are fixed for every table entry */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
1990
	val &= ~RTERM_SELECT_MASK;
1991 1992 1993 1994
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

1995
	/* Program PORT_TX_DW7 */
1996
	val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
1997
	val &= ~N_SCALAR_MASK;
1998 1999 2000 2001
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
	I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
}

2002 2003
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2004
{
2005 2006
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
2007
	int width, rate, ln;
2008
	u32 val;
2009

2010
	if (type == INTEL_OUTPUT_HDMI) {
2011
		width = 4;
2012
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2013
	} else {
2014 2015 2016 2017
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2018
	}
2019 2020 2021 2022 2023 2024 2025

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
	val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
2026
	if (type != INTEL_OUTPUT_HDMI)
2027 2028 2029 2030 2031 2032 2033
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
	I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);

	/* 2. Program loadgen select */
	/*
2034 2035 2036 2037
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2038
	 */
2039 2040 2041 2042
	for (ln = 0; ln <= 3; ln++) {
		val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
		val &= ~LOADGEN_SELECT;

2043 2044
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2045 2046 2047 2048
			val |= LOADGEN_SELECT;
		}
		I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
	}
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
	val = I915_READ(CNL_PORT_CL1CM_DW5);
	val |= SUS_CLOCK_CONFIG;
	I915_WRITE(CNL_PORT_CL1CM_DW5, val);

	/* 4. Clear training enable to change swing values */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
	val &= ~TX_TRAINING_EN;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);

	/* 5. Program swing and de-emphasis */
2061
	cnl_ddi_vswing_program(encoder, level, type);
2062 2063 2064 2065 2066 2067 2068

	/* 6. Set training enable to trigger update */
	val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
	val |= TX_TRAINING_EN;
	I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
}

2069 2070
static uint32_t translate_signal_level(int signal_levels)
{
2071
	int i;
2072

2073 2074 2075
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2076 2077
	}

2078 2079 2080 2081
	WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
	     signal_levels);

	return 0;
2082 2083
}

2084 2085 2086 2087 2088 2089 2090 2091 2092
static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp)
{
	uint8_t train_set = intel_dp->train_set[0];
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

	return translate_signal_level(signal_levels);
}

2093
u32 bxt_signal_levels(struct intel_dp *intel_dp)
2094 2095
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2096
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2097
	struct intel_encoder *encoder = &dport->base;
2098
	int level = intel_ddi_dp_level(intel_dp);
2099 2100

	if (IS_CANNONLAKE(dev_priv))
2101
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2102
	else
2103
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2104 2105 2106 2107 2108 2109 2110 2111 2112

	return 0;
}

uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	struct intel_encoder *encoder = &dport->base;
2113
	int level = intel_ddi_dp_level(intel_dp);
2114

2115
	if (IS_GEN9_BC(dev_priv))
2116
		skl_ddi_set_iboost(encoder, level, encoder->type);
2117

2118 2119 2120
	return DDI_BUF_TRANS_SELECT(level);
}

2121
static void intel_ddi_clk_select(struct intel_encoder *encoder,
2122
				 const struct intel_shared_dpll *pll)
2123
{
2124 2125
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
R
Rodrigo Vivi 已提交
2126
	uint32_t val;
2127

2128 2129 2130
	if (WARN_ON(!pll))
		return;

2131 2132
	 mutex_lock(&dev_priv->dpll_lock);

R
Rodrigo Vivi 已提交
2133 2134 2135
	if (IS_CANNONLAKE(dev_priv)) {
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
		val = I915_READ(DPCLKA_CFGCR0);
2136
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
R
Rodrigo Vivi 已提交
2137 2138
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
		I915_WRITE(DPCLKA_CFGCR0, val);
2139

R
Rodrigo Vivi 已提交
2140 2141 2142 2143 2144 2145
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
		val = I915_READ(DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
2146
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
R
Rodrigo Vivi 已提交
2147 2148
		I915_WRITE(DPCLKA_CFGCR0, val);
	} else if (IS_GEN9_BC(dev_priv)) {
2149
		/* DDI -> PLL mapping  */
2150 2151 2152 2153
		val = I915_READ(DPLL_CTRL2);

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
			DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
2154
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
2155 2156 2157
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

		I915_WRITE(DPLL_CTRL2, val);
2158

2159
	} else if (INTEL_INFO(dev_priv)->gen < 9) {
2160
		I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
2161
	}
2162 2163

	mutex_unlock(&dev_priv->dpll_lock);
2164 2165
}

2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);

	if (IS_CANNONLAKE(dev_priv))
		I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
			   DPCLKA_CFGCR0_DDI_CLK_OFF(port));
	else if (IS_GEN9_BC(dev_priv))
		I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
			   DPLL_CTRL2_DDI_CLK_OFF(port));
	else if (INTEL_GEN(dev_priv) < 9)
		I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

2181
static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
2182 2183
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
2184
{
2185 2186 2187
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
2188
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2189
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2190
	int level = intel_ddi_dp_level(intel_dp);
2191

2192
	WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
2193

2194 2195
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
2196 2197

	intel_edp_panel_on(intel_dp);
2198

2199
	intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
2200 2201 2202

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

2203
	if (IS_CANNONLAKE(dev_priv))
2204
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
2205
	else if (IS_GEN9_LP(dev_priv))
2206
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
2207
	else
2208 2209
		intel_prepare_dp_ddi_buffers(encoder);

2210
	intel_ddi_init_dp_buf_reg(encoder);
2211
	if (!is_mst)
2212
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2213 2214 2215 2216
	intel_dp_start_link_train(intel_dp);
	if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
		intel_dp_stop_link_train(intel_dp);
}
2217

2218
static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
2219
				      const struct intel_crtc_state *crtc_state,
2220
				      const struct drm_connector_state *conn_state)
2221
{
2222 2223
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2224 2225 2226
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
	int level = intel_ddi_hdmi_level(dev_priv, port);
2227
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2228

2229
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2230
	intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
2231 2232 2233

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

2234
	if (IS_CANNONLAKE(dev_priv))
2235
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
2236
	else if (IS_GEN9_LP(dev_priv))
2237
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
2238
	else
2239
		intel_prepare_hdmi_ddi_buffers(encoder, level);
2240 2241

	if (IS_GEN9_BC(dev_priv))
2242
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
2243

2244
	intel_dig_port->set_infoframes(&encoder->base,
2245
				       crtc_state->has_infoframe,
2246
				       crtc_state, conn_state);
2247
}
2248

2249
static void intel_ddi_pre_enable(struct intel_encoder *encoder,
2250
				 const struct intel_crtc_state *crtc_state,
2251
				 const struct drm_connector_state *conn_state)
2252
{
2253 2254 2255
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2256

2257
	WARN_ON(crtc_state->has_pch_encoder);
2258 2259 2260

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2261 2262 2263 2264
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
	else
		intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
2265 2266
}

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
static void intel_disable_ddi_buf(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
	bool wait = false;
	u32 val;

	val = I915_READ(DDI_BUF_CTL(port));
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(port), val);
		wait = true;
	}

	val = I915_READ(DP_TP_CTL(port));
	val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
	val |= DP_TP_CTL_LINK_TRAIN_PAT1;
	I915_WRITE(DP_TP_CTL(port), val);

	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2290 2291 2292
static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2293
{
2294 2295 2296 2297 2298 2299 2300 2301 2302
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	struct intel_dp *intel_dp = &dig_port->dp;
	/*
	 * old_crtc_state and old_conn_state are NULL when called from
	 * DP_MST. The main connector associated with this port is never
	 * bound to a crtc for MST.
	 */
	bool is_mst = !old_crtc_state;
2303

2304 2305 2306 2307 2308 2309
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2310

2311
	intel_disable_ddi_buf(encoder);
2312

2313 2314
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
2315

2316
	intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2317

2318 2319
	intel_ddi_clk_disable(encoder);
}
2320

2321 2322 2323 2324 2325 2326 2327
static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2328

2329
	intel_disable_ddi_buf(encoder);
2330

2331 2332
	dig_port->set_infoframes(&encoder->base, false,
				 old_crtc_state, old_conn_state);
2333

2334
	intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2335

2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

static void intel_ddi_post_disable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
	/*
	 * old_crtc_state and old_conn_state are NULL when called from
	 * DP_MST. The main connector associated with this port is never
	 * bound to a crtc for MST.
	 */
	if (old_crtc_state &&
	    intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		intel_ddi_post_disable_hdmi(encoder,
					    old_crtc_state, old_conn_state);
	else
		intel_ddi_post_disable_dp(encoder,
					  old_crtc_state, old_conn_state);
2357 2358
}

2359
void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
2360 2361
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2362
{
2363
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
	uint32_t val;

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

2376 2377
	intel_disable_ddi_buf(encoder);
	intel_ddi_clk_disable(encoder);
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392

	val = I915_READ(FDI_RX_MISC(PIPE_A));
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
	I915_WRITE(FDI_RX_MISC(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_PCDCLK;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_PLL_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
}

2393 2394 2395
static void intel_enable_ddi_dp(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
2396
{
2397 2398 2399
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	enum port port = intel_ddi_get_encoder_port(encoder);
2400

2401 2402
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
2403

2404 2405 2406
	intel_edp_backlight_on(crtc_state, conn_state);
	intel_psr_enable(intel_dp, crtc_state);
	intel_edp_drrs_enable(intel_dp, crtc_state);
2407

2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
	enum port port = intel_ddi_get_encoder_port(encoder);

	intel_hdmi_handle_sink_scrambling(encoder,
					  conn_state->connector,
					  crtc_state->hdmi_high_tmds_clock_ratio,
					  crtc_state->hdmi_scrambling);

	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
	I915_WRITE(DDI_BUF_CTL(port),
		   dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
2431

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

static void intel_enable_ddi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
	else
		intel_enable_ddi_dp(encoder, crtc_state, conn_state);
2444 2445
}

2446 2447 2448
static void intel_disable_ddi_dp(struct intel_encoder *encoder,
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
2449
{
2450
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2451

2452
	if (old_crtc_state->has_audio)
2453
		intel_audio_codec_disable(encoder);
2454

2455 2456 2457 2458
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
}
S
Shashank Sharma 已提交
2459

2460 2461 2462 2463 2464 2465
static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
	if (old_crtc_state->has_audio)
		intel_audio_codec_disable(encoder);
2466

2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	intel_hdmi_handle_sink_scrambling(encoder,
					  old_conn_state->connector,
					  false, false);
}

static void intel_disable_ddi(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
	else
		intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
2480
}
P
Paulo Zanoni 已提交
2481

2482
static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
2483 2484
				   const struct intel_crtc_state *pipe_config,
				   const struct drm_connector_state *conn_state)
2485
{
2486
	uint8_t mask = pipe_config->lane_lat_optim_mask;
2487

2488
	bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
2489 2490
}

2491
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
2492
{
2493 2494 2495
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
2496
	enum port port = intel_dig_port->port;
2497
	uint32_t val;
2498
	bool wait = false;
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517

	if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
		val = I915_READ(DDI_BUF_CTL(port));
		if (val & DDI_BUF_CTL_ENABLE) {
			val &= ~DDI_BUF_CTL_ENABLE;
			I915_WRITE(DDI_BUF_CTL(port), val);
			wait = true;
		}

		val = I915_READ(DP_TP_CTL(port));
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(port), val);
		POSTING_READ(DP_TP_CTL(port));

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

2518
	val = DP_TP_CTL_ENABLE |
2519
	      DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
2520
	if (intel_dp->link_mst)
2521 2522 2523 2524 2525 2526
		val |= DP_TP_CTL_MODE_MST;
	else {
		val |= DP_TP_CTL_MODE_SST;
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
	}
2527 2528 2529 2530 2531 2532 2533 2534 2535
	I915_WRITE(DP_TP_CTL(port), val);
	POSTING_READ(DP_TP_CTL(port));

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
	I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
	POSTING_READ(DDI_BUF_CTL(port));

	udelay(600);
}
P
Paulo Zanoni 已提交
2536

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc)
{
	u32 temp;

	if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
		temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
		if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
			return true;
	}
	return false;
}

2550
void intel_ddi_get_config(struct intel_encoder *encoder,
2551
			  struct intel_crtc_state *pipe_config)
2552
{
2553
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2554
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2555
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
2556
	struct intel_digital_port *intel_dig_port;
2557 2558
	u32 temp, flags = 0;

J
Jani Nikula 已提交
2559 2560 2561 2562
	/* XXX: DSI transcoder paranoia */
	if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
		return;

2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

2573
	pipe_config->base.adjusted_mode.flags |= flags;
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
2591 2592 2593

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
2594
		pipe_config->has_hdmi_sink = true;
2595
		intel_dig_port = enc_to_dig_port(&encoder->base);
2596

2597
		if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
2598
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
2599 2600 2601 2602 2603 2604

		if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
			TRANS_DDI_HDMI_SCRAMBLING_MASK)
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
2605
		/* fall through */
2606
	case TRANS_DDI_MODE_SELECT_DVI:
2607 2608
		pipe_config->lane_count = 4;
		break;
2609 2610 2611 2612
	case TRANS_DDI_MODE_SELECT_FDI:
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
	case TRANS_DDI_MODE_SELECT_DP_MST:
2613 2614
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
2615 2616 2617 2618 2619
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
2620

2621 2622
	pipe_config->has_audio =
		intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
2623

2624 2625
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2640 2641
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2642
	}
2643

2644
	intel_ddi_clock_get(encoder, pipe_config);
2645

2646
	if (IS_GEN9_LP(dev_priv))
2647 2648
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
2649 2650
}

2651
static bool intel_ddi_compute_config(struct intel_encoder *encoder,
2652 2653
				     struct intel_crtc_state *pipe_config,
				     struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
2654
{
2655
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2656
	int type = encoder->type;
2657
	int port = intel_ddi_get_encoder_port(encoder);
2658
	int ret;
P
Paulo Zanoni 已提交
2659

2660
	WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
P
Paulo Zanoni 已提交
2661

2662 2663 2664
	if (port == PORT_A)
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

P
Paulo Zanoni 已提交
2665
	if (type == INTEL_OUTPUT_HDMI)
2666
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
P
Paulo Zanoni 已提交
2667
	else
2668
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
2669

2670
	if (IS_GEN9_LP(dev_priv) && ret)
2671 2672
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
2673
							     pipe_config->lane_count);
2674 2675 2676

	return ret;

P
Paulo Zanoni 已提交
2677 2678 2679
}

static const struct drm_encoder_funcs intel_ddi_funcs = {
2680 2681
	.reset = intel_dp_encoder_reset,
	.destroy = intel_dp_encoder_destroy,
P
Paulo Zanoni 已提交
2682 2683
};

2684 2685 2686 2687 2688 2689
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2690
	connector = intel_connector_alloc();
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2709
	connector = intel_connector_alloc();
2710 2711 2712 2713 2714 2715 2716 2717 2718
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

2719
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
2720 2721 2722 2723
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
2724
	bool init_hdmi, init_dp, init_lspcon = false;
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	int max_lanes;

	if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
		switch (port) {
		case PORT_A:
			max_lanes = 4;
			break;
		case PORT_E:
			max_lanes = 0;
			break;
		default:
			max_lanes = 4;
			break;
		}
	} else {
		switch (port) {
		case PORT_A:
			max_lanes = 2;
			break;
		case PORT_E:
			max_lanes = 2;
			break;
		default:
			max_lanes = 4;
			break;
		}
	}
2752 2753 2754 2755

	init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
		     dev_priv->vbt.ddi_port_info[port].supports_hdmi);
	init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
		DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
	}

2769
	if (!init_dp && !init_hdmi) {
2770
		DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
2771
			      port_name(port));
2772
		return;
2773
	}
P
Paulo Zanoni 已提交
2774

2775
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
2776 2777 2778 2779 2780 2781
	if (!intel_dig_port)
		return;

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

2782
	drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
2783
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
2784

2785
	intel_encoder->compute_config = intel_ddi_compute_config;
P
Paulo Zanoni 已提交
2786
	intel_encoder->enable = intel_enable_ddi;
2787
	if (IS_GEN9_LP(dev_priv))
2788
		intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
P
Paulo Zanoni 已提交
2789 2790 2791 2792
	intel_encoder->pre_enable = intel_ddi_pre_enable;
	intel_encoder->disable = intel_disable_ddi;
	intel_encoder->post_disable = intel_ddi_post_disable;
	intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2793
	intel_encoder->get_config = intel_ddi_get_config;
2794
	intel_encoder->suspend = intel_dp_encoder_suspend;
2795
	intel_encoder->get_power_domains = intel_ddi_get_power_domains;
P
Paulo Zanoni 已提交
2796 2797

	intel_dig_port->port = port;
2798 2799 2800
	intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
					  (DDI_BUF_PORT_REVERSAL |
					   DDI_A_4_LANES);
P
Paulo Zanoni 已提交
2801

2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
	switch (port) {
	case PORT_A:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_A_IO;
		break;
	case PORT_B:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_B_IO;
		break;
	case PORT_C:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_C_IO;
		break;
	case PORT_D:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_D_IO;
		break;
	case PORT_E:
		intel_dig_port->ddi_io_power_domain =
			POWER_DOMAIN_PORT_DDI_E_IO;
		break;
	default:
		MISSING_CASE(port);
	}

2827 2828 2829 2830 2831 2832 2833
	/*
	 * Bspec says that DDI_A_4_LANES is the only supported configuration
	 * for Broxton.  Yet some BIOS fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit on in our internal
	 * configuration so that we use the proper lane count for our
	 * calculations.
	 */
2834
	if (IS_GEN9_LP(dev_priv) && port == PORT_A) {
2835 2836 2837
		if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
			DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
			intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
2838
			max_lanes = 4;
2839 2840 2841
		}
	}

2842 2843
	intel_dig_port->max_lanes = max_lanes;

P
Paulo Zanoni 已提交
2844
	intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
2845
	intel_encoder->power_domain = intel_port_to_power_domain(port);
2846
	intel_encoder->port = port;
2847
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2848
	intel_encoder->cloneable = 0;
P
Paulo Zanoni 已提交
2849

2850 2851
	intel_infoframe_init(intel_dig_port);

2852 2853 2854
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
2855

2856
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
2857
		dev_priv->hotplug.irq_port[port] = intel_dig_port;
2858
	}
2859

2860 2861
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
2862 2863 2864
	if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
2865
	}
2866

2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
			DRM_DEBUG_KMS("LSPCON init success on port %c\n",
				port_name(port));
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
			DRM_ERROR("LSPCON init failed on port %c\n",
				port_name(port));
	}

2881 2882 2883 2884 2885
	return;

err:
	drm_encoder_cleanup(encoder);
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
2886
}