mce.c 60.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
I
Ingo Molnar 已提交
46 47
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
48

49
#include "mce-internal.h"
50

51
static DEFINE_MUTEX(mce_chrdev_read_mutex);
52

53
#define rcu_dereference_check_mce(p) \
54
	rcu_dereference_index_check((p), \
55
			      rcu_read_lock_sched_held() || \
56
			      lockdep_is_held(&mce_chrdev_read_mutex))
57

58 59 60
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

61 62
#define SPINUNIT 100	/* 100ns */

63 64
DEFINE_PER_CPU(unsigned, mce_exception_count);

65
struct mce_bank *mce_banks __read_mostly;
66

67
struct mca_config mca_cfg __read_mostly = {
68
	.bootlog  = -1,
69 70 71 72 73 74 75
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
76 77
	.tolerant = 1,
	.monarch_timeout = -1
78 79
};

80 81 82 83
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
84

85 86
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

87 88 89
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

90 91 92
/* CMCI storm detection filter */
static DEFINE_PER_CPU(unsigned long, mce_polled_error);

93 94 95 96
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
97 98 99 100
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

101 102 103 104 105 106 107 108 109
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

110 111
static DEFINE_PER_CPU(struct work_struct, mce_work);

112 113
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

114 115 116 117 118 119
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);

120 121 122 123
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
124
	m->cpu = m->extcpu = smp_processor_id();
125
	rdtscll(m->tsc);
126 127 128 129 130 131 132
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
133 134
}

135 136 137
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
138 139 140 141 142 143
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

144
static struct mce_log mcelog = {
145 146 147
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
148
};
L
Linus Torvalds 已提交
149 150 151 152

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
153

154 155 156
	/* Emit the trace record: */
	trace_mce_record(mce);

157
	atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
158

L
Linus Torvalds 已提交
159
	mce->finished = 0;
M
Mike Waychison 已提交
160
	wmb();
L
Linus Torvalds 已提交
161
	for (;;) {
162
		entry = rcu_dereference_check_mce(mcelog.next);
163
		for (;;) {
164

I
Ingo Molnar 已提交
165 166 167 168 169
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
170
			if (entry >= MCE_LOG_LEN) {
171 172
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
173 174
				return;
			}
I
Ingo Molnar 已提交
175
			/* Old left over entry. Skip: */
176 177 178 179
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
180
			break;
L
Linus Torvalds 已提交
181 182 183 184 185 186 187
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
188
	wmb();
L
Linus Torvalds 已提交
189
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
190
	wmb();
L
Linus Torvalds 已提交
191

192
	mce->finished = 1;
193
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
194 195
}

B
Borislav Petkov 已提交
196 197 198 199
static void drain_mcelog_buffer(void)
{
	unsigned int next, i, prev = 0;

200
	next = ACCESS_ONCE(mcelog.next);
B
Borislav Petkov 已提交
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218

	do {
		struct mce *m;

		/* drain what was logged during boot */
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
			unsigned retries = 1;

			m = &mcelog.entry[i];

			while (!m->finished) {
				if (time_after_eq(jiffies, start + 2*retries))
					retries++;

				cpu_relax();

				if (!m->finished && retries >= 4) {
219
					pr_err("skipping error being logged currently!\n");
B
Borislav Petkov 已提交
220 221 222 223 224 225 226 227 228 229 230 231 232 233
					break;
				}
			}
			smp_rmb();
			atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
		}

		memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
}


234 235 236
void mce_register_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
B
Borislav Petkov 已提交
237
	drain_mcelog_buffer();
238 239 240 241 242 243 244 245 246
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
247
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
248
{
249 250
	int ret = 0;

H
Huang Ying 已提交
251
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
252
	       m->extcpu, m->mcgstatus, m->bank, m->status);
253

254
	if (m->ip) {
H
Huang Ying 已提交
255
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
256 257 258
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
259
		if (m->cs == __KERNEL_CS)
260
			print_symbol("{%s}", m->ip);
261
		pr_cont("\n");
L
Linus Torvalds 已提交
262
	}
263

H
Huang Ying 已提交
264
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
265
	if (m->addr)
266
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
267
	if (m->misc)
268
		pr_cont("MISC %llx ", m->misc);
269

270
	pr_cont("\n");
271 272 273 274
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
275
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
276 277
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
278 279 280

	/*
	 * Print out human-readable details about the MCE error,
281
	 * (if the CPU has an implementation for that)
282
	 */
283 284 285 286 287
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
288 289
}

290 291
#define PANIC_TIMEOUT 5 /* 5 seconds */

292
static atomic_t mce_panicked;
293

294
static int fake_panic;
295
static atomic_t mce_fake_panicked;
296

297 298 299 300
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
301

302 303 304 305
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
306
	if (panic_timeout == 0)
307
		panic_timeout = mca_cfg.panic_timeout;
308 309 310
	panic("Panicing machine check CPU died");
}

311
static void mce_panic(char *msg, struct mce *final, char *exp)
312
{
313
	int i, apei_err = 0;
314

315 316 317 318
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
319
		if (atomic_inc_return(&mce_panicked) > 1)
320 321
			wait_for_panic();
		barrier();
322

323 324 325 326
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
327
		if (atomic_inc_return(&mce_fake_panicked) > 1)
328 329
			return;
	}
330
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
331
	for (i = 0; i < MCE_LOG_LEN; i++) {
332
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
333 334
		if (!(m->status & MCI_STATUS_VAL))
			continue;
335
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
336
			print_mce(m);
337 338 339
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
340 341 342 343 344
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
345
			continue;
H
Hidetoshi Seto 已提交
346 347
		if (!(m->status & MCI_STATUS_UC))
			continue;
348
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
349
			print_mce(m);
350 351 352
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
353
	}
354
	if (final) {
H
Hidetoshi Seto 已提交
355
		print_mce(final);
356 357 358
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
359
	if (cpu_missing)
H
Huang Ying 已提交
360
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
361
	if (exp)
H
Huang Ying 已提交
362
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
363 364
	if (!fake_panic) {
		if (panic_timeout == 0)
365
			panic_timeout = mca_cfg.panic_timeout;
366 367
		panic(msg);
	} else
H
Huang Ying 已提交
368
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
369
}
L
Linus Torvalds 已提交
370

371 372 373 374
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
375
	unsigned bank = __this_cpu_read(injectm.bank);
376

377
	if (msr == mca_cfg.rip_msr)
378
		return offsetof(struct mce, ip);
379
	if (msr == MSR_IA32_MCx_STATUS(bank))
380
		return offsetof(struct mce, status);
381
	if (msr == MSR_IA32_MCx_ADDR(bank))
382
		return offsetof(struct mce, addr);
383
	if (msr == MSR_IA32_MCx_MISC(bank))
384 385 386 387 388 389
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

390 391 392 393
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
394

T
Tejun Heo 已提交
395
	if (__this_cpu_read(injectm.finished)) {
396
		int offset = msr_to_offset(msr);
397

398 399
		if (offset < 0)
			return 0;
400
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
401
	}
402 403 404 405 406 407 408 409 410 411 412

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

413 414 415 416 417
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
418
	if (__this_cpu_read(injectm.finished)) {
419
		int offset = msr_to_offset(msr);
420

421
		if (offset >= 0)
422
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
423 424
		return;
	}
425 426 427
	wrmsrl(msr, v);
}

428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
446 447 448 449 450 451 452 453

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
454 455
		}
		/* Use accurate RIP reporting if available. */
456 457
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
458 459 460
	}
}

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
/*
 * Simple lockless ring to communicate PFNs from the exception handler with the
 * process context work function. This is vastly simplified because there's
 * only a single reader and a single writer.
 */
#define MCE_RING_SIZE 16	/* we use one entry less */

struct mce_ring {
	unsigned short start;
	unsigned short end;
	unsigned long ring[MCE_RING_SIZE];
};
static DEFINE_PER_CPU(struct mce_ring, mce_ring);

/* Runs with CPU affinity in workqueue */
static int mce_ring_empty(void)
{
478
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
479 480 481 482 483 484 485 486 487 488 489

	return r->start == r->end;
}

static int mce_ring_get(unsigned long *pfn)
{
	struct mce_ring *r;
	int ret = 0;

	*pfn = 0;
	get_cpu();
490
	r = this_cpu_ptr(&mce_ring);
491 492 493 494 495 496 497 498 499 500 501 502 503
	if (r->start == r->end)
		goto out;
	*pfn = r->ring[r->start];
	r->start = (r->start + 1) % MCE_RING_SIZE;
	ret = 1;
out:
	put_cpu();
	return ret;
}

/* Always runs in MCE context with preempt off */
static int mce_ring_add(unsigned long pfn)
{
504
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
505 506 507 508 509 510 511 512 513 514 515
	unsigned next;

	next = (r->end + 1) % MCE_RING_SIZE;
	if (next == r->start)
		return -1;
	r->ring[r->end] = pfn;
	wmb();
	r->end = next;
	return 0;
}

A
Andi Kleen 已提交
516
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
517
{
518
	if (mca_cfg.disabled)
519
		return 0;
520
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
521 522
}

523 524
static void mce_schedule_work(void)
{
525
	if (!mce_ring_empty())
526
		schedule_work(this_cpu_ptr(&mce_work));
527 528
}

529 530 531
DEFINE_PER_CPU(struct irq_work, mce_irq_work);

static void mce_irq_work_cb(struct irq_work *entry)
532
{
533
	mce_notify_irq();
534
	mce_schedule_work();
535 536 537 538 539
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
540
		mce_notify_irq();
541 542 543 544 545 546 547
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
548 549 550
		return;
	}

551
	irq_work_queue(this_cpu_ptr(&mce_irq_work));
552 553
}

554 555 556 557 558 559 560 561 562 563 564 565 566
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
567
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
568 569 570 571 572 573 574
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/*
		 * coming soon
		 */
		return false;
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

606 607
DEFINE_PER_CPU(unsigned, mce_poll_count);

608
/*
609 610 611 612
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
613 614 615 616 617 618 619 620 621
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
622
 */
623
void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
624 625
{
	struct mce m;
626
	int severity;
627 628
	int i;

629
	this_cpu_inc(mce_poll_count);
630

631
	mce_gather_info(&m, NULL);
632

633
	for (i = 0; i < mca_cfg.banks; i++) {
634
		if (!mce_banks[i].ctl || !test_bit(i, *b))
635 636 637 638 639 640 641 642
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
643
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
644 645 646
		if (!(m.status & MCI_STATUS_VAL))
			continue;

I
Ingo Molnar 已提交
647
		this_cpu_write(mce_polled_error, 1);
648
		/*
A
Andi Kleen 已提交
649 650
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
651 652 653
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
654
		if (!(flags & MCP_UC) &&
655
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
656 657
			continue;

658
		mce_read_aux(&m, i);
659 660 661

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
662 663 664 665 666 667 668 669 670 671 672 673 674 675

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

		/*
		 * In the cases where we don't have a valid address after all,
		 * do not add it into the ring buffer.
		 */
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m)) {
			if (m.status & MCI_STATUS_ADDRV) {
				mce_ring_add(m.addr >> PAGE_SHIFT);
				mce_schedule_work();
			}
		}

676 677 678 679
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
680
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
681
			mce_log(&m);
682 683 684 685

		/*
		 * Clear state for this bank.
		 */
686
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
687 688 689 690 691 692
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
693 694

	sync_core();
695
}
696
EXPORT_SYMBOL_GPL(machine_check_poll);
697

698 699 700 701
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
702 703
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
704
{
705
	int i, ret = 0;
706

707
	for (i = 0; i < mca_cfg.banks; i++) {
708
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
709
		if (m->status & MCI_STATUS_VAL) {
710
			__set_bit(i, validp);
711 712 713
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
714 715
		if (mce_severity(m, mca_cfg.tolerant, msg, true) >=
		    MCE_PANIC_SEVERITY)
716
			ret = 1;
717
	}
718
	return ret;
719 720
}

721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
static int mce_timed_out(u64 *t)
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
744
	if (atomic_read(&mce_panicked))
745
		wait_for_panic();
746
	if (!mca_cfg.monarch_timeout)
747 748
		goto out;
	if ((s64)*t < SPINUNIT) {
749
		if (mca_cfg.tolerant <= 1)
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
			mce_panic("Timeout synchronizing machine check over CPUs",
				  NULL, NULL);
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
773
 * Also this detects the case of a machine check event coming from outer
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
799 800
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
801
					    &nmsg, true);
802 803 804 805 806 807 808 809 810 811 812 813
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
814
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
815
		mce_panic("Fatal Machine check", m, msg);
816 817 818 819 820 821 822 823 824 825 826

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
827
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
		mce_panic("Machine check from unknown source", NULL, NULL);

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
847
static int mce_start(int *no_way_out)
848
{
H
Hidetoshi Seto 已提交
849
	int order;
850
	int cpus = num_online_cpus();
851
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
852

H
Hidetoshi Seto 已提交
853 854
	if (!timeout)
		return -1;
855

H
Hidetoshi Seto 已提交
856
	atomic_add(*no_way_out, &global_nwo);
857 858 859 860
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
861
	order = atomic_inc_return(&mce_callin);
862 863 864 865 866 867 868

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
		if (mce_timed_out(&timeout)) {
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
869
			return -1;
870 871 872 873
		}
		ndelay(SPINUNIT);
	}

874 875 876 877
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
878

H
Hidetoshi Seto 已提交
879 880 881 882
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
883
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
884 885 886 887 888 889 890 891 892 893 894 895 896 897
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
			if (mce_timed_out(&timeout)) {
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
898 899 900
	}

	/*
H
Hidetoshi Seto 已提交
901
	 * Cache the global no_way_out state.
902
	 */
H
Hidetoshi Seto 已提交
903 904 905
	*no_way_out = atomic_read(&global_nwo);

	return order;
906 907 908 909 910 911 912 913 914
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
915
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

975 976 977 978
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
979
 * parser). So only support physical addresses up to page granuality for now.
980 981 982 983 984
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
985
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
986
		return 0;
987
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
988 989 990 991
		return 0;
	return 1;
}

992 993 994 995
static void mce_clear_state(unsigned long *toclear)
{
	int i;

996
	for (i = 0; i < mca_cfg.banks; i++) {
997
		if (test_bit(i, toclear))
998
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
999 1000 1001
	}
}

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
/*
 * Need to save faulting physical address associated with a process
 * in the machine check handler some place where we can grab it back
 * later in mce_notify_process()
 */
#define	MCE_INFO_MAX	16

struct mce_info {
	atomic_t		inuse;
	struct task_struct	*t;
	__u64			paddr;
1013
	int			restartable;
1014 1015
} mce_info[MCE_INFO_MAX];

1016
static void mce_save_info(__u64 addr, int c)
1017 1018 1019 1020 1021 1022 1023
{
	struct mce_info *mi;

	for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) {
		if (atomic_cmpxchg(&mi->inuse, 0, 1) == 0) {
			mi->t = current;
			mi->paddr = addr;
1024
			mi->restartable = c;
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
			return;
		}
	}

	mce_panic("Too many concurrent recoverable errors", NULL, NULL);
}

static struct mce_info *mce_find_info(void)
{
	struct mce_info *mi;

	for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++)
		if (atomic_read(&mi->inuse) && mi->t == current)
			return mi;
	return NULL;
}

static void mce_clear_info(struct mce_info *mi)
{
	atomic_set(&mi->inuse, 0);
}

1047 1048 1049 1050 1051 1052 1053
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1054 1055 1056 1057
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1058
 */
I
Ingo Molnar 已提交
1059
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1060
{
1061
	struct mca_config *cfg = &mca_cfg;
1062
	struct mce m, *final;
L
Linus Torvalds 已提交
1063
	int i;
1064 1065 1066 1067 1068 1069
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
1070
	int order;
1071 1072
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1073
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1074 1075 1076 1077 1078 1079 1080
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1081
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1082
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1083
	char *msg = "Unknown";
L
Linus Torvalds 已提交
1084

1085
	this_cpu_inc(mce_exception_count);
1086

1087
	if (!cfg->banks)
1088
		goto out;
L
Linus Torvalds 已提交
1089

1090
	mce_gather_info(&m, regs);
1091

1092
	final = this_cpu_ptr(&mces_seen);
1093 1094
	*final = m;

1095
	memset(valid_banks, 0, sizeof(valid_banks));
1096
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1097

L
Linus Torvalds 已提交
1098 1099
	barrier();

A
Andi Kleen 已提交
1100
	/*
1101 1102 1103
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1104 1105 1106 1107
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1108 1109 1110 1111 1112
	/*
	 * Go through all the banks in exclusion of the other CPUs.
	 * This way we don't report duplicated events on shared banks
	 * because the first one to see it will clear it.
	 */
H
Hidetoshi Seto 已提交
1113
	order = mce_start(&no_way_out);
1114
	for (i = 0; i < cfg->banks; i++) {
1115
		__clear_bit(i, toclear);
1116 1117
		if (!test_bit(i, valid_banks))
			continue;
1118
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1119
			continue;
1120 1121

		m.misc = 0;
L
Linus Torvalds 已提交
1122 1123 1124
		m.addr = 0;
		m.bank = i;

1125
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1126 1127 1128
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1129
		/*
A
Andi Kleen 已提交
1130 1131
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1132
		 */
1133
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1134
			!no_way_out)
1135 1136 1137 1138 1139
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1140
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1141

1142
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1143

A
Andi Kleen 已提交
1144
		/*
1145 1146
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1147
		 */
1148 1149
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1150 1151 1152
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1153 1154 1155 1156 1157
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1158 1159
		}

1160
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1161

1162 1163 1164 1165 1166
		/*
		 * Action optional error. Queue address for later processing.
		 * When the ring overflows we just ignore the AO error.
		 * RED-PEN add some logging mechanism when
		 * usable_address or mce_add_ring fails.
1167
		 * RED-PEN don't ignore overflow for mca_cfg.tolerant == 0
1168 1169 1170 1171
		 */
		if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
			mce_ring_add(m.addr >> PAGE_SHIFT);

1172
		mce_log(&m);
L
Linus Torvalds 已提交
1173

1174 1175 1176
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1177 1178 1179
		}
	}

1180 1181 1182
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1183 1184 1185
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1186
	/*
1187 1188
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1189
	 */
1190 1191
	if (mce_end(order) < 0)
		no_way_out = worst >= MCE_PANIC_SEVERITY;
1192 1193

	/*
1194 1195 1196 1197
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1198
	 */
1199
	if (cfg->tolerant < 3) {
1200 1201 1202 1203
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
			/* schedule action before return to userland */
1204
			mce_save_info(m.addr, m.mcgstatus & MCG_STATUS_RIPV);
1205 1206 1207 1208 1209
			set_thread_flag(TIF_MCE_NOTIFY);
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1210

1211 1212
	if (worst > 0)
		mce_report_event(regs);
1213
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1214
out:
1215
	sync_core();
L
Linus Torvalds 已提交
1216
}
1217
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1218

1219 1220
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1221
{
1222 1223
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1224 1225 1226
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1227 1228

	return 0;
1229
}
1230
#endif
1231 1232

/*
1233 1234 1235 1236 1237 1238
 * Called in process context that interrupted by MCE and marked with
 * TIF_MCE_NOTIFY, just before returning to erroneous userland.
 * This code is allowed to sleep.
 * Attempt possible recovery such as calling the high level VM handler to
 * process any corrupted pages, and kill/signal current process if required.
 * Action required errors are handled here.
1239 1240 1241 1242
 */
void mce_notify_process(void)
{
	unsigned long pfn;
1243
	struct mce_info *mi = mce_find_info();
1244
	int flags = MF_ACTION_REQUIRED;
1245 1246 1247 1248 1249 1250 1251 1252 1253

	if (!mi)
		mce_panic("Lost physical address for unconsumed uncorrectable error", NULL, NULL);
	pfn = mi->paddr >> PAGE_SHIFT;

	clear_thread_flag(TIF_MCE_NOTIFY);

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 mi->paddr);
1254 1255 1256 1257 1258
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
1259 1260 1261
	if (!mi->restartable)
		flags |= MF_MUST_KILL;
	if (memory_failure(pfn, MCE_VECTOR, flags) < 0) {
1262 1263 1264 1265
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	mce_clear_info(mi);
1266 1267
}

1268 1269 1270 1271 1272
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
 * placed into the "ring").
 */
1273 1274
static void mce_process_work(struct work_struct *dummy)
{
1275 1276 1277 1278
	unsigned long pfn;

	while (mce_ring_get(&pfn))
		memory_failure(pfn, MCE_VECTOR, 0);
1279 1280
}

1281 1282 1283
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1284
 * @cpu: The CPU on which the event occurred.
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1295
void mce_log_therm_throt_event(__u64 status)
1296 1297 1298
{
	struct mce m;

1299
	mce_setup(&m);
1300 1301 1302 1303 1304 1305
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1306
/*
1307 1308 1309
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1310
 */
T
Thomas Gleixner 已提交
1311
static unsigned long check_interval = 5 * 60; /* 5 minutes */
I
Ingo Molnar 已提交
1312

T
Thomas Gleixner 已提交
1313
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1314
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1315

C
Chen Gong 已提交
1316 1317 1318 1319 1320 1321 1322 1323
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

static unsigned long (*mce_adjust_timer)(unsigned long interval) =
	mce_adjust_timer_default;

1324 1325
static int cmc_error_seen(void)
{
1326
	unsigned long *v = this_cpu_ptr(&mce_polled_error);
1327 1328 1329 1330

	return test_and_clear_bit(0, v);
}

T
Thomas Gleixner 已提交
1331
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1332
{
1333
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1334
	unsigned long iv;
1335
	int notify;
1336 1337 1338

	WARN_ON(smp_processor_id() != data);

1339
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1340
		machine_check_poll(MCP_TIMESTAMP,
1341
				this_cpu_ptr(&mce_poll_banks));
C
Chen Gong 已提交
1342
		mce_intel_cmci_poll();
I
Ingo Molnar 已提交
1343
	}
L
Linus Torvalds 已提交
1344 1345

	/*
1346 1347
	 * Alert userspace if needed.  If we logged an MCE, reduce the
	 * polling interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1348
	 */
T
Thomas Gleixner 已提交
1349
	iv = __this_cpu_read(mce_next_interval);
1350 1351 1352
	notify = mce_notify_irq();
	notify |= cmc_error_seen();
	if (notify) {
1353
		iv = max(iv / 2, (unsigned long) HZ/100);
C
Chen Gong 已提交
1354
	} else {
T
Thomas Gleixner 已提交
1355
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
C
Chen Gong 已提交
1356 1357
		iv = mce_adjust_timer(iv);
	}
T
Thomas Gleixner 已提交
1358
	__this_cpu_write(mce_next_interval, iv);
C
Chen Gong 已提交
1359 1360 1361 1362 1363 1364
	/* Might have become 0 after CMCI storm subsided */
	if (iv) {
		t->expires = jiffies + iv;
		add_timer_on(t, smp_processor_id());
	}
}
1365

C
Chen Gong 已提交
1366 1367 1368 1369 1370
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1371
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	unsigned long when = jiffies + interval;
	unsigned long iv = __this_cpu_read(mce_next_interval);

	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1384 1385
}

1386 1387 1388 1389 1390 1391 1392 1393 1394
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1395 1396
static void mce_do_trigger(struct work_struct *work)
{
1397
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1398 1399 1400 1401
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1402
/*
1403 1404 1405
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1406
 */
1407
int mce_notify_irq(void)
1408
{
1409 1410 1411
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1412
	if (test_and_clear_bit(0, &mce_need_notify)) {
1413 1414
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1415

1416
		if (mce_helper[0])
1417
			schedule_work(&mce_trigger_work);
1418

1419
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1420
			pr_info(HW_ERR "Machine check events logged\n");
1421 1422

		return 1;
L
Linus Torvalds 已提交
1423
	}
1424 1425
	return 0;
}
1426
EXPORT_SYMBOL_GPL(mce_notify_irq);
1427

1428
static int __mcheck_cpu_mce_banks_init(void)
1429 1430
{
	int i;
1431
	u8 num_banks = mca_cfg.banks;
1432

1433
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1434 1435
	if (!mce_banks)
		return -ENOMEM;
1436 1437

	for (i = 0; i < num_banks; i++) {
1438
		struct mce_bank *b = &mce_banks[i];
1439

1440 1441 1442 1443 1444 1445
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1446
/*
L
Linus Torvalds 已提交
1447 1448
 * Initialize Machine Checks for a CPU.
 */
1449
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1450
{
1451
	unsigned b;
I
Ingo Molnar 已提交
1452
	u64 cap;
L
Linus Torvalds 已提交
1453 1454

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1455 1456

	b = cap & MCG_BANKCNT_MASK;
1457
	if (!mca_cfg.banks)
1458
		pr_info("CPU supports %d MCE banks\n", b);
1459

1460
	if (b > MAX_NR_BANKS) {
1461
		pr_warn("Using only %u machine check banks out of %u\n",
1462 1463 1464 1465 1466
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1467 1468 1469
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1470
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1471
		int err = __mcheck_cpu_mce_banks_init();
1472

1473 1474
		if (err)
			return err;
L
Linus Torvalds 已提交
1475
	}
1476

1477
	/* Use accurate RIP reporting if available. */
1478
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1479
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1480

A
Andi Kleen 已提交
1481
	if (cap & MCG_SER_P)
1482
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1483

1484 1485 1486
	return 0;
}

1487
static void __mcheck_cpu_init_generic(void)
1488
{
1489
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1490
	mce_banks_t all_banks;
1491 1492 1493
	u64 cap;
	int i;

1494 1495 1496
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1497 1498 1499
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1500
	bitmap_fill(all_banks, MAX_NR_BANKS);
1501
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1502 1503 1504

	set_in_cr4(X86_CR4_MCE);

1505
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1506 1507 1508
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1509
	for (i = 0; i < mca_cfg.banks; i++) {
1510
		struct mce_bank *b = &mce_banks[i];
1511

1512
		if (!b->init)
1513
			continue;
1514 1515
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1516
	}
L
Linus Torvalds 已提交
1517 1518
}

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1547
/* Add per CPU specific workarounds here */
1548
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1549
{
1550 1551
	struct mca_config *cfg = &mca_cfg;

1552
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1553
		pr_info("unknown CPU type - not enabling MCE support\n");
1554 1555 1556
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1557
	/* This should be disabled by the BIOS, but isn't always */
1558
	if (c->x86_vendor == X86_VENDOR_AMD) {
1559
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1560 1561 1562 1563 1564
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1565
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1566
		}
1567
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1568 1569 1570 1571
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1572
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1573
		}
1574 1575 1576 1577
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1578
		 if (c->x86 == 6 && cfg->banks > 0)
1579
			mce_banks[0].ctl = 0;
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606

		 /*
		  * Turn off MC4_MISC thresholding banks on those models since
		  * they're not supported there.
		  */
		 if (c->x86 == 0x15 &&
		     (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			 int i;
			 u64 val, hwcr;
			 bool need_toggle;
			 u32 msrs[] = {
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
			 };

			 rdmsrl(MSR_K7_HWCR, hwcr);

			 /* McStatusWrEn has to be set */
			 need_toggle = !(hwcr & BIT(18));

			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));

			 for (i = 0; i < ARRAY_SIZE(msrs); i++) {
				 rdmsrl(msrs[i], val);

				 /* CntP bit set? */
B
Borislav Petkov 已提交
1607 1608 1609
				 if (val & BIT_64(62)) {
					val &= ~BIT_64(62);
					wrmsrl(msrs[i], val);
1610 1611 1612 1613 1614 1615 1616
				 }
			 }

			 /* restore old settings */
			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr);
		 }
L
Linus Torvalds 已提交
1617
	}
1618

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1629
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1630
			mce_banks[0].init = 0;
1631 1632 1633 1634 1635 1636

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1637 1638
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1639

1640 1641 1642 1643
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1644 1645
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1646 1647 1648

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1649
	}
1650 1651 1652
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1653
		cfg->panic_timeout = 30;
1654 1655

	return 0;
1656
}
L
Linus Torvalds 已提交
1657

1658
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1659 1660
{
	if (c->x86 != 5)
1661 1662
		return 0;

1663 1664
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1665
		intel_p5_mcheck_init(c);
1666
		return 1;
1667 1668 1669
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1670
		return 1;
1671 1672
		break;
	}
1673 1674

	return 0;
1675 1676
}

1677
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1678 1679 1680 1681
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
C
Chen Gong 已提交
1682
		mce_adjust_timer = mce_intel_adjust_timer;
L
Linus Torvalds 已提交
1683
		break;
1684 1685 1686
	case X86_VENDOR_AMD:
		mce_amd_feature_init(c);
		break;
L
Linus Torvalds 已提交
1687 1688 1689 1690 1691
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1692
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1693
{
1694
	unsigned long iv = check_interval * HZ;
1695

1696
	if (mca_cfg.ignore_ce || !iv)
1697 1698
		return;

1699 1700
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1701
	t->expires = round_jiffies(jiffies + iv);
1702
	add_timer_on(t, cpu);
1703 1704
}

T
Thomas Gleixner 已提交
1705 1706
static void __mcheck_cpu_init_timer(void)
{
1707
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1708 1709 1710 1711 1712 1713
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1714 1715 1716
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1717
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1718 1719 1720 1721 1722 1723 1724
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1725
/*
L
Linus Torvalds 已提交
1726
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1727
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1728
 */
1729
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1730
{
1731
	if (mca_cfg.disabled)
1732 1733
		return;

1734 1735
	if (__mcheck_cpu_ancient_init(c))
		return;
1736

1737
	if (!mce_available(c))
L
Linus Torvalds 已提交
1738 1739
		return;

1740
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1741
		mca_cfg.disabled = true;
1742 1743 1744
		return;
	}

1745 1746
	machine_check_vector = do_machine_check;

1747 1748 1749
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
1750 1751
	INIT_WORK(this_cpu_ptr(&mce_work), mce_process_work);
	init_irq_work(this_cpu_ptr(&mce_irq_work), &mce_irq_work_cb);
L
Linus Torvalds 已提交
1752 1753 1754
}

/*
1755
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1756 1757
 */

1758 1759 1760
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1761

1762
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1763
{
1764
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1765

1766 1767 1768
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1769

T
Tim Hockin 已提交
1770 1771 1772 1773
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1774 1775
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1776

1777
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1778

1779
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1780 1781
}

1782
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1783
{
1784
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1785

1786 1787
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1788

1789
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1790 1791 1792 1793

	return 0;
}

1794 1795
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1796
	unsigned long *cpu_tsc = (unsigned long *)data;
1797

L
Linus Torvalds 已提交
1798
	rdtscll(cpu_tsc[smp_processor_id()]);
1799
}
L
Linus Torvalds 已提交
1800

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1817 1818 1819 1820 1821 1822
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1844 1845
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1846
{
I
Ingo Molnar 已提交
1847
	char __user *buf = ubuf;
1848
	unsigned long *cpu_tsc;
1849
	unsigned prev, next;
L
Linus Torvalds 已提交
1850 1851
	int i, err;

1852
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1853 1854 1855
	if (!cpu_tsc)
		return -ENOMEM;

1856
	mutex_lock(&mce_chrdev_read_mutex);
1857 1858 1859 1860 1861 1862 1863

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1864
	next = rcu_dereference_check_mce(mcelog.next);
L
Linus Torvalds 已提交
1865 1866

	/* Only supports full reads right now */
1867 1868 1869
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1870 1871

	err = 0;
1872 1873 1874 1875
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1876
			struct mce *m = &mcelog.entry[i];
1877

H
Hidetoshi Seto 已提交
1878
			while (!m->finished) {
1879
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1880
					memset(m, 0, sizeof(*m));
1881 1882 1883
					goto timeout;
				}
				cpu_relax();
1884
			}
1885
			smp_rmb();
H
Hidetoshi Seto 已提交
1886 1887
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1888 1889
timeout:
			;
1890
		}
L
Linus Torvalds 已提交
1891

1892 1893 1894 1895 1896
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1897

1898
	synchronize_sched();
L
Linus Torvalds 已提交
1899

1900 1901 1902 1903
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1904
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1905

1906
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1907 1908 1909 1910
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1911
			smp_rmb();
H
Hidetoshi Seto 已提交
1912 1913
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1914
		}
1915
	}
1916 1917 1918 1919 1920

	if (err)
		err = -EFAULT;

out:
1921
	mutex_unlock(&mce_chrdev_read_mutex);
1922
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1923

1924
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1925 1926
}

1927
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1928
{
1929
	poll_wait(file, &mce_chrdev_wait, wait);
1930
	if (rcu_access_index(mcelog.next))
1931
		return POLLIN | POLLRDNORM;
1932 1933
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1934 1935 1936
	return 0;
}

1937 1938
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1939 1940
{
	int __user *p = (int __user *)arg;
1941

L
Linus Torvalds 已提交
1942
	if (!capable(CAP_SYS_ADMIN))
1943
		return -EPERM;
I
Ingo Molnar 已提交
1944

L
Linus Torvalds 已提交
1945
	switch (cmd) {
1946
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1947 1948
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1949
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1950 1951
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1952 1953

		do {
L
Linus Torvalds 已提交
1954
			flags = mcelog.flags;
1955
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1956

1957
		return put_user(flags, p);
L
Linus Torvalds 已提交
1958 1959
	}
	default:
1960 1961
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1962 1963
}

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
			 size_t usize, loff_t *off)
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1985 1986 1987
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1988
	.write			= mce_chrdev_write,
1989 1990 1991
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1992 1993
};

1994
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1995 1996 1997 1998 1999
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

2000 2001 2002
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
2003
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2019
/*
2020 2021 2022 2023
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2024 2025 2026
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2027 2028
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2029
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
2030
 */
L
Linus Torvalds 已提交
2031 2032
static int __init mcheck_enable(char *str)
{
2033 2034
	struct mca_config *cfg = &mca_cfg;

2035
	if (*str == 0) {
2036
		enable_p5_mce();
2037 2038
		return 1;
	}
2039 2040
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2041
	if (!strcmp(str, "off"))
2042
		cfg->disabled = true;
2043
	else if (!strcmp(str, "no_cmci"))
2044
		cfg->cmci_disabled = true;
2045
	else if (!strcmp(str, "dont_log_ce"))
2046
		cfg->dont_log_ce = true;
2047
	else if (!strcmp(str, "ignore_ce"))
2048
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2049
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2050
		cfg->bootlog = (str[0] == 'b');
2051
	else if (!strcmp(str, "bios_cmci_threshold"))
2052
		cfg->bios_cmci_threshold = true;
2053
	else if (isdigit(str[0])) {
2054
		get_option(&str, &(cfg->tolerant));
2055 2056
		if (*str == ',') {
			++str;
2057
			get_option(&str, &(cfg->monarch_timeout));
2058 2059
		}
	} else {
2060
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2061 2062
		return 0;
	}
2063
	return 1;
L
Linus Torvalds 已提交
2064
}
2065
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2066

2067
int __init mcheck_init(void)
2068
{
2069 2070
	mcheck_intel_therm_init();

2071 2072 2073
	return 0;
}

2074
/*
2075
 * mce_syscore: PM support
2076
 */
L
Linus Torvalds 已提交
2077

2078 2079 2080 2081
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2082
static int mce_disable_error_reporting(void)
2083 2084 2085
{
	int i;

2086
	for (i = 0; i < mca_cfg.banks; i++) {
2087
		struct mce_bank *b = &mce_banks[i];
2088

2089
		if (b->init)
2090
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2091
	}
2092 2093 2094
	return 0;
}

2095
static int mce_syscore_suspend(void)
2096
{
2097
	return mce_disable_error_reporting();
2098 2099
}

2100
static void mce_syscore_shutdown(void)
2101
{
2102
	mce_disable_error_reporting();
2103 2104
}

I
Ingo Molnar 已提交
2105 2106 2107 2108 2109
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2110
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2111
{
2112
	__mcheck_cpu_init_generic();
2113
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2114 2115
}

2116
static struct syscore_ops mce_syscore_ops = {
2117 2118 2119
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2120 2121
};

2122
/*
2123
 * mce_device: Sysfs support
2124 2125
 */

2126 2127
static void mce_cpu_restart(void *data)
{
2128
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2129
		return;
2130 2131
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2132 2133
}

L
Linus Torvalds 已提交
2134
/* Reinit MCEs after user configuration changes */
2135 2136
static void mce_restart(void)
{
2137
	mce_timer_delete_all();
2138
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2139 2140
}

2141
/* Toggle features for corrected errors */
2142
static void mce_disable_cmci(void *data)
2143
{
2144
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2145 2146 2147 2148 2149 2150
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2151
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2152 2153 2154 2155
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2156
		__mcheck_cpu_init_timer();
2157 2158
}

2159
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2160
	.name		= "machinecheck",
2161
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2162 2163
};

2164
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2165 2166

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2167

2168
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2169 2170 2171
{
	return container_of(attr, struct mce_bank, attr);
}
2172

2173
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2174 2175
			 char *buf)
{
2176
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2177 2178
}

2179
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2180
			const char *buf, size_t size)
2181
{
H
Hidetoshi Seto 已提交
2182
	u64 new;
I
Ingo Molnar 已提交
2183

2184
	if (kstrtou64(buf, 0, &new) < 0)
2185
		return -EINVAL;
I
Ingo Molnar 已提交
2186

2187
	attr_to_bank(attr)->ctl = new;
2188
	mce_restart();
I
Ingo Molnar 已提交
2189

H
Hidetoshi Seto 已提交
2190
	return size;
2191
}
2192

I
Ingo Molnar 已提交
2193
static ssize_t
2194
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2195
{
2196
	strcpy(buf, mce_helper);
2197
	strcat(buf, "\n");
2198
	return strlen(mce_helper) + 1;
2199 2200
}

2201
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2202
				const char *buf, size_t siz)
2203 2204
{
	char *p;
I
Ingo Molnar 已提交
2205

2206 2207 2208
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2209

2210
	if (p)
I
Ingo Molnar 已提交
2211 2212
		*p = 0;

2213
	return strlen(mce_helper) + !!p;
2214 2215
}

2216 2217
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2218 2219 2220 2221
			     const char *buf, size_t size)
{
	u64 new;

2222
	if (kstrtou64(buf, 0, &new) < 0)
2223 2224
		return -EINVAL;

2225
	if (mca_cfg.ignore_ce ^ !!new) {
2226 2227
		if (new) {
			/* disable ce features */
2228 2229
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2230
			mca_cfg.ignore_ce = true;
2231 2232
		} else {
			/* enable ce features */
2233
			mca_cfg.ignore_ce = false;
2234 2235 2236 2237 2238 2239
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2240 2241
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2242 2243 2244 2245
				 const char *buf, size_t size)
{
	u64 new;

2246
	if (kstrtou64(buf, 0, &new) < 0)
2247 2248
		return -EINVAL;

2249
	if (mca_cfg.cmci_disabled ^ !!new) {
2250 2251
		if (new) {
			/* disable cmci */
2252
			on_each_cpu(mce_disable_cmci, NULL, 1);
2253
			mca_cfg.cmci_disabled = true;
2254 2255
		} else {
			/* enable cmci */
2256
			mca_cfg.cmci_disabled = false;
2257 2258 2259 2260 2261 2262
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2263 2264
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2265 2266
				      const char *buf, size_t size)
{
2267
	ssize_t ret = device_store_int(s, attr, buf, size);
2268 2269 2270 2271
	mce_restart();
	return ret;
}

2272
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2273
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2274
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2275
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2276

2277 2278
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2279 2280
	&check_interval
};
I
Ingo Molnar 已提交
2281

2282
static struct dev_ext_attribute dev_attr_ignore_ce = {
2283 2284
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2285 2286
};

2287
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2288 2289
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2290 2291
};

2292 2293 2294 2295 2296 2297 2298 2299
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2300 2301
	NULL
};
L
Linus Torvalds 已提交
2302

2303
static cpumask_var_t mce_device_initialized;
2304

2305 2306 2307 2308 2309
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2310
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2311
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2312
{
2313
	struct device *dev;
L
Linus Torvalds 已提交
2314
	int err;
2315
	int i, j;
2316

A
Andreas Herrmann 已提交
2317
	if (!mce_available(&boot_cpu_data))
2318 2319
		return -EIO;

2320 2321 2322
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2323 2324
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2325
	dev->release = &mce_device_release;
2326

2327
	err = device_register(dev);
2328 2329
	if (err) {
		put_device(dev);
2330
		return err;
2331
	}
2332

2333 2334
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2335 2336 2337
		if (err)
			goto error;
	}
2338
	for (j = 0; j < mca_cfg.banks; j++) {
2339
		err = device_create_file(dev, &mce_banks[j].attr);
2340 2341 2342
		if (err)
			goto error2;
	}
2343
	cpumask_set_cpu(cpu, mce_device_initialized);
2344
	per_cpu(mce_device, cpu) = dev;
2345

2346
	return 0;
2347
error2:
2348
	while (--j >= 0)
2349
		device_remove_file(dev, &mce_banks[j].attr);
2350
error:
I
Ingo Molnar 已提交
2351
	while (--i >= 0)
2352
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2353

2354
	device_unregister(dev);
2355

2356 2357 2358
	return err;
}

2359
static void mce_device_remove(unsigned int cpu)
2360
{
2361
	struct device *dev = per_cpu(mce_device, cpu);
2362 2363
	int i;

2364
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2365 2366
		return;

2367 2368
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2369

2370
	for (i = 0; i < mca_cfg.banks; i++)
2371
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2372

2373 2374
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2375
	per_cpu(mce_device, cpu) = NULL;
2376 2377
}

2378
/* Make sure there are no machine checks on offlined CPUs. */
2379
static void mce_disable_cpu(void *h)
2380
{
A
Andi Kleen 已提交
2381
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2382
	int i;
2383

2384
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2385
		return;
2386

A
Andi Kleen 已提交
2387 2388
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2389
	for (i = 0; i < mca_cfg.banks; i++) {
2390
		struct mce_bank *b = &mce_banks[i];
2391

2392
		if (b->init)
2393
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2394
	}
2395 2396
}

2397
static void mce_reenable_cpu(void *h)
2398
{
A
Andi Kleen 已提交
2399
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2400
	int i;
2401

2402
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2403
		return;
I
Ingo Molnar 已提交
2404

A
Andi Kleen 已提交
2405 2406
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2407
	for (i = 0; i < mca_cfg.banks; i++) {
2408
		struct mce_bank *b = &mce_banks[i];
2409

2410
		if (b->init)
2411
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2412
	}
2413 2414
}

2415
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2416
static int
I
Ingo Molnar 已提交
2417
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2418 2419
{
	unsigned int cpu = (unsigned long)hcpu;
2420
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2421

2422
	switch (action & ~CPU_TASKS_FROZEN) {
2423
	case CPU_ONLINE:
2424
		mce_device_create(cpu);
2425 2426
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2427 2428
		break;
	case CPU_DEAD:
2429 2430
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2431
		mce_device_remove(cpu);
C
Chen Gong 已提交
2432
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2433 2434 2435 2436

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2437
		break;
2438
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2439
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2440
		del_timer_sync(t);
2441 2442
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2443
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2444
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2445
		break;
2446 2447
	}

2448
	return NOTIFY_OK;
2449 2450
}

2451
static struct notifier_block mce_cpu_notifier = {
2452 2453 2454
	.notifier_call = mce_cpu_callback,
};

2455
static __init void mce_init_banks(void)
2456 2457 2458
{
	int i;

2459
	for (i = 0; i < mca_cfg.banks; i++) {
2460
		struct mce_bank *b = &mce_banks[i];
2461
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2462

2463
		sysfs_attr_init(&a->attr);
2464 2465
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2466 2467 2468 2469

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2470 2471 2472
	}
}

2473
static __init int mcheck_init_device(void)
2474 2475 2476 2477
{
	int err;
	int i = 0;

2478 2479 2480 2481
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2482

2483 2484 2485 2486
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2487

2488
	mce_init_banks();
2489

2490
	err = subsys_system_register(&mce_subsys, NULL);
2491
	if (err)
2492
		goto err_out_mem;
2493

2494
	cpu_notifier_register_begin();
2495
	for_each_online_cpu(i) {
2496
		err = mce_device_create(i);
2497
		if (err) {
2498 2499 2500 2501 2502 2503
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2504
			cpu_notifier_register_done();
2505
			goto err_device_create;
2506
		}
2507 2508
	}

2509 2510
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2511

2512 2513
	register_syscore_ops(&mce_syscore_ops);

2514
	/* register character device /dev/mcelog */
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2539

L
Linus Torvalds 已提交
2540 2541
	return err;
}
2542
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2543

2544 2545 2546 2547 2548
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2549
	mca_cfg.disabled = true;
2550 2551 2552
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2553

2554 2555
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2556
{
2557
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2558

2559 2560
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2561

2562 2563
	return dmce;
}
I
Ingo Molnar 已提交
2564

2565 2566 2567
static void mce_reset(void)
{
	cpu_missing = 0;
2568
	atomic_set(&mce_fake_panicked, 0);
2569 2570 2571 2572
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2573

2574 2575 2576 2577
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2578 2579
}

2580
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2581
{
2582 2583 2584
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2585 2586
}

2587 2588
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2589

2590
static int __init mcheck_debugfs_init(void)
2591
{
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2603
}
2604
late_initcall(mcheck_debugfs_init);
2605
#endif