hda_intel.c 79.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
56
#include <asm/set_memory.h>
57
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
58
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61 62
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
63
#include <linux/vgaarb.h>
64
#include <linux/vga_switcheroo.h>
65
#include <linux/firmware.h>
L
Linus Torvalds 已提交
66
#include "hda_codec.h"
67
#include "hda_controller.h"
I
Imre Deak 已提交
68
#include "hda_intel.h"
L
Linus Torvalds 已提交
69

L
Libin Yang 已提交
70 71 72
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

73 74 75 76 77 78 79
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
80
	POS_FIX_SKL,
81
	POS_FIX_FIFO,
82 83
};

84 85 86 87 88 89 90 91 92 93 94 95
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
96 97
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
98 99 100 101 102 103 104 105
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
123

124 125
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
126
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
127
static char *model[SNDRV_CARDS];
128
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
130
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
131
static int probe_only[SNDRV_CARDS];
132
static int jackpoll_ms[SNDRV_CARDS];
133
static int single_cmd = -1;
T
Takashi Iwai 已提交
134
static int enable_msi = -1;
135 136 137
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
138
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
139
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
140 141
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
142

143
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
144
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
145
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
146
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
147 148 149
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
150
MODULE_PARM_DESC(model, "Use the given board model.");
151
module_param_array(position_fix, int, NULL, 0444);
152
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
153
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+, 6 = FIFO).");
154 155
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
156
module_param_array(probe_mask, int, NULL, 0444);
157
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
158
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
159
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
160 161
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
162
module_param(single_cmd, bint, 0444);
163 164
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
165
module_param(enable_msi, bint, 0444);
166
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
167 168 169 170
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
171
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
172
module_param_array(beep_mode, bool, NULL, 0444);
173
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
174
			    "(0=off, 1=on) (default=1).");
175
#endif
176

177
#ifdef CONFIG_PM
178
static int param_set_xint(const char *val, const struct kernel_param *kp);
179
static const struct kernel_param_ops param_ops_xint = {
180 181 182 183 184
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

185
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
186
module_param(power_save, xint, 0644);
187 188
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
189

190 191 192 193
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

194 195 196 197
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
198 199
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
200
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
201
#else
202
#define power_save	0
203
#endif /* CONFIG_PM */
204

205 206
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
207 208 209
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
210
#ifdef CONFIG_X86
211 212
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
213 214 215 216 217 218
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
219 220 221
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
222
			 "{Intel, ICH7},"
223
			 "{Intel, ESB2},"
224
			 "{Intel, ICH8},"
225
			 "{Intel, ICH9},"
226
			 "{Intel, ICH10},"
227
			 "{Intel, PCH},"
228
			 "{Intel, CPT},"
229
			 "{Intel, PPT},"
230
			 "{Intel, LPT},"
231
			 "{Intel, LPT_LP},"
232
			 "{Intel, WPT_LP},"
233
			 "{Intel, SPT},"
234
			 "{Intel, SPT_LP},"
235
			 "{Intel, HPT},"
236
			 "{Intel, PBG},"
237
			 "{Intel, SCH},"
238
			 "{ATI, SB450},"
239
			 "{ATI, SB600},"
240
			 "{ATI, RS600},"
241
			 "{ATI, RS690},"
242 243
			 "{ATI, RS780},"
			 "{ATI, R600},"
244 245
			 "{ATI, RV630},"
			 "{ATI, RV610},"
246 247 248 249
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
250
			 "{VIA, VT8251},"
251
			 "{VIA, VT8237A},"
252 253
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
254 255
MODULE_DESCRIPTION("Intel HDA driver");

256
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
257
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
258 259 260 261 262
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
263 264 265
/*
 */

266 267 268
/* driver types */
enum {
	AZX_DRIVER_ICH,
269
	AZX_DRIVER_PCH,
270
	AZX_DRIVER_SCH,
271
	AZX_DRIVER_SKL,
272
	AZX_DRIVER_HDMI,
273
	AZX_DRIVER_ATI,
274
	AZX_DRIVER_ATIHDMI,
275
	AZX_DRIVER_ATIHDMI_NS,
276 277 278
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
279
	AZX_DRIVER_NVIDIA,
280
	AZX_DRIVER_TERA,
281
	AZX_DRIVER_CTX,
282
	AZX_DRIVER_CTHDA,
283
	AZX_DRIVER_CMEDIA,
284
	AZX_DRIVER_GENERIC,
285
	AZX_NUM_DRIVERS, /* keep this as last entry */
286 287
};

288 289 290 291
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

292 293
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
294
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
295

296
/* quirks for Intel PCH */
297
#define AZX_DCAPS_INTEL_PCH_BASE \
298
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
299
	 AZX_DCAPS_SNOOP_TYPE(SCH))
300

301
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
302
#define AZX_DCAPS_INTEL_PCH_NOPM \
303
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
304

305
/* PCH for HSW/BDW; with runtime PM */
306
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
307
#define AZX_DCAPS_INTEL_PCH \
308
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
309

310
/* HSW HDMI */
311
#define AZX_DCAPS_INTEL_HASWELL \
312
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
313 314
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
315

316 317
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
318
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
319 320
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
321

322
#define AZX_DCAPS_INTEL_BAYTRAIL \
323 324
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL)
325

326
#define AZX_DCAPS_INTEL_BRASWELL \
327 328
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
329

330
#define AZX_DCAPS_INTEL_SKYLAKE \
331
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
332
	 AZX_DCAPS_SYNC_WRITE |\
333
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
334
	 AZX_DCAPS_I915_POWERWELL)
335

336
#define AZX_DCAPS_INTEL_BROXTON			AZX_DCAPS_INTEL_SKYLAKE
337

338 339
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
340 341
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
342 343 344

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
345 346
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
347

348 349 350 351
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

352 353 354 355 356
/* quirks for AMD SB */
#define AZX_DCAPS_PRESET_AMD_SB \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_AMD_WORKAROUND |\
	 AZX_DCAPS_SNOOP_TYPE(ATI) | AZX_DCAPS_PM_RUNTIME)

357 358
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
359
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
360
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
361

362
#define AZX_DCAPS_PRESET_CTHDA \
363
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
364
	 AZX_DCAPS_NO_64BIT |\
365
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
366

367
/*
368
 * vga_switcheroo support
369 370
 */
#ifdef SUPPORT_VGA_SWITCHEROO
371
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
372
#define needs_eld_notify_link(chip)	((chip)->need_eld_notify_link)
373 374
#else
#define use_vga_switcheroo(chip)	0
375
#define needs_eld_notify_link(chip)	false
376 377
#endif

378 379 380 381 382
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

383
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
384
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
385
#define IS_CNL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9dc8)
386

387
static char *driver_short_names[] = {
388
	[AZX_DRIVER_ICH] = "HDA Intel",
389
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
390
	[AZX_DRIVER_SCH] = "HDA Intel MID",
391
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
392
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
393
	[AZX_DRIVER_ATI] = "HDA ATI SB",
394
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
395
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
396 397
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
398 399
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
400
	[AZX_DRIVER_TERA] = "HDA Teradici", 
401
	[AZX_DRIVER_CTX] = "HDA Creative", 
402
	[AZX_DRIVER_CTHDA] = "HDA Creative",
403
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
404
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
405 406
};

T
Takashi Iwai 已提交
407
#ifdef CONFIG_X86
408
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
409
{
410 411
	int pages;

T
Takashi Iwai 已提交
412 413
	if (azx_snoop(chip))
		return;
414 415 416 417 418 419
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
420
		if (!chip->uc_buffer)
421
			return; /* deal with only CORB/RIRB buffers */
T
Takashi Iwai 已提交
422
		if (on)
423
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
424
		else
425 426
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
427
	}
428 429 430 431 432 433 434
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
435 436 437 438 439
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
440
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
441 442
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
443
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
444 445
{
	if (azx_dev->wc_marked != on) {
446
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
447 448 449 450 451 452 453 454 455 456
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
457
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
458 459 460 461
{
}
#endif

462
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
463
static void set_default_power_save(struct azx *chip);
464

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
482 483
	int snoop_type = azx_get_snoop_type(chip);

484 485 486
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
487 488
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
489
	 */
490
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
491
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
492
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
493
	}
494

495 496 497
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
498
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
499 500
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
501
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
502 503
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
504 505 506
	}

	/* For NVIDIA HDA, enable snoop */
507
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
508 509
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
510 511 512
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
513 514 515 516 517 518
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
519 520 521
	}

	/* Enable SCH/PCH snoop if needed */
522
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
523
		unsigned short snoop;
T
Takashi Iwai 已提交
524
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
525 526 527 528 529 530
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
531 532 533
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
534 535 536
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
537
        }
L
Linus Torvalds 已提交
538 539
}

540 541 542 543 544 545 546 547 548 549 550
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

551
	val = azx_readl(chip, VS_EM4L);
552
	val &= (0x3 << 20);
553
	azx_writel(chip, VS_EM4L, val);
554 555
}

556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

648 649
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
650
	struct hdac_bus *bus = azx_bus(chip);
651
	struct pci_dev *pci = chip->pci;
652
	u32 val;
653 654

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
655
		snd_hdac_set_codec_wakeup(bus, true);
656
	if (chip->driver_type == AZX_DRIVER_SKL) {
657 658 659 660
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
661
	azx_init_chip(chip, full_reset);
662
	if (chip->driver_type == AZX_DRIVER_SKL) {
663 664 665 666
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
667
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
668
		snd_hdac_set_codec_wakeup(bus, false);
669 670

	/* reduce dma latency to avoid noise */
671
	if (IS_BXT(pci))
672
		bxt_reduce_dma_latency(chip);
673 674 675

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
676 677
}

678 679 680 681
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
682
	struct snd_pcm_substream *substream = azx_dev->core.substream;
683 684 685 686 687 688 689 690 691
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
692
		if (delay >= azx_dev->core.delay_negative_threshold)
693 694
			delay = 0;
		else
695
			delay += azx_dev->core.bufsize;
696 697
	}

698
	if (delay >= azx_dev->core.period_bytes) {
699 700
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
701
			 delay, azx_dev->core.period_bytes);
702 703 704 705 706 707 708 709
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

710 711
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
712 713 714
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
715
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
716 717 718 719 720 721
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
722
	} else if (ok == 0) {
D
Dylan Reid 已提交
723 724
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
725
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
726 727 728 729
	}
	return 0;
}

730 731 732
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
733
	struct hdac_bus *bus = azx_bus(chip);
734

735
	return snd_hdac_display_power(bus, enable);
736 737
}

738 739 740 741 742 743 744 745 746 747 748
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
749
	struct snd_pcm_substream *substream = azx_dev->core.substream;
750
	int stream = substream->stream;
751
	u32 wallclk;
752 753
	unsigned int pos;

754 755
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
756 757
		return -1;	/* bogus (too early) interrupt */

758 759 760 761 762 763 764 765
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
766 767 768
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
769 770 771 772 773 774 775 776 777
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

778
	if (pos >= azx_dev->core.bufsize)
779
		pos = 0;
780

781
	if (WARN_ONCE(!azx_dev->core.period_bytes,
782
		      "hda-intel: zero azx_dev->period_bytes"))
783
		return -1; /* this shouldn't happen! */
784 785
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
786
		/* NG - it's below the first next period boundary */
787
		return chip->bdl_pos_adj ? 0 : -1;
788
	azx_dev->core.start_wallclk += wallclk;
789 790 791 792 793 794 795 796
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
797 798
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
799 800 801
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
802

803
	if (!hda->irq_pending_warned) {
804 805 806
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
807
		hda->irq_pending_warned = 1;
808 809
	}

810 811
	for (;;) {
		pending = 0;
812
		spin_lock_irq(&bus->reg_lock);
813 814
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
815
			if (!azx_dev->irq_pending ||
816 817
			    !s->substream ||
			    !s->running)
818
				continue;
819 820
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
821
				azx_dev->irq_pending = 0;
822
				spin_unlock(&bus->reg_lock);
823
				snd_pcm_period_elapsed(s->substream);
824
				spin_lock(&bus->reg_lock);
825 826
			} else if (ok < 0) {
				pending = 0;	/* too early */
827 828 829
			} else
				pending++;
		}
830
		spin_unlock_irq(&bus->reg_lock);
831 832
		if (!pending)
			return;
833
		msleep(1);
834 835 836 837 838 839
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
840 841
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
842

843
	spin_lock_irq(&bus->reg_lock);
844 845 846 847
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
848
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
849 850
}

851 852
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
853 854
	struct hdac_bus *bus = azx_bus(chip);

855 856
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
857
			chip->card->irq_descr, chip)) {
858 859 860
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
861 862 863 864
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
865
	bus->irq = chip->pci->irq;
866
	pci_intx(chip->pci, !chip->msi);
867 868 869
	return 0;
}

870 871 872 873 874 875 876 877
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

878
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
879
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
880 881 882 883 884 885 886 887
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
888 889
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
890 891 892 893

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
894 895
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
896 897 898 899 900 901 902 903 904 905

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
906
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
907 908 909 910
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
911 912
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
913 914 915 916 917
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
918 919
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
920 921 922 923 924 925 926
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
#define AMD_FIFO_SIZE	32

/* get the current DMA position with FIFO size correction */
static unsigned int azx_get_pos_fifo(struct azx *chip, struct azx_dev *azx_dev)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;
	struct snd_pcm_runtime *runtime = substream->runtime;
	unsigned int pos, delay;

	pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
	if (!runtime)
		return pos;

	runtime->delay = AMD_FIFO_SIZE;
	delay = frames_to_bytes(runtime, AMD_FIFO_SIZE);
	if (azx_dev->insufficient) {
		if (pos < delay) {
			delay = pos;
			runtime->delay = bytes_to_frames(runtime, pos);
		} else {
			azx_dev->insufficient = 0;
		}
	}

	/* correct the DMA position for capture stream */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
		if (pos < delay)
			pos += azx_dev->core.bufsize;
		pos -= delay;
	}

	return pos;
}

static int azx_get_delay_from_fifo(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;

	/* just read back the calculated value in the above */
	return substream->runtime->delay;
}

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

995
#ifdef CONFIG_PM
996 997 998 999 1000
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
1001
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1002
	mutex_lock(&card_list_lock);
1003
	list_add(&hda->list, &card_list);
1004 1005 1006 1007 1008
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
1009
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1010
	mutex_lock(&card_list_lock);
1011
	list_del_init(&hda->list);
1012 1013 1014 1015 1016 1017
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
1018
	struct hda_intel *hda;
1019 1020 1021 1022 1023 1024 1025 1026
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
1027 1028
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
1029
		if (!hda->probe_continued || chip->disabled)
1030
			continue;
1031
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
1032 1033 1034 1035 1036 1037 1038
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1039
#endif /* CONFIG_PM */
1040

1041
#ifdef CONFIG_PM_SLEEP
1042 1043 1044
/*
 * power management
 */
1045
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
1046
{
1047
	struct snd_card *card = dev_get_drvdata(dev);
1048 1049
	struct azx *chip;
	struct hda_intel *hda;
1050
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
1051

1052 1053 1054 1055 1056
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1057
	if (chip->disabled || hda->init_failed || !chip->running)
1058 1059
		return 0;

1060
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
1061
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1062
	azx_clear_irq_pending(chip);
1063
	azx_stop_chip(chip);
1064
	azx_enter_link_reset(chip);
1065 1066 1067
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
1068
	}
1069

1070
	if (chip->msi)
1071
		pci_disable_msi(chip->pci);
1072
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1073
		&& hda->need_i915_power)
1074
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
1075 1076

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
1077 1078 1079
	return 0;
}

1080
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
1081
{
1082 1083
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
1084 1085
	struct azx *chip;
	struct hda_intel *hda;
1086
	struct hdac_bus *bus;
1087 1088 1089

	if (!card)
		return 0;
L
Linus Torvalds 已提交
1090

1091 1092
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1093
	bus = azx_bus(chip);
1094
	if (chip->disabled || hda->init_failed || !chip->running)
1095 1096
		return 0;

1097 1098 1099 1100
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
			snd_hdac_i915_set_bclk(bus);
1101
	}
1102

1103 1104 1105 1106
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1107
		return -EIO;
1108
	azx_init_pci(chip);
1109

1110
	hda_intel_init_chip(chip, true);
1111

1112 1113 1114 1115 1116
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

T
Takashi Iwai 已提交
1117
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1118 1119

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1120 1121
	return 0;
}
1122

1123 1124 1125 1126 1127
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1128 1129
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1130 1131
	struct pci_dev *pci = to_pci_dev(dev);

1132
	if (chip->driver_type == AZX_DRIVER_SKL)
1133 1134 1135 1136 1137 1138 1139
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1140 1141
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1142 1143
	struct pci_dev *pci = to_pci_dev(dev);

1144
	if (chip->driver_type == AZX_DRIVER_SKL)
1145 1146 1147 1148 1149 1150
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1151
#ifdef CONFIG_PM
1152 1153 1154
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1155 1156
	struct azx *chip;
	struct hda_intel *hda;
1157

1158 1159 1160 1161 1162
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1163
	if (chip->disabled || hda->init_failed)
1164 1165
		return 0;

1166
	if (!azx_has_pm_runtime(chip))
1167 1168
		return 0;

1169 1170 1171 1172
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1173
	azx_stop_chip(chip);
1174
	azx_enter_link_reset(chip);
1175
	azx_clear_irq_pending(chip);
1176
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1177
		&& hda->need_i915_power)
1178
		snd_hdac_display_power(azx_bus(chip), false);
1179

L
Libin Yang 已提交
1180
	trace_azx_runtime_suspend(chip);
1181 1182 1183 1184 1185 1186
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1187 1188
	struct azx *chip;
	struct hda_intel *hda;
1189
	struct hdac_bus *bus;
1190 1191
	struct hda_codec *codec;
	int status;
1192

1193 1194 1195 1196 1197
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1198
	bus = azx_bus(chip);
1199
	if (chip->disabled || hda->init_failed)
1200 1201
		return 0;

1202
	if (!azx_has_pm_runtime(chip))
1203 1204
		return 0;

1205
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1206 1207
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
1208
			snd_hdac_i915_set_bclk(bus);
1209
	}
1210 1211 1212 1213

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1214
	azx_init_pci(chip);
1215
	hda_intel_init_chip(chip, true);
1216

1217 1218
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1219
			if (status & (1 << codec->addr))
1220 1221
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1222 1223 1224 1225 1226 1227
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

1228 1229 1230 1231 1232
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

L
Libin Yang 已提交
1233
	trace_azx_runtime_resume(chip);
1234 1235
	return 0;
}
1236 1237 1238 1239

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1240 1241 1242 1243 1244
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1245

1246 1247
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1248
	if (chip->disabled || hda->init_failed)
1249 1250
		return 0;

1251
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1252
	    azx_bus(chip)->codec_powered || !chip->running)
1253 1254
		return -EBUSY;

1255 1256 1257 1258
	/* ELD notification gets broken when HD-audio bus is off */
	if (needs_eld_notify_link(hda))
		return -EBUSY;

1259 1260 1261
	return 0;
}

1262 1263
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1264 1265 1266 1267
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1268
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1269 1270
};

1271 1272 1273
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1274
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1275 1276


1277
static int azx_probe_continue(struct azx *chip);
1278

1279
#ifdef SUPPORT_VGA_SWITCHEROO
1280
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1281 1282 1283 1284 1285 1286

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1287
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1288
	struct hda_codec *codec;
1289 1290
	bool disabled;

1291 1292
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1293 1294 1295 1296 1297 1298
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1299
	if (!hda->probe_continued) {
1300 1301
		chip->disabled = disabled;
		if (!disabled) {
1302 1303
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1304
			if (azx_probe_continue(chip) < 0) {
1305
				dev_err(chip->card->dev, "initialization error\n");
1306
				hda->init_failed = true;
1307 1308 1309
			}
		}
	} else {
1310
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1311
			 disabled ? "Disabling" : "Enabling");
1312
		if (disabled) {
1313 1314 1315 1316 1317 1318
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1319
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1320 1321 1322
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1323
			chip->disabled = true;
1324
			if (snd_hda_lock_devices(&chip->bus))
1325 1326
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1327
		} else {
1328
			snd_hda_unlock_devices(&chip->bus);
1329
			chip->disabled = false;
1330 1331 1332 1333 1334
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1335 1336 1337 1338 1339 1340 1341 1342
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1343
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1344

1345 1346
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1347
		return false;
1348
	if (chip->disabled || !hda->probe_continued)
1349
		return true;
1350
	if (snd_hda_lock_devices(&chip->bus))
1351
		return false;
1352
	snd_hda_unlock_devices(&chip->bus);
1353 1354 1355
	return true;
}

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

	if (hda->use_vga_switcheroo && !hda->need_eld_notify_link) {
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	if (client_id == VGA_SWITCHEROO_DIS)
		hda->need_eld_notify_link = 0;
	setup_vga_switcheroo_runtime_pm(chip);
}

1386
static void init_vga_switcheroo(struct azx *chip)
1387
{
1388
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1389 1390
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1391
		dev_info(chip->card->dev,
1392
			 "Handle vga_switcheroo audio client\n");
1393
		hda->use_vga_switcheroo = 1;
1394
		hda->need_eld_notify_link = 1; /* cleared in gpu_bound op */
1395
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1396 1397 1398 1399 1400 1401 1402
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1403
	.gpu_bound = azx_vs_gpu_bound,
1404 1405
};

1406
static int register_vga_switcheroo(struct azx *chip)
1407
{
1408
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1409
	struct pci_dev *p;
1410 1411
	int err;

1412
	if (!hda->use_vga_switcheroo)
1413
		return 0;
1414 1415 1416 1417 1418

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1419 1420
	if (err < 0)
		return err;
1421
	hda->vga_switcheroo_registered = 1;
1422

1423
	return 0;
1424 1425 1426 1427
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1428
#define check_hdmi_disabled(pci)	false
1429
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1430 1431
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1432 1433 1434
/*
 * destructor
 */
1435
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1436
{
W
Wang Xingchao 已提交
1437
	struct pci_dev *pci = chip->pci;
1438
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1439
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1440

1441
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1442
		pm_runtime_get_noresume(&pci->dev);
1443
	chip->running = 0;
W
Wang Xingchao 已提交
1444

1445 1446
	azx_del_card_list(chip);

1447 1448
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1449

1450
	if (use_vga_switcheroo(hda)) {
1451 1452
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1453
		if (hda->vga_switcheroo_registered)
1454
			vga_switcheroo_unregister_client(chip->pci);
1455 1456
	}

1457
	if (bus->chip_init) {
1458
		azx_stop_chip(chip);
1459
		azx_clear_irq_pending(chip);
1460
		azx_stop_all_streams(chip);
L
Linus Torvalds 已提交
1461 1462
	}

1463 1464
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1465
	if (chip->msi)
1466
		pci_disable_msi(chip->pci);
1467
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1468

1469
	azx_free_stream_pages(chip);
1470 1471 1472
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1473 1474
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1475

L
Linus Torvalds 已提交
1476
	pci_disable_device(chip->pci);
1477
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1478
	release_firmware(chip->fw);
1479
#endif
1480

1481
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1482
		if (hda->need_i915_power)
1483
			snd_hdac_display_power(bus, false);
1484
	}
1485
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1486
		snd_hdac_i915_exit(bus);
1487
	kfree(hda);
L
Linus Torvalds 已提交
1488 1489 1490 1491

	return 0;
}

1492 1493 1494 1495 1496 1497 1498 1499
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1500
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1501 1502 1503 1504
{
	return azx_free(device->device_data);
}

1505
#ifdef SUPPORT_VGA_SWITCHEROO
1506
/*
1507
 * Check of disabled HDMI controller by vga_switcheroo
1508
 */
1509
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1522
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1523 1524 1525 1526 1527 1528 1529 1530 1531
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1532
static bool check_hdmi_disabled(struct pci_dev *pci)
1533 1534 1535 1536 1537
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1538
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1539 1540 1541 1542 1543
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1544
#endif /* SUPPORT_VGA_SWITCHEROO */
1545

1546 1547 1548
/*
 * white/black-listing for position_fix
 */
1549
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1550 1551
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1552
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1553
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1554
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1555
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1556
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1557
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1558
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1559
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1560
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1561
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1562
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1563
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1564 1565 1566
	{}
};

1567
static int check_position_fix(struct azx *chip, int fix)
1568 1569 1570
{
	const struct snd_pci_quirk *q;

1571
	switch (fix) {
1572
	case POS_FIX_AUTO:
1573 1574
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1575
	case POS_FIX_VIACOMBO:
1576
	case POS_FIX_COMBO:
1577
	case POS_FIX_SKL:
1578
	case POS_FIX_FIFO:
1579 1580 1581 1582 1583
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1584 1585 1586
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1587
		return q->value;
1588
	}
1589 1590

	/* Check VIA/ATI HD Audio Controller exist */
1591
	if (chip->driver_type == AZX_DRIVER_VIA) {
1592
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1593
		return POS_FIX_VIACOMBO;
1594
	}
1595 1596 1597 1598
	if (chip->driver_caps & AZX_DCAPS_AMD_WORKAROUND) {
		dev_dbg(chip->card->dev, "Using FIFO position fix\n");
		return POS_FIX_FIFO;
	}
1599
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1600
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1601
		return POS_FIX_LPIB;
1602
	}
1603
	if (chip->driver_type == AZX_DRIVER_SKL) {
1604 1605 1606
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1607
	return POS_FIX_AUTO;
1608 1609
}

1610 1611 1612 1613 1614 1615 1616 1617
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1618
		[POS_FIX_SKL] = azx_get_pos_skl,
1619
		[POS_FIX_FIFO] = azx_get_pos_fifo,
1620 1621 1622 1623 1624 1625 1626 1627
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1628
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1629 1630 1631 1632 1633
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

1634 1635 1636
	if (fix == POS_FIX_FIFO)
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_fifo;
1637 1638
}

1639 1640 1641
/*
 * black-lists for probe_mask
 */
1642
static struct snd_pci_quirk probe_mask_list[] = {
1643 1644 1645 1646 1647 1648
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1649 1650
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1651 1652
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1653
	/* forced codec slots */
1654
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1655
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1656 1657
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1658 1659 1660
	{}
};

1661 1662
#define AZX_FORCE_CODEC_MASK	0x100

1663
static void check_probe_mask(struct azx *chip, int dev)
1664 1665 1666
{
	const struct snd_pci_quirk *q;

1667 1668
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1669 1670
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1671 1672 1673
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1674
			chip->codec_probe_mask = q->value;
1675 1676
		}
	}
1677 1678 1679 1680

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1681
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1682
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1683
			 (int)azx_bus(chip)->codec_mask);
1684
	}
1685 1686
}

1687
/*
T
Takashi Iwai 已提交
1688
 * white/black-list for enable_msi
1689
 */
1690
static struct snd_pci_quirk msi_black_list[] = {
1691 1692 1693 1694
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1695
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1696
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1697
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1698
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1699
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1700
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1701 1702 1703
	{}
};

1704
static void check_msi(struct azx *chip)
1705 1706 1707
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1708 1709
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1710
		return;
T
Takashi Iwai 已提交
1711 1712 1713
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1714
	if (q) {
1715 1716 1717
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1718
		chip->msi = q->value;
1719 1720 1721 1722
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1723
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1724
		dev_info(chip->card->dev, "Disabling MSI\n");
1725
		chip->msi = 0;
1726 1727 1728
	}
}

1729
/* check the snoop mode availability */
1730
static void azx_check_snoop_available(struct azx *chip)
1731
{
1732
	int snoop = hda_snoop;
1733

1734 1735 1736 1737
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1738
		chip->uc_buffer = !snoop;
1739 1740 1741 1742
		return;
	}

	snoop = true;
1743 1744
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1745 1746 1747
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1748 1749
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1750 1751
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1752
			snoop = false;
1753 1754
	}

1755 1756 1757
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1758
	chip->snoop = snoop;
1759
	if (!snoop) {
1760
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1761 1762 1763 1764
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1765
}
1766

1767 1768
static void azx_probe_work(struct work_struct *work)
{
1769 1770
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1771 1772
}

1773 1774
static int default_bdl_pos_adj(struct azx *chip)
{
1775 1776 1777 1778 1779 1780 1781 1782 1783
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1784 1785 1786 1787 1788 1789 1790 1791 1792
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1793 1794 1795
/*
 * constructor
 */
1796 1797 1798
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1799 1800 1801
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1802
{
1803
	static struct snd_device_ops ops = {
1804
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1805 1806
		.dev_free = azx_dev_free,
	};
1807
	struct hda_intel *hda;
1808 1809
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1810 1811

	*rchip = NULL;
1812

1813 1814
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1815 1816
		return err;

1817 1818
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1819 1820 1821 1822
		pci_disable_device(pci);
		return -ENOMEM;
	}

1823
	chip = &hda->chip;
1824
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1825 1826
	chip->card = card;
	chip->pci = pci;
1827
	chip->ops = &pci_hda_ops;
1828 1829
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1830
	check_msi(chip);
1831
	chip->dev_index = dev;
1832
	chip->jackpoll_ms = jackpoll_ms;
1833
	INIT_LIST_HEAD(&chip->pcm_list);
1834 1835
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1836
	init_vga_switcheroo(chip);
1837
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1838

1839
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1840

1841
	check_probe_mask(chip, dev);
1842

1843 1844 1845 1846 1847
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1848
	azx_check_snoop_available(chip);
1849

1850 1851 1852 1853
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1854

1855 1856
	/* Workaround for a communication error on CFL (bko#199007) and CNL */
	if (IS_CFL(pci) || IS_CNL(pci))
1857 1858
		chip->polling_mode = 1;

1859 1860 1861 1862 1863 1864 1865
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1866 1867 1868 1869 1870
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1871 1872
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1873
		dev_err(card->dev, "Error creating device [card]!\n");
1874 1875 1876 1877
		azx_free(chip);
		return err;
	}

1878
	/* continue probing in work context as may trigger request module */
1879
	INIT_WORK(&hda->probe_work, azx_probe_work);
1880

1881
	*rchip = chip;
1882

1883 1884 1885
	return 0;
}

1886
static int azx_first_init(struct azx *chip)
1887 1888 1889 1890
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1891
	struct hdac_bus *bus = azx_bus(chip);
1892
	int err;
1893
	unsigned short gcap;
1894
	unsigned int dma_bits = 64;
1895

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1906
	err = pci_request_regions(pci, "ICH HD audio");
1907
	if (err < 0)
L
Linus Torvalds 已提交
1908
		return err;
1909
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1910

1911 1912 1913
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1914
		dev_err(card->dev, "ioremap error\n");
1915
		return -ENXIO;
L
Linus Torvalds 已提交
1916 1917
	}

1918
	if (chip->driver_type == AZX_DRIVER_SKL)
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1934 1935 1936 1937 1938
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1939 1940
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1941
	}
1942

L
Linus Torvalds 已提交
1943
	pci_set_master(pci);
1944
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1945

1946
	gcap = azx_readw(chip, GCAP);
1947
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1948

1949 1950 1951 1952
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1953
	/* disable SB600 64bit support for safety */
1954
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1955
		struct pci_dev *p_smbus;
1956
		dma_bits = 40;
1957 1958 1959 1960 1961
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1962
				gcap &= ~AZX_GCAP_64OK;
1963 1964 1965
			pci_dev_put(p_smbus);
		}
	}
1966

1967 1968 1969 1970
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1971 1972
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1973
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1974
		gcap &= ~AZX_GCAP_64OK;
1975
	}
1976

1977
	/* disable buffer size rounding to 128-byte multiples if supported */
1978 1979 1980
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1981
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1982 1983 1984 1985
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1986

1987
	/* allow 64bit DMA address if supported by H/W */
1988 1989
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1990 1991
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1992
	} else {
1993 1994
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1995
	}
1996

1997 1998 1999 2000 2001 2002
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
2003 2004 2005 2006 2007 2008 2009 2010
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
2011
		case AZX_DRIVER_ATIHDMI_NS:
2012 2013 2014
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
2015
		case AZX_DRIVER_GENERIC:
2016 2017 2018 2019 2020
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
2021
	}
2022 2023
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
2024 2025
	chip->num_streams = chip->playback_streams + chip->capture_streams;

2026 2027 2028 2029 2030 2031 2032 2033
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

2034 2035
	/* initialize streams */
	err = azx_init_streams(chip);
2036
	if (err < 0)
2037
		return err;
L
Linus Torvalds 已提交
2038

2039 2040 2041
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
2042 2043

	/* initialize chip */
2044
	azx_init_pci(chip);
2045

2046 2047
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		snd_hdac_i915_set_bclk(bus);
2048

2049
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
2050 2051

	/* codec detection */
2052
	if (!azx_bus(chip)->codec_mask) {
2053
		dev_err(card->dev, "no codecs found!\n");
2054
		return -ENODEV;
L
Linus Torvalds 已提交
2055 2056
	}

2057 2058 2059
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;

2060
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
2061 2062 2063 2064
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
2065
		 card->shortname, bus->addr, bus->irq);
2066

L
Linus Torvalds 已提交
2067 2068 2069
	return 0;
}

2070
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2071 2072 2073 2074 2075 2076 2077 2078
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
2079
		dev_err(card->dev, "Cannot load firmware, aborting\n");
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
2095
#endif
2096

2097 2098 2099 2100 2101
/*
 * HDA controller ops.
 */

/* PCI register access. */
2102
static void pci_azx_writel(u32 value, u32 __iomem *addr)
2103 2104 2105 2106
{
	writel(value, addr);
}

2107
static u32 pci_azx_readl(u32 __iomem *addr)
2108 2109 2110 2111
{
	return readl(addr);
}

2112
static void pci_azx_writew(u16 value, u16 __iomem *addr)
2113 2114 2115 2116
{
	writew(value, addr);
}

2117
static u16 pci_azx_readw(u16 __iomem *addr)
2118 2119 2120 2121
{
	return readw(addr);
}

2122
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
2123 2124 2125 2126
{
	writeb(value, addr);
}

2127
static u8 pci_azx_readb(u8 __iomem *addr)
2128 2129 2130 2131
{
	return readb(addr);
}

2132 2133
static int disable_msi_reset_irq(struct azx *chip)
{
2134
	struct hdac_bus *bus = azx_bus(chip);
2135 2136
	int err;

2137 2138
	free_irq(bus->irq, chip);
	bus->irq = -1;
2139 2140 2141 2142 2143 2144 2145 2146 2147
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2148
/* DMA page allocation helpers.  */
2149
static int dma_alloc_pages(struct hdac_bus *bus,
2150 2151 2152 2153
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
2154
	struct azx *chip = bus_to_azx(bus);
2155 2156 2157
	int err;

	err = snd_dma_alloc_pages(type,
2158
				  bus->dev,
2159 2160 2161 2162 2163 2164 2165
				  size, buf);
	if (err < 0)
		return err;
	mark_pages_wc(chip, buf, true);
	return 0;
}

2166
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2167
{
2168
	struct azx *chip = bus_to_azx(bus);
2169

2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	mark_pages_wc(chip, buf, false);
	snd_dma_free_pages(buf);
}

static int substream_alloc_pages(struct azx *chip,
				 struct snd_pcm_substream *substream,
				 size_t size)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	int ret;

	mark_runtime_wc(chip, azx_dev, substream, false);
	ret = snd_pcm_lib_malloc_pages(substream, size);
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, substream, true);
	return 0;
}

static int substream_free_pages(struct azx *chip,
				struct snd_pcm_substream *substream)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	mark_runtime_wc(chip, azx_dev, substream, false);
	return snd_pcm_lib_free_pages(substream);
}

2197 2198 2199 2200 2201 2202
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2203
	if (chip->uc_buffer)
2204 2205 2206 2207
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2208
static const struct hdac_io_ops pci_hda_io_ops = {
2209 2210 2211 2212 2213 2214
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2215 2216
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2217 2218 2219 2220
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2221 2222
	.substream_alloc_pages = substream_alloc_pages,
	.substream_free_pages = substream_free_pages,
2223
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2224
	.position_check = azx_position_check,
2225
	.link_power = azx_intel_link_power,
2226 2227
};

2228 2229
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2230
{
2231
	static int dev;
2232
	struct snd_card *card;
2233
	struct hda_intel *hda;
2234
	struct azx *chip;
2235
	bool schedule_probe;
2236
	int err;
L
Linus Torvalds 已提交
2237

2238 2239 2240 2241 2242 2243 2244
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2245 2246
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2247
	if (err < 0) {
2248
		dev_err(&pci->dev, "Error creating card!\n");
2249
		return err;
L
Linus Torvalds 已提交
2250 2251
	}

2252
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2253 2254
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2255
	card->private_data = chip;
2256
	hda = container_of(chip, struct hda_intel, chip);
2257 2258 2259 2260 2261

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2262
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2263 2264 2265 2266
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2267 2268
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2269 2270 2271
		chip->disabled = true;
	}

2272
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2273

2274 2275
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2276 2277
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2278 2279 2280
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2281 2282
		if (err < 0)
			goto out_free;
2283
		schedule_probe = false; /* continued in azx_firmware_cb() */
2284 2285 2286
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2287
#ifndef CONFIG_SND_HDA_I915
2288 2289
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2290 2291
#endif

2292
	if (schedule_probe)
2293
		schedule_work(&hda->probe_work);
2294 2295

	dev++;
2296
	if (chip->disabled)
2297
		complete_all(&hda->probe_wait);
2298 2299 2300 2301 2302 2303 2304
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2305 2306 2307 2308 2309 2310 2311 2312 2313
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2314
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2315
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2316 2317
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2318 2319
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2320
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2321 2322
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2323
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2324 2325
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2326 2327
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2328 2329
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2330 2331
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2332 2333
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2334 2335
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2336 2337
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2338 2339 2340 2341
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2342 2343
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2344 2345 2346 2347
	{}
};
#endif /* CONFIG_PM */

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2367 2368 2369 2370 2371 2372
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2373
static int azx_probe_continue(struct azx *chip)
2374
{
2375
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2376
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2377
	struct pci_dev *pci = chip->pci;
2378 2379 2380
	int dev = chip->dev_index;
	int err;

2381
	to_hda_bus(bus)->bus_probing = 1;
2382
	hda->probe_continued = 1;
2383

2384
	/* bind with i915 if needed */
2385
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2386
		err = snd_hdac_i915_init(bus);
2387 2388 2389 2390 2391 2392
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2393 2394 2395
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2396
				goto out_free;
2397 2398
			} else {
				/* don't bother any longer */
2399 2400
				chip->driver_caps &=
					~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
2401
			}
2402
		}
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2414

2415
		err = snd_hdac_display_power(bus, true);
2416 2417 2418
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2419
			goto i915_power_fail;
2420
		}
2421 2422
	}

2423 2424 2425 2426
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2427 2428 2429 2430
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2431
	/* create codec instances */
2432
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2433 2434
	if (err < 0)
		goto out_free;
2435

2436
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2437
	if (chip->fw) {
2438
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2439
					 chip->fw->data);
2440 2441
		if (err < 0)
			goto out_free;
2442
#ifndef CONFIG_PM
2443 2444
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2445
#endif
2446 2447
	}
#endif
2448
	if ((probe_only[dev] & 1) == 0) {
2449 2450 2451 2452
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2453

2454
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2455 2456
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2457

2458 2459
	setup_vga_switcheroo_runtime_pm(chip);

2460
	chip->running = 1;
2461
	azx_add_card_list(chip);
2462

2463
	set_default_power_save(chip);
2464 2465

	if (azx_has_pm_runtime(chip))
2466
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2467

W
Wu Fengguang 已提交
2468
out_free:
2469
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2470
		&& !hda->need_i915_power)
2471
		snd_hdac_display_power(bus, false);
2472 2473

i915_power_fail:
2474
	if (err < 0)
2475 2476
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
2477
	to_hda_bus(bus)->bus_probing = 0;
W
Wu Fengguang 已提交
2478
	return err;
L
Linus Torvalds 已提交
2479 2480
}

2481
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2482
{
2483
	struct snd_card *card = pci_get_drvdata(pci);
2484 2485 2486 2487
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2488
		/* cancel the pending probing work */
2489 2490
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2503
		cancel_work_sync(&hda->probe_work);
2504
		device_lock(&pci->dev);
2505

2506
		snd_card_free(card);
2507
	}
L
Linus Torvalds 已提交
2508 2509
}

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2522
/* PCI IDs */
2523
static const struct pci_device_id azx_ids[] = {
2524
	/* CPT */
2525
	{ PCI_DEVICE(0x8086, 0x1c20),
2526
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2527
	/* PBG */
2528
	{ PCI_DEVICE(0x8086, 0x1d20),
2529
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2530
	/* Panther Point */
2531
	{ PCI_DEVICE(0x8086, 0x1e20),
2532
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2533 2534
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2535
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2536 2537 2538
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2539 2540 2541 2542 2543
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2544 2545
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2546
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2547
	{ PCI_DEVICE(0x8086, 0xa270),
2548
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2549 2550
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2551
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2552 2553
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2554
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2555 2556 2557
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2558 2559
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2560
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2561 2562
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2563
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2564 2565
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2566
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2567 2568
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2569
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2570 2571
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2572
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2573 2574
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2575
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2576 2577 2578
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2579 2580 2581
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2582 2583
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2584
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2585 2586
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2587
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2588 2589
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2590
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2591
	/* Haswell */
2592
	{ PCI_DEVICE(0x8086, 0x0a0c),
2593
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2594
	{ PCI_DEVICE(0x8086, 0x0c0c),
2595
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2596
	{ PCI_DEVICE(0x8086, 0x0d0c),
2597
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2598 2599
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2600
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2601 2602
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2603
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2604
	/* Poulsbo */
2605
	{ PCI_DEVICE(0x8086, 0x811b),
2606
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2607
	/* Oaktrail */
2608
	{ PCI_DEVICE(0x8086, 0x080a),
2609
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2610 2611
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2612
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2613 2614
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2615
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2616
	/* ICH6 */
2617
	{ PCI_DEVICE(0x8086, 0x2668),
2618 2619
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2620
	{ PCI_DEVICE(0x8086, 0x27d8),
2621 2622
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2623
	{ PCI_DEVICE(0x8086, 0x269a),
2624 2625
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2626
	{ PCI_DEVICE(0x8086, 0x284b),
2627 2628
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2629
	{ PCI_DEVICE(0x8086, 0x293e),
2630 2631
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2632
	{ PCI_DEVICE(0x8086, 0x293f),
2633 2634
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2635
	{ PCI_DEVICE(0x8086, 0x3a3e),
2636 2637
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2638
	{ PCI_DEVICE(0x8086, 0x3a6e),
2639
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2640 2641 2642 2643
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2644
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2645 2646 2647 2648 2649 2650 2651 2652
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2653 2654 2655
	/* AMD, X370 & co */
	{ PCI_DEVICE(0x1022, 0x1457),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2656 2657 2658
	/* AMD, X570 & co */
	{ PCI_DEVICE(0x1022, 0x1487),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2659 2660 2661 2662
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2663 2664
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2665
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2666
	/* ATI HDMI */
2667 2668
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2669 2670
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2671 2672
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2673 2674
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2675 2676 2677 2678 2679 2680 2681 2682
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2683 2684
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2721
	{ PCI_DEVICE(0x1002, 0x9902),
2722
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2723
	{ PCI_DEVICE(0x1002, 0xaaa0),
2724
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2725
	{ PCI_DEVICE(0x1002, 0xaaa8),
2726
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2727
	{ PCI_DEVICE(0x1002, 0xaab0),
2728
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2729 2730
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2731 2732
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2733 2734 2735 2736
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2737 2738 2739 2740
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2741
	/* VIA VT8251/VT8237A */
2742
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2743 2744 2745 2746
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2747 2748 2749 2750 2751
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2752 2753 2754
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2755
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2756
	/* Teradici */
2757 2758
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2759 2760
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2761
	/* Creative X-Fi (CA0110-IBG) */
2762 2763 2764 2765 2766
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2767
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2768 2769 2770 2771
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2772 2773 2774
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2775
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2776
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2777 2778
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2779 2780
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2781
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2782
#endif
2783 2784 2785
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2786
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2787 2788
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2789 2790
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2791
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2792 2793 2794
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2795
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2796 2797 2798
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2799
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2800 2801 2802 2803 2804
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2805
static struct pci_driver azx_driver = {
2806
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2807 2808
	.id_table = azx_ids,
	.probe = azx_probe,
2809
	.remove = azx_remove,
2810
	.shutdown = azx_shutdown,
2811 2812 2813
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2814 2815
};

2816
module_pci_driver(azx_driver);