hda_intel.c 72.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
56
#include <asm/set_memory.h>
57
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
58
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61 62
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
63
#include <linux/vgaarb.h>
64
#include <linux/vga_switcheroo.h>
65
#include <linux/firmware.h>
L
Linus Torvalds 已提交
66
#include "hda_codec.h"
67
#include "hda_controller.h"
I
Imre Deak 已提交
68
#include "hda_intel.h"
L
Linus Torvalds 已提交
69

L
Libin Yang 已提交
70 71 72
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

73 74 75 76 77 78 79
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
80
	POS_FIX_SKL,
81 82
};

83 84 85 86 87 88 89 90 91 92 93 94
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
95 96
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
97 98 99 100 101 102 103 104
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
122

123 124
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
125
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
126
static char *model[SNDRV_CARDS];
127
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
128
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
130
static int probe_only[SNDRV_CARDS];
131
static int jackpoll_ms[SNDRV_CARDS];
132
static int single_cmd = -1;
T
Takashi Iwai 已提交
133
static int enable_msi = -1;
134 135 136
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
137
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
138
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
139 140
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
141

142
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
143
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
144
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
145
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
146 147 148
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
149
MODULE_PARM_DESC(model, "Use the given board model.");
150
module_param_array(position_fix, int, NULL, 0444);
151
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
152
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
153 154
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
155
module_param_array(probe_mask, int, NULL, 0444);
156
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
157
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
158
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
159 160
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
161
module_param(single_cmd, bint, 0444);
162 163
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
164
module_param(enable_msi, bint, 0444);
165
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
166 167 168 169
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
170
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
171
module_param_array(beep_mode, bool, NULL, 0444);
172
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
173
			    "(0=off, 1=on) (default=1).");
174
#endif
175

176
#ifdef CONFIG_PM
177
static int param_set_xint(const char *val, const struct kernel_param *kp);
178
static const struct kernel_param_ops param_ops_xint = {
179 180 181 182 183
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

184
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
185
module_param(power_save, xint, 0644);
186 187
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
188

189 190 191 192
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
193 194
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
195
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
196
#else
197
#define power_save	0
198
#endif /* CONFIG_PM */
199

200 201
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
202 203 204
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
205
#ifdef CONFIG_X86
206 207
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
208 209 210 211 212 213
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
214 215 216
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
217
			 "{Intel, ICH7},"
218
			 "{Intel, ESB2},"
219
			 "{Intel, ICH8},"
220
			 "{Intel, ICH9},"
221
			 "{Intel, ICH10},"
222
			 "{Intel, PCH},"
223
			 "{Intel, CPT},"
224
			 "{Intel, PPT},"
225
			 "{Intel, LPT},"
226
			 "{Intel, LPT_LP},"
227
			 "{Intel, WPT_LP},"
228
			 "{Intel, SPT},"
229
			 "{Intel, SPT_LP},"
230
			 "{Intel, HPT},"
231
			 "{Intel, PBG},"
232
			 "{Intel, SCH},"
233
			 "{ATI, SB450},"
234
			 "{ATI, SB600},"
235
			 "{ATI, RS600},"
236
			 "{ATI, RS690},"
237 238
			 "{ATI, RS780},"
			 "{ATI, R600},"
239 240
			 "{ATI, RV630},"
			 "{ATI, RV610},"
241 242 243 244
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
245
			 "{VIA, VT8251},"
246
			 "{VIA, VT8237A},"
247 248
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
249 250
MODULE_DESCRIPTION("Intel HDA driver");

251
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
252
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
253 254 255 256 257
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
258 259 260
/*
 */

261 262 263
/* driver types */
enum {
	AZX_DRIVER_ICH,
264
	AZX_DRIVER_PCH,
265
	AZX_DRIVER_SCH,
266
	AZX_DRIVER_HDMI,
267
	AZX_DRIVER_ATI,
268
	AZX_DRIVER_ATIHDMI,
269
	AZX_DRIVER_ATIHDMI_NS,
270 271 272
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
273
	AZX_DRIVER_NVIDIA,
274
	AZX_DRIVER_TERA,
275
	AZX_DRIVER_CTX,
276
	AZX_DRIVER_CTHDA,
277
	AZX_DRIVER_CMEDIA,
278
	AZX_DRIVER_GENERIC,
279
	AZX_NUM_DRIVERS, /* keep this as last entry */
280 281
};

282 283 284 285
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

286 287
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
288
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
289

290
/* quirks for Intel PCH */
291
#define AZX_DCAPS_INTEL_PCH_BASE \
292
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
293
	 AZX_DCAPS_SNOOP_TYPE(SCH))
294

295
/* PCH up to IVB; no runtime PM */
296
#define AZX_DCAPS_INTEL_PCH_NOPM \
297
	(AZX_DCAPS_INTEL_PCH_BASE)
298

299
/* PCH for HSW/BDW; with runtime PM */
300
#define AZX_DCAPS_INTEL_PCH \
301
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
302

303
/* HSW HDMI */
304
#define AZX_DCAPS_INTEL_HASWELL \
305
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
306 307
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
308

309 310
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
311
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
312 313
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
314

315 316 317
#define AZX_DCAPS_INTEL_BAYTRAIL \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)

318 319 320
#define AZX_DCAPS_INTEL_BRASWELL \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)

321
#define AZX_DCAPS_INTEL_SKYLAKE \
322 323
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)
324

325 326 327 328
#define AZX_DCAPS_INTEL_BROXTON \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)

329 330
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
331 332
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
333 334 335

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
336 337
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
338

339 340 341 342
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

343 344
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
345
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
346
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
347

348
#define AZX_DCAPS_PRESET_CTHDA \
349
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
350
	 AZX_DCAPS_NO_64BIT |\
351
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
352

353
/*
354
 * vga_switcheroo support
355 356
 */
#ifdef SUPPORT_VGA_SWITCHEROO
357 358 359 360 361
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

362 363 364 365 366
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

367 368
#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
V
Vinod Koul 已提交
369 370
#define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171)
#define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71)
371
#define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0)
372
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
373
#define IS_GLK(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x3198)
V
Vinod Koul 已提交
374
#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci)) || \
375 376
			IS_KBL(pci) || IS_KBL_LP(pci) || IS_KBL_H(pci)	|| \
			IS_GLK(pci)
377

378
static char *driver_short_names[] = {
379
	[AZX_DRIVER_ICH] = "HDA Intel",
380
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
381
	[AZX_DRIVER_SCH] = "HDA Intel MID",
382
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
383
	[AZX_DRIVER_ATI] = "HDA ATI SB",
384
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
385
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
386 387
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
388 389
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
390
	[AZX_DRIVER_TERA] = "HDA Teradici", 
391
	[AZX_DRIVER_CTX] = "HDA Creative", 
392
	[AZX_DRIVER_CTHDA] = "HDA Creative",
393
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
394
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
395 396
};

T
Takashi Iwai 已提交
397
#ifdef CONFIG_X86
398
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
399
{
400 401
	int pages;

T
Takashi Iwai 已提交
402 403
	if (azx_snoop(chip))
		return;
404 405 406 407 408 409
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
410 411
		if (chip->driver_type == AZX_DRIVER_CMEDIA)
			return; /* deal with only CORB/RIRB buffers */
T
Takashi Iwai 已提交
412
		if (on)
413
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
414
		else
415 416
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
417
	}
418 419 420 421 422 423 424
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
425 426 427 428 429
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
430
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
431 432
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
433
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
434 435
{
	if (azx_dev->wc_marked != on) {
436
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
437 438 439 440 441 442 443 444 445 446
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
447
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
448 449 450 451
{
}
#endif

452
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
453

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
471 472
	int snoop_type = azx_get_snoop_type(chip);

473 474 475
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
476 477
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
478
	 */
479
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
480
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
481
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
482
	}
483

484 485 486
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
487
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
488 489
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
490
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
491 492
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
493 494 495
	}

	/* For NVIDIA HDA, enable snoop */
496
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
497 498
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
499 500 501
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
502 503 504 505 506 507
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
508 509 510
	}

	/* Enable SCH/PCH snoop if needed */
511
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
512
		unsigned short snoop;
T
Takashi Iwai 已提交
513
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
514 515 516 517 518 519
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
520 521 522
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
523 524 525
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
526
        }
L
Linus Torvalds 已提交
527 528
}

529 530 531 532 533 534 535 536 537 538 539
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

540
	val = azx_readl(chip, VS_EM4L);
541
	val &= (0x3 << 20);
542
	azx_writel(chip, VS_EM4L, val);
543 544
}

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

637 638
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
639
	struct hdac_bus *bus = azx_bus(chip);
640
	struct pci_dev *pci = chip->pci;
641
	u32 val;
642 643

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
644
		snd_hdac_set_codec_wakeup(bus, true);
645
	if (IS_SKL_PLUS(pci)) {
646 647 648 649
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
650
	azx_init_chip(chip, full_reset);
651
	if (IS_SKL_PLUS(pci)) {
652 653 654 655
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
656
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
657
		snd_hdac_set_codec_wakeup(bus, false);
658 659

	/* reduce dma latency to avoid noise */
660
	if (IS_BXT(pci))
661
		bxt_reduce_dma_latency(chip);
662 663 664

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
665 666
}

667 668 669 670
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
671
	struct snd_pcm_substream *substream = azx_dev->core.substream;
672 673 674 675 676 677 678 679 680
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
681
		if (delay >= azx_dev->core.delay_negative_threshold)
682 683
			delay = 0;
		else
684
			delay += azx_dev->core.bufsize;
685 686
	}

687
	if (delay >= azx_dev->core.period_bytes) {
688 689
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
690
			 delay, azx_dev->core.period_bytes);
691 692 693 694 695 696 697 698
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

699 700
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
701 702 703
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
704
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
705 706 707 708 709 710
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
711
	} else if (ok == 0) {
D
Dylan Reid 已提交
712 713
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
714
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
715 716 717 718
	}
	return 0;
}

719 720 721
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
722
	struct hdac_bus *bus = azx_bus(chip);
723

724
	return snd_hdac_display_power(bus, enable);
725 726
}

727 728 729 730 731 732 733 734 735 736 737
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
738
	struct snd_pcm_substream *substream = azx_dev->core.substream;
739
	int stream = substream->stream;
740
	u32 wallclk;
741 742
	unsigned int pos;

743 744
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
745 746
		return -1;	/* bogus (too early) interrupt */

747 748 749 750 751 752 753 754
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
755 756 757
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
758 759 760 761 762 763 764 765 766
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

767
	if (pos >= azx_dev->core.bufsize)
768
		pos = 0;
769

770
	if (WARN_ONCE(!azx_dev->core.period_bytes,
771
		      "hda-intel: zero azx_dev->period_bytes"))
772
		return -1; /* this shouldn't happen! */
773 774
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
775
		/* NG - it's below the first next period boundary */
776
		return chip->bdl_pos_adj ? 0 : -1;
777
	azx_dev->core.start_wallclk += wallclk;
778 779 780 781 782 783 784 785
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
786 787
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
788 789 790
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
791

792
	if (!hda->irq_pending_warned) {
793 794 795
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
796
		hda->irq_pending_warned = 1;
797 798
	}

799 800
	for (;;) {
		pending = 0;
801
		spin_lock_irq(&bus->reg_lock);
802 803
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
804
			if (!azx_dev->irq_pending ||
805 806
			    !s->substream ||
			    !s->running)
807
				continue;
808 809
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
810
				azx_dev->irq_pending = 0;
811
				spin_unlock(&bus->reg_lock);
812
				snd_pcm_period_elapsed(s->substream);
813
				spin_lock(&bus->reg_lock);
814 815
			} else if (ok < 0) {
				pending = 0;	/* too early */
816 817 818
			} else
				pending++;
		}
819
		spin_unlock_irq(&bus->reg_lock);
820 821
		if (!pending)
			return;
822
		msleep(1);
823 824 825 826 827 828
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
829 830
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
831

832
	spin_lock_irq(&bus->reg_lock);
833 834 835 836
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
837
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
838 839
}

840 841
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
842 843
	struct hdac_bus *bus = azx_bus(chip);

844 845
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
846
			chip->card->irq_descr, chip)) {
847 848 849
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
850 851 852 853
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
854
	bus->irq = chip->pci->irq;
855
	pci_intx(chip->pci, !chip->msi);
856 857 858
	return 0;
}

859 860 861 862 863 864 865 866
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

867
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
868
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
869 870 871 872 873 874 875 876
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
877 878
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
879 880 881 882

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
883 884
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
885 886 887 888 889 890 891 892 893 894

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
895
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
896 897 898 899
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
900 901
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
902 903 904 905 906
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
907 908
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
909 910 911 912 913 914 915
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

941
#ifdef CONFIG_PM
942 943 944 945 946
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
947
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
948
	mutex_lock(&card_list_lock);
949
	list_add(&hda->list, &card_list);
950 951 952 953 954
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
955
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
956
	mutex_lock(&card_list_lock);
957
	list_del_init(&hda->list);
958 959 960 961 962 963
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
964
	struct hda_intel *hda;
965 966 967 968 969 970 971 972
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
973 974
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
975
		if (!hda->probe_continued || chip->disabled)
976
			continue;
977
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
978 979 980 981 982 983 984
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
985
#endif /* CONFIG_PM */
986

987
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
988 989 990
/*
 * power management
 */
991
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
992
{
993
	struct snd_card *card = dev_get_drvdata(dev);
994 995
	struct azx *chip;
	struct hda_intel *hda;
996
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
997

998 999 1000 1001 1002
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1003
	if (chip->disabled || hda->init_failed || !chip->running)
1004 1005
		return 0;

1006
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
1007
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1008
	azx_clear_irq_pending(chip);
1009
	azx_stop_chip(chip);
1010
	azx_enter_link_reset(chip);
1011 1012 1013
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
1014
	}
1015

1016
	if (chip->msi)
1017
		pci_disable_msi(chip->pci);
1018 1019
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
1020
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
1021 1022

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
1023 1024 1025
	return 0;
}

1026
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
1027
{
1028 1029
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
1030 1031
	struct azx *chip;
	struct hda_intel *hda;
1032
	struct hdac_bus *bus;
1033 1034 1035

	if (!card)
		return 0;
L
Linus Torvalds 已提交
1036

1037 1038
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1039
	bus = azx_bus(chip);
1040
	if (chip->disabled || hda->init_failed || !chip->running)
1041 1042
		return 0;

1043 1044 1045 1046
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
			snd_hdac_i915_set_bclk(bus);
1047
	}
1048

1049 1050 1051 1052
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1053
		return -EIO;
1054
	azx_init_pci(chip);
1055

1056
	hda_intel_init_chip(chip, true);
1057

1058 1059 1060 1061 1062
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

T
Takashi Iwai 已提交
1063
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1064 1065

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1066 1067
	return 0;
}
1068 1069
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
#ifdef CONFIG_PM_SLEEP
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1095
#ifdef CONFIG_PM
1096 1097 1098
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1099 1100
	struct azx *chip;
	struct hda_intel *hda;
1101

1102 1103 1104 1105 1106
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1107
	if (chip->disabled || hda->init_failed)
1108 1109
		return 0;

1110
	if (!azx_has_pm_runtime(chip))
1111 1112
		return 0;

1113 1114 1115 1116
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1117
	azx_stop_chip(chip);
1118
	azx_enter_link_reset(chip);
1119
	azx_clear_irq_pending(chip);
1120 1121
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
1122
		snd_hdac_display_power(azx_bus(chip), false);
1123

L
Libin Yang 已提交
1124
	trace_azx_runtime_suspend(chip);
1125 1126 1127 1128 1129 1130
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1131 1132
	struct azx *chip;
	struct hda_intel *hda;
1133
	struct hdac_bus *bus;
1134 1135
	struct hda_codec *codec;
	int status;
1136

1137 1138 1139 1140 1141
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1142
	bus = azx_bus(chip);
1143
	if (chip->disabled || hda->init_failed)
1144 1145
		return 0;

1146
	if (!azx_has_pm_runtime(chip))
1147 1148
		return 0;

1149
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1150 1151
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
1152
			snd_hdac_i915_set_bclk(bus);
1153
	}
1154 1155 1156 1157

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1158
	azx_init_pci(chip);
1159
	hda_intel_init_chip(chip, true);
1160

1161 1162
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1163
			if (status & (1 << codec->addr))
1164 1165
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1166 1167 1168 1169 1170 1171
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

1172 1173 1174 1175 1176
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

L
Libin Yang 已提交
1177
	trace_azx_runtime_resume(chip);
1178 1179
	return 0;
}
1180 1181 1182 1183

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1184 1185 1186 1187 1188
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1189

1190 1191
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1192
	if (chip->disabled || hda->init_failed)
1193 1194
		return 0;

1195
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1196
	    azx_bus(chip)->codec_powered || !chip->running)
1197 1198 1199 1200 1201
		return -EBUSY;

	return 0;
}

1202 1203
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1204 1205 1206 1207
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1208
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1209 1210
};

1211 1212 1213
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1214
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1215 1216


1217
static int azx_probe_continue(struct azx *chip);
1218

1219
#ifdef SUPPORT_VGA_SWITCHEROO
1220
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1221 1222 1223 1224 1225 1226

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1227
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1228 1229
	bool disabled;

1230 1231
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1232 1233 1234 1235 1236 1237
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1238
	if (!hda->probe_continued) {
1239 1240
		chip->disabled = disabled;
		if (!disabled) {
1241 1242
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1243
			if (azx_probe_continue(chip) < 0) {
1244
				dev_err(chip->card->dev, "initialization error\n");
1245
				hda->init_failed = true;
1246 1247 1248
			}
		}
	} else {
1249
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1250
			 disabled ? "Disabling" : "Enabling");
1251
		if (disabled) {
1252 1253
			pm_runtime_put_sync_suspend(card->dev);
			azx_suspend(card->dev);
1254
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1255 1256 1257
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1258
			chip->disabled = true;
1259
			if (snd_hda_lock_devices(&chip->bus))
1260 1261
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1262
		} else {
1263
			snd_hda_unlock_devices(&chip->bus);
1264
			pm_runtime_get_noresume(card->dev);
1265
			chip->disabled = false;
1266
			azx_resume(card->dev);
1267 1268 1269 1270 1271 1272 1273 1274
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1275
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1276

1277 1278
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1279
		return false;
1280
	if (chip->disabled || !hda->probe_continued)
1281
		return true;
1282
	if (snd_hda_lock_devices(&chip->bus))
1283
		return false;
1284
	snd_hda_unlock_devices(&chip->bus);
1285 1286 1287
	return true;
}

1288
static void init_vga_switcheroo(struct azx *chip)
1289
{
1290
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1291 1292
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1293
		dev_info(chip->card->dev,
1294
			 "Handle vga_switcheroo audio client\n");
1295
		hda->use_vga_switcheroo = 1;
1296 1297 1298 1299 1300 1301 1302 1303 1304
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

1305
static int register_vga_switcheroo(struct azx *chip)
1306
{
1307
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1308 1309
	int err;

1310
	if (!hda->use_vga_switcheroo)
1311 1312 1313 1314
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
1315
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
1316
						   VGA_SWITCHEROO_DIS);
1317 1318
	if (err < 0)
		return err;
1319
	hda->vga_switcheroo_registered = 1;
1320 1321

	/* register as an optimus hdmi audio power domain */
1322
	vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
1323
							 &hda->hdmi_pm_domain);
1324
	return 0;
1325 1326 1327 1328
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1329
#define check_hdmi_disabled(pci)	false
1330 1331
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1332 1333 1334
/*
 * destructor
 */
1335
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1336
{
W
Wang Xingchao 已提交
1337
	struct pci_dev *pci = chip->pci;
1338
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1339
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1340

1341
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1342 1343
		pm_runtime_get_noresume(&pci->dev);

1344 1345
	azx_del_card_list(chip);

1346 1347
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1348

1349
	if (use_vga_switcheroo(hda)) {
1350 1351
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1352
		if (hda->vga_switcheroo_registered) {
1353
			vga_switcheroo_unregister_client(chip->pci);
1354 1355
			vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
		}
1356 1357
	}

1358
	if (bus->chip_init) {
1359
		azx_clear_irq_pending(chip);
1360
		azx_stop_all_streams(chip);
1361
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1362 1363
	}

1364 1365
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1366
	if (chip->msi)
1367
		pci_disable_msi(chip->pci);
1368
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1369

1370
	azx_free_stream_pages(chip);
1371 1372 1373
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1374 1375
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1376

L
Linus Torvalds 已提交
1377
	pci_disable_device(chip->pci);
1378
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1379
	release_firmware(chip->fw);
1380
#endif
1381

1382
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1383
		if (hda->need_i915_power)
1384 1385
			snd_hdac_display_power(bus, false);
		snd_hdac_i915_exit(bus);
1386
	}
1387
	kfree(hda);
L
Linus Torvalds 已提交
1388 1389 1390 1391

	return 0;
}

1392 1393 1394 1395 1396 1397 1398 1399
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1400
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1401 1402 1403 1404
{
	return azx_free(device->device_data);
}

1405
#ifdef SUPPORT_VGA_SWITCHEROO
1406
/*
1407
 * Check of disabled HDMI controller by vga_switcheroo
1408
 */
1409
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1432
static bool check_hdmi_disabled(struct pci_dev *pci)
1433 1434 1435 1436 1437
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1438
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1439 1440 1441 1442 1443
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1444
#endif /* SUPPORT_VGA_SWITCHEROO */
1445

1446 1447 1448
/*
 * white/black-listing for position_fix
 */
1449
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1450 1451
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1452
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1453
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1454
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1455
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1456
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1457
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1458
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1459
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1460
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1461
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1462
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1463
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1464 1465 1466
	{}
};

1467
static int check_position_fix(struct azx *chip, int fix)
1468 1469 1470
{
	const struct snd_pci_quirk *q;

1471
	switch (fix) {
1472
	case POS_FIX_AUTO:
1473 1474
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1475
	case POS_FIX_VIACOMBO:
1476
	case POS_FIX_COMBO:
1477
	case POS_FIX_SKL:
1478 1479 1480 1481 1482
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1483 1484 1485
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1486
		return q->value;
1487
	}
1488 1489

	/* Check VIA/ATI HD Audio Controller exist */
1490
	if (chip->driver_type == AZX_DRIVER_VIA) {
1491
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1492
		return POS_FIX_VIACOMBO;
1493 1494
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1495
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1496
		return POS_FIX_LPIB;
1497
	}
1498 1499 1500 1501
	if (IS_SKL_PLUS(chip->pci)) {
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1502
	return POS_FIX_AUTO;
1503 1504
}

1505 1506 1507 1508 1509 1510 1511 1512
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1513
		[POS_FIX_SKL] = azx_get_pos_skl,
1514 1515 1516 1517 1518 1519 1520 1521
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1522
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1523 1524 1525 1526 1527 1528 1529
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1530 1531 1532
/*
 * black-lists for probe_mask
 */
1533
static struct snd_pci_quirk probe_mask_list[] = {
1534 1535 1536 1537 1538 1539
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1540 1541
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1542 1543
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1544
	/* forced codec slots */
1545
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1546
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1547 1548
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1549 1550 1551
	{}
};

1552 1553
#define AZX_FORCE_CODEC_MASK	0x100

1554
static void check_probe_mask(struct azx *chip, int dev)
1555 1556 1557
{
	const struct snd_pci_quirk *q;

1558 1559
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1560 1561
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1562 1563 1564
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1565
			chip->codec_probe_mask = q->value;
1566 1567
		}
	}
1568 1569 1570 1571

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1572
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1573
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1574
			 (int)azx_bus(chip)->codec_mask);
1575
	}
1576 1577
}

1578
/*
T
Takashi Iwai 已提交
1579
 * white/black-list for enable_msi
1580
 */
1581
static struct snd_pci_quirk msi_black_list[] = {
1582 1583 1584 1585
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1586
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1587
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1588
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1589
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1590
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1591
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1592 1593 1594
	{}
};

1595
static void check_msi(struct azx *chip)
1596 1597 1598
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1599 1600
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1601
		return;
T
Takashi Iwai 已提交
1602 1603 1604
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1605
	if (q) {
1606 1607 1608
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1609
		chip->msi = q->value;
1610 1611 1612 1613
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1614
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1615
		dev_info(chip->card->dev, "Disabling MSI\n");
1616
		chip->msi = 0;
1617 1618 1619
	}
}

1620
/* check the snoop mode availability */
1621
static void azx_check_snoop_available(struct azx *chip)
1622
{
1623
	int snoop = hda_snoop;
1624

1625 1626 1627 1628 1629 1630 1631 1632
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
		return;
	}

	snoop = true;
1633 1634
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1635 1636 1637
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1638 1639 1640 1641
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
		if (!(val & 0x80) && chip->pci->revision == 0x30)
			snoop = false;
1642 1643
	}

1644 1645 1646
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1647 1648 1649
	chip->snoop = snoop;
	if (!snoop)
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1650
}
1651

1652 1653
static void azx_probe_work(struct work_struct *work)
{
1654 1655
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1656 1657
}

1658 1659
static int default_bdl_pos_adj(struct azx *chip)
{
1660 1661 1662 1663 1664 1665 1666 1667 1668
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1669 1670 1671 1672 1673 1674 1675 1676 1677
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1678 1679 1680
/*
 * constructor
 */
1681 1682 1683
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1684 1685 1686
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1687
{
1688
	static struct snd_device_ops ops = {
1689
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1690 1691
		.dev_free = azx_dev_free,
	};
1692
	struct hda_intel *hda;
1693 1694
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1695 1696

	*rchip = NULL;
1697

1698 1699
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1700 1701
		return err;

1702 1703
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1704 1705 1706 1707
		pci_disable_device(pci);
		return -ENOMEM;
	}

1708
	chip = &hda->chip;
1709
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1710 1711
	chip->card = card;
	chip->pci = pci;
1712
	chip->ops = &pci_hda_ops;
1713 1714
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1715
	check_msi(chip);
1716
	chip->dev_index = dev;
1717
	chip->jackpoll_ms = jackpoll_ms;
1718
	INIT_LIST_HEAD(&chip->pcm_list);
1719 1720
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1721
	init_vga_switcheroo(chip);
1722
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1723

1724
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1725

1726
	check_probe_mask(chip, dev);
1727

1728 1729 1730 1731 1732
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1733
	azx_check_snoop_available(chip);
1734

1735 1736 1737 1738
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1739

1740 1741 1742 1743 1744 1745 1746
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1747 1748 1749 1750 1751
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1752 1753
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1754
		dev_err(card->dev, "Error creating device [card]!\n");
1755 1756 1757 1758
		azx_free(chip);
		return err;
	}

1759
	/* continue probing in work context as may trigger request module */
1760
	INIT_WORK(&hda->probe_work, azx_probe_work);
1761

1762
	*rchip = chip;
1763

1764 1765 1766
	return 0;
}

1767
static int azx_first_init(struct azx *chip)
1768 1769 1770 1771
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1772
	struct hdac_bus *bus = azx_bus(chip);
1773
	int err;
1774
	unsigned short gcap;
1775
	unsigned int dma_bits = 64;
1776

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1787
	err = pci_request_regions(pci, "ICH HD audio");
1788
	if (err < 0)
L
Linus Torvalds 已提交
1789
		return err;
1790
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1791

1792 1793 1794
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1795
		dev_err(card->dev, "ioremap error\n");
1796
		return -ENXIO;
L
Linus Torvalds 已提交
1797 1798
	}

1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
	if (IS_SKL_PLUS(pci))
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1815 1816 1817 1818 1819
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1820 1821
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1822
	}
1823

1824 1825
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
1826 1827

	pci_set_master(pci);
1828
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1829

1830
	gcap = azx_readw(chip, GCAP);
1831
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1832

1833 1834 1835 1836
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1837
	/* disable SB600 64bit support for safety */
1838
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1839
		struct pci_dev *p_smbus;
1840
		dma_bits = 40;
1841 1842 1843 1844 1845
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1846
				gcap &= ~AZX_GCAP_64OK;
1847 1848 1849
			pci_dev_put(p_smbus);
		}
	}
1850

1851 1852 1853 1854
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1855 1856
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1857
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1858
		gcap &= ~AZX_GCAP_64OK;
1859
	}
1860

1861
	/* disable buffer size rounding to 128-byte multiples if supported */
1862 1863 1864
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1865
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1866 1867 1868 1869
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1870

1871
	/* allow 64bit DMA address if supported by H/W */
1872 1873
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1874 1875
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1876
	} else {
1877 1878
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1879
	}
1880

1881 1882 1883 1884 1885 1886
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1887 1888 1889 1890 1891 1892 1893 1894
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1895
		case AZX_DRIVER_ATIHDMI_NS:
1896 1897 1898
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1899
		case AZX_DRIVER_GENERIC:
1900 1901 1902 1903 1904
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1905
	}
1906 1907
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1908 1909
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1910 1911 1912 1913 1914 1915 1916 1917
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1918 1919
	/* initialize streams */
	err = azx_init_streams(chip);
1920
	if (err < 0)
1921
		return err;
L
Linus Torvalds 已提交
1922

1923 1924 1925
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1926 1927

	/* initialize chip */
1928
	azx_init_pci(chip);
1929

1930 1931
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		snd_hdac_i915_set_bclk(bus);
1932

1933
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1934 1935

	/* codec detection */
1936
	if (!azx_bus(chip)->codec_mask) {
1937
		dev_err(card->dev, "no codecs found!\n");
1938
		return -ENODEV;
L
Linus Torvalds 已提交
1939 1940
	}

1941
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1942 1943 1944 1945
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1946
		 card->shortname, bus->addr, bus->irq);
1947

L
Linus Torvalds 已提交
1948 1949 1950
	return 0;
}

1951
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1952 1953 1954 1955 1956 1957 1958 1959
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1960
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1976
#endif
1977

1978 1979 1980 1981 1982
/*
 * HDA controller ops.
 */

/* PCI register access. */
1983
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1984 1985 1986 1987
{
	writel(value, addr);
}

1988
static u32 pci_azx_readl(u32 __iomem *addr)
1989 1990 1991 1992
{
	return readl(addr);
}

1993
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1994 1995 1996 1997
{
	writew(value, addr);
}

1998
static u16 pci_azx_readw(u16 __iomem *addr)
1999 2000 2001 2002
{
	return readw(addr);
}

2003
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
2004 2005 2006 2007
{
	writeb(value, addr);
}

2008
static u8 pci_azx_readb(u8 __iomem *addr)
2009 2010 2011 2012
{
	return readb(addr);
}

2013 2014
static int disable_msi_reset_irq(struct azx *chip)
{
2015
	struct hdac_bus *bus = azx_bus(chip);
2016 2017
	int err;

2018 2019
	free_irq(bus->irq, chip);
	bus->irq = -1;
2020 2021 2022 2023 2024 2025 2026 2027 2028
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2029
/* DMA page allocation helpers.  */
2030
static int dma_alloc_pages(struct hdac_bus *bus,
2031 2032 2033 2034
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
2035
	struct azx *chip = bus_to_azx(bus);
2036 2037 2038
	int err;

	err = snd_dma_alloc_pages(type,
2039
				  bus->dev,
2040 2041 2042 2043 2044 2045 2046
				  size, buf);
	if (err < 0)
		return err;
	mark_pages_wc(chip, buf, true);
	return 0;
}

2047
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2048
{
2049
	struct azx *chip = bus_to_azx(bus);
2050

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
	mark_pages_wc(chip, buf, false);
	snd_dma_free_pages(buf);
}

static int substream_alloc_pages(struct azx *chip,
				 struct snd_pcm_substream *substream,
				 size_t size)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	int ret;

	mark_runtime_wc(chip, azx_dev, substream, false);
	ret = snd_pcm_lib_malloc_pages(substream, size);
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, substream, true);
	return 0;
}

static int substream_free_pages(struct azx *chip,
				struct snd_pcm_substream *substream)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	mark_runtime_wc(chip, azx_dev, substream, false);
	return snd_pcm_lib_free_pages(substream);
}

2078 2079 2080 2081 2082 2083
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2084
	if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
2085 2086 2087 2088
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2089
static const struct hdac_io_ops pci_hda_io_ops = {
2090 2091 2092 2093 2094 2095
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2096 2097
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2098 2099 2100 2101
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2102 2103
	.substream_alloc_pages = substream_alloc_pages,
	.substream_free_pages = substream_free_pages,
2104
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2105
	.position_check = azx_position_check,
2106
	.link_power = azx_intel_link_power,
2107 2108
};

2109 2110
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2111
{
2112
	static int dev;
2113
	struct snd_card *card;
2114
	struct hda_intel *hda;
2115
	struct azx *chip;
2116
	bool schedule_probe;
2117
	int err;
L
Linus Torvalds 已提交
2118

2119 2120 2121 2122 2123 2124 2125
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2126 2127
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2128
	if (err < 0) {
2129
		dev_err(&pci->dev, "Error creating card!\n");
2130
		return err;
L
Linus Torvalds 已提交
2131 2132
	}

2133
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2134 2135
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2136
	card->private_data = chip;
2137
	hda = container_of(chip, struct hda_intel, chip);
2138 2139 2140 2141 2142

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2143
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2144 2145 2146 2147
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2148 2149
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2150 2151 2152
		chip->disabled = true;
	}

2153
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2154

2155 2156
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2157 2158
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2159 2160 2161
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2162 2163
		if (err < 0)
			goto out_free;
2164
		schedule_probe = false; /* continued in azx_firmware_cb() */
2165 2166 2167
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2168
#ifndef CONFIG_SND_HDA_I915
2169 2170
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2171 2172
#endif

2173
	if (schedule_probe)
2174
		schedule_work(&hda->probe_work);
2175 2176

	dev++;
2177
	if (chip->disabled)
2178
		complete_all(&hda->probe_wait);
2179 2180 2181 2182 2183 2184 2185
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2186 2187 2188 2189 2190 2191
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2192
static int azx_probe_continue(struct azx *chip)
2193
{
2194
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2195
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2196
	struct pci_dev *pci = chip->pci;
2197 2198 2199
	int dev = chip->dev_index;
	int err;

2200
	hda->probe_continued = 1;
2201 2202 2203 2204 2205 2206

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2207
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2208 2209
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
2210 2211
			hda->need_i915_power = 1;

2212
		err = snd_hdac_i915_init(bus);
2213 2214 2215 2216 2217 2218
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2219 2220 2221
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2222
				goto out_free;
2223
			} else
2224 2225
				goto skip_i915;
		}
2226

2227
		err = snd_hdac_display_power(bus, true);
2228 2229 2230
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2231
			goto i915_power_fail;
2232
		}
2233 2234
	}

2235
 skip_i915:
2236 2237 2238 2239
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2240 2241 2242 2243
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2244
	/* create codec instances */
2245
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2246 2247
	if (err < 0)
		goto out_free;
2248

2249
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2250
	if (chip->fw) {
2251
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2252
					 chip->fw->data);
2253 2254
		if (err < 0)
			goto out_free;
2255
#ifndef CONFIG_PM
2256 2257
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2258
#endif
2259 2260
	}
#endif
2261
	if ((probe_only[dev] & 1) == 0) {
2262 2263 2264 2265
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2266

2267
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2268 2269
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2270

2271
	chip->running = 1;
2272
	azx_add_card_list(chip);
2273
	snd_hda_set_power_save(&chip->bus, power_save * 1000);
2274
	if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
2275
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2276

W
Wu Fengguang 已提交
2277
out_free:
2278 2279
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& !hda->need_i915_power)
2280
		snd_hdac_display_power(bus, false);
2281 2282

i915_power_fail:
2283
	if (err < 0)
2284 2285
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
W
Wu Fengguang 已提交
2286
	return err;
L
Linus Torvalds 已提交
2287 2288
}

2289
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2290
{
2291
	struct snd_card *card = pci_get_drvdata(pci);
2292 2293 2294 2295
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2296
		/* cancel the pending probing work */
2297 2298
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2311
		cancel_work_sync(&hda->probe_work);
2312
		device_lock(&pci->dev);
2313

2314
		snd_card_free(card);
2315
	}
L
Linus Torvalds 已提交
2316 2317
}

2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2330
/* PCI IDs */
2331
static const struct pci_device_id azx_ids[] = {
2332
	/* CPT */
2333
	{ PCI_DEVICE(0x8086, 0x1c20),
2334
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2335
	/* PBG */
2336
	{ PCI_DEVICE(0x8086, 0x1d20),
2337
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2338
	/* Panther Point */
2339
	{ PCI_DEVICE(0x8086, 0x1e20),
2340
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2341 2342
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2343
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2344 2345 2346
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2347 2348 2349 2350 2351
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2352 2353
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2354
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2355
	{ PCI_DEVICE(0x8086, 0xa270),
2356
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2357 2358
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2359
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2360 2361
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2362
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2363 2364 2365
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2366 2367
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2368
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2369 2370
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2371
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2372 2373 2374 2375 2376 2377
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2378 2379 2380
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2381 2382 2383
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
2384 2385 2386
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2387 2388 2389
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
2390
	/* Haswell */
2391
	{ PCI_DEVICE(0x8086, 0x0a0c),
2392
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2393
	{ PCI_DEVICE(0x8086, 0x0c0c),
2394
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2395
	{ PCI_DEVICE(0x8086, 0x0d0c),
2396
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2397 2398
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2399
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2400 2401
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2402
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2403
	/* Poulsbo */
2404
	{ PCI_DEVICE(0x8086, 0x811b),
2405
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2406
	/* Oaktrail */
2407
	{ PCI_DEVICE(0x8086, 0x080a),
2408
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2409 2410
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2411
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2412 2413
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2414
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2415
	/* ICH6 */
2416
	{ PCI_DEVICE(0x8086, 0x2668),
2417 2418
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2419
	{ PCI_DEVICE(0x8086, 0x27d8),
2420 2421
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2422
	{ PCI_DEVICE(0x8086, 0x269a),
2423 2424
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2425
	{ PCI_DEVICE(0x8086, 0x284b),
2426 2427
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2428
	{ PCI_DEVICE(0x8086, 0x293e),
2429 2430
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2431
	{ PCI_DEVICE(0x8086, 0x293f),
2432 2433
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2434
	{ PCI_DEVICE(0x8086, 0x3a3e),
2435 2436
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2437
	{ PCI_DEVICE(0x8086, 0x3a6e),
2438
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2439 2440 2441 2442
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2443
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2444 2445 2446 2447 2448 2449 2450 2451
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2452
	/* ATI HDMI */
2453 2454
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2455 2456
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2457 2458
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2459 2460
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2461 2462 2463 2464 2465 2466 2467 2468
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2469 2470
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2507
	{ PCI_DEVICE(0x1002, 0x9902),
2508
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2509
	{ PCI_DEVICE(0x1002, 0xaaa0),
2510
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2511
	{ PCI_DEVICE(0x1002, 0xaaa8),
2512
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2513
	{ PCI_DEVICE(0x1002, 0xaab0),
2514
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2515 2516
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2517 2518
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2519 2520 2521 2522
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2523 2524 2525 2526
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2527
	/* VIA VT8251/VT8237A */
2528
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2529 2530 2531 2532
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2533 2534 2535 2536 2537
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2538 2539 2540
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2541
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2542
	/* Teradici */
2543 2544
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2545 2546
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2547
	/* Creative X-Fi (CA0110-IBG) */
2548 2549 2550 2551 2552
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2553
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2554 2555 2556 2557
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2558 2559 2560
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2561
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2562
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2563 2564
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2565 2566
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2567
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2568
#endif
2569 2570 2571
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2572
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2573 2574
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2575 2576
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2577
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2578 2579 2580
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2581
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2582 2583 2584
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2585
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2586 2587 2588 2589 2590
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2591
static struct pci_driver azx_driver = {
2592
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2593 2594
	.id_table = azx_ids,
	.probe = azx_probe,
2595
	.remove = azx_remove,
2596
	.shutdown = azx_shutdown,
2597 2598 2599
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2600 2601
};

2602
module_pci_driver(azx_driver);