i915_gem.c 103.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37

38
static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42 43 44 45
static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
							  bool write);
static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
								  uint64_t offset,
								  uint64_t size);
46
static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
47 48 49
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
						    bool map_and_fenceable);
50 51
static void i915_gem_clear_fence_reg(struct drm_device *dev,
				     struct drm_i915_fence_reg *reg);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55 56
				struct drm_file *file);
static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
57

58 59 60 61
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
				    int nr_to_scan,
				    gfp_t gfp_mask);

62

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

78 79
static int
i915_gem_wait_for_error(struct drm_device *dev)
80 81 82 83 84 85 86 87 88 89 90 91 92
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

	ret = wait_for_completion_interruptible(x);
	if (ret)
		return ret;

93 94 95 96 97 98 99 100 101 102 103
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
104 105
}

106
int i915_mutex_lock_interruptible(struct drm_device *dev)
107 108 109
{
	int ret;

110
	ret = i915_gem_wait_for_error(dev);
111 112 113 114 115 116 117
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

118
	WARN_ON(i915_verify_lists(dev));
119 120
	return 0;
}
121

122
static inline bool
123
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
124
{
125
	return obj->gtt_space && !obj->active && obj->pin_count == 0;
126 127
}

128 129 130 131
void i915_gem_do_init(struct drm_device *dev,
		      unsigned long start,
		      unsigned long mappable_end,
		      unsigned long end)
132 133 134
{
	drm_i915_private_t *dev_priv = dev->dev_private;

135
	drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
136

137 138 139
	dev_priv->mm.gtt_start = start;
	dev_priv->mm.gtt_mappable_end = mappable_end;
	dev_priv->mm.gtt_end = end;
140
	dev_priv->mm.gtt_total = end - start;
141
	dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
142 143 144

	/* Take over this portion of the GTT */
	intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
J
Jesse Barnes 已提交
145
}
146

J
Jesse Barnes 已提交
147 148
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
149
		    struct drm_file *file)
J
Jesse Barnes 已提交
150 151
{
	struct drm_i915_gem_init *args = data;
152 153 154 155

	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
156 157

	mutex_lock(&dev->struct_mutex);
158
	i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
159 160
	mutex_unlock(&dev->struct_mutex);

161
	return 0;
162 163
}

164 165
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
166
			    struct drm_file *file)
167
{
168
	struct drm_i915_private *dev_priv = dev->dev_private;
169
	struct drm_i915_gem_get_aperture *args = data;
170 171
	struct drm_i915_gem_object *obj;
	size_t pinned;
172 173 174 175

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

176
	pinned = 0;
177
	mutex_lock(&dev->struct_mutex);
178 179
	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
		pinned += obj->gtt_space->size;
180
	mutex_unlock(&dev->struct_mutex);
181

182 183 184
	args->aper_size = dev_priv->mm.gtt_total;
	args->aper_available_size = args->aper_size -pinned;

185 186 187
	return 0;
}

188 189 190 191 192
/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
193
		      struct drm_file *file)
194 195
{
	struct drm_i915_gem_create *args = data;
196
	struct drm_i915_gem_object *obj;
197 198
	int ret;
	u32 handle;
199 200 201 202

	args->size = roundup(args->size, PAGE_SIZE);

	/* Allocate the new object */
203
	obj = i915_gem_alloc_object(dev, args->size);
204 205 206
	if (obj == NULL)
		return -ENOMEM;

207
	ret = drm_gem_handle_create(file, &obj->base, &handle);
208
	if (ret) {
209 210
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
211
		kfree(obj);
212
		return ret;
213
	}
214

215
	/* drop reference from allocate - handle holds it now */
216
	drm_gem_object_unreference(&obj->base);
217 218
	trace_i915_gem_object_create(obj);

219
	args->handle = handle;
220 221 222
	return 0;
}

223
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
224
{
225
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
226 227

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
228
		obj->tiling_mode != I915_TILING_NONE;
229 230
}

231
static inline void
232 233 234 235 236 237 238 239
slow_shmem_copy(struct page *dst_page,
		int dst_offset,
		struct page *src_page,
		int src_offset,
		int length)
{
	char *dst_vaddr, *src_vaddr;

240 241
	dst_vaddr = kmap(dst_page);
	src_vaddr = kmap(src_page);
242 243 244

	memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);

245 246
	kunmap(src_page);
	kunmap(dst_page);
247 248
}

249
static inline void
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
slow_shmem_bit17_copy(struct page *gpu_page,
		      int gpu_offset,
		      struct page *cpu_page,
		      int cpu_offset,
		      int length,
		      int is_read)
{
	char *gpu_vaddr, *cpu_vaddr;

	/* Use the unswizzled path if this page isn't affected. */
	if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
		if (is_read)
			return slow_shmem_copy(cpu_page, cpu_offset,
					       gpu_page, gpu_offset, length);
		else
			return slow_shmem_copy(gpu_page, gpu_offset,
					       cpu_page, cpu_offset, length);
	}

269 270
	gpu_vaddr = kmap(gpu_page);
	cpu_vaddr = kmap(cpu_page);
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293

	/* Copy the data, XORing A6 with A17 (1). The user already knows he's
	 * XORing with the other bits (A9 for Y, A9 and A10 for X)
	 */
	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		if (is_read) {
			memcpy(cpu_vaddr + cpu_offset,
			       gpu_vaddr + swizzled_gpu_offset,
			       this_length);
		} else {
			memcpy(gpu_vaddr + swizzled_gpu_offset,
			       cpu_vaddr + cpu_offset,
			       this_length);
		}
		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

294 295
	kunmap(cpu_page);
	kunmap(gpu_page);
296 297
}

298 299 300 301 302 303
/**
 * This is the fast shmem pread path, which attempts to copy_from_user directly
 * from the backing pages of the object to the user's address space.  On a
 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
 */
static int
304 305
i915_gem_shmem_pread_fast(struct drm_device *dev,
			  struct drm_i915_gem_object *obj,
306
			  struct drm_i915_gem_pread *args,
307
			  struct drm_file *file)
308
{
309
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
310
	ssize_t remain;
311
	loff_t offset;
312 313 314 315 316 317 318 319 320
	char __user *user_data;
	int page_offset, page_length;

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

	offset = args->offset;

	while (remain > 0) {
321 322 323 324
		struct page *page;
		char *vaddr;
		int ret;

325 326 327 328 329 330 331 332 333 334
		/* Operation in this page
		 *
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
		 */
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

335 336 337 338 339 340 341 342 343 344 345 346 347 348
		page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
					   GFP_HIGHUSER | __GFP_RECLAIMABLE);
		if (IS_ERR(page))
			return PTR_ERR(page);

		vaddr = kmap_atomic(page);
		ret = __copy_to_user_inatomic(user_data,
					      vaddr + page_offset,
					      page_length);
		kunmap_atomic(vaddr);

		mark_page_accessed(page);
		page_cache_release(page);
		if (ret)
349
			return -EFAULT;
350 351 352 353 354 355

		remain -= page_length;
		user_data += page_length;
		offset += page_length;
	}

356
	return 0;
357 358 359 360 361 362 363 364 365
}

/**
 * This is the fallback shmem pread path, which allocates temporary storage
 * in kernel space to copy_to_user into outside of the struct_mutex, so we
 * can copy out of the object's backing pages while holding the struct mutex
 * and not take page faults.
 */
static int
366 367
i915_gem_shmem_pread_slow(struct drm_device *dev,
			  struct drm_i915_gem_object *obj,
368
			  struct drm_i915_gem_pread *args,
369
			  struct drm_file *file)
370
{
371
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
372 373 374 375 376
	struct mm_struct *mm = current->mm;
	struct page **user_pages;
	ssize_t remain;
	loff_t offset, pinned_pages, i;
	loff_t first_data_page, last_data_page, num_pages;
377 378
	int shmem_page_offset;
	int data_page_index, data_page_offset;
379 380 381
	int page_length;
	int ret;
	uint64_t data_ptr = args->data_ptr;
382
	int do_bit17_swizzling;
383 384 385 386 387 388 389 390 391 392 393

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, yet we want to hold it while
	 * dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

394
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
395 396 397
	if (user_pages == NULL)
		return -ENOMEM;

398
	mutex_unlock(&dev->struct_mutex);
399 400
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
401
				      num_pages, 1, 0, user_pages, NULL);
402
	up_read(&mm->mmap_sem);
403
	mutex_lock(&dev->struct_mutex);
404 405
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
406
		goto out;
407 408
	}

409 410 411
	ret = i915_gem_object_set_cpu_read_domain_range(obj,
							args->offset,
							args->size);
412
	if (ret)
413
		goto out;
414

415
	do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
416 417 418 419

	offset = args->offset;

	while (remain > 0) {
420 421
		struct page *page;

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		shmem_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

439 440 441 442 443
		page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
					   GFP_HIGHUSER | __GFP_RECLAIMABLE);
		if (IS_ERR(page))
			return PTR_ERR(page);

444
		if (do_bit17_swizzling) {
445
			slow_shmem_bit17_copy(page,
446
					      shmem_page_offset,
447 448 449 450 451 452 453
					      user_pages[data_page_index],
					      data_page_offset,
					      page_length,
					      1);
		} else {
			slow_shmem_copy(user_pages[data_page_index],
					data_page_offset,
454
					page,
455 456
					shmem_page_offset,
					page_length);
457
		}
458

459 460 461
		mark_page_accessed(page);
		page_cache_release(page);

462 463 464 465 466
		remain -= page_length;
		data_ptr += page_length;
		offset += page_length;
	}

467
out:
468 469
	for (i = 0; i < pinned_pages; i++) {
		SetPageDirty(user_pages[i]);
470
		mark_page_accessed(user_pages[i]);
471 472
		page_cache_release(user_pages[i]);
	}
473
	drm_free_large(user_pages);
474 475 476 477

	return ret;
}

478 479 480 481 482 483 484
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
485
		     struct drm_file *file)
486 487
{
	struct drm_i915_gem_pread *args = data;
488
	struct drm_i915_gem_object *obj;
489
	int ret = 0;
490

491 492 493 494 495 496 497 498 499 500 501 502 503
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

	ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
				       args->size);
	if (ret)
		return -EFAULT;

504
	ret = i915_mutex_lock_interruptible(dev);
505
	if (ret)
506
		return ret;
507

508
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
509 510 511
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
512
	}
513

514
	/* Bounds check source.  */
515 516
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
517
		ret = -EINVAL;
518
		goto out;
C
Chris Wilson 已提交
519 520
	}

C
Chris Wilson 已提交
521 522
	trace_i915_gem_object_pread(obj, args->offset, args->size);

523 524 525 526
	ret = i915_gem_object_set_cpu_read_domain_range(obj,
							args->offset,
							args->size);
	if (ret)
527
		goto out;
528 529 530

	ret = -EFAULT;
	if (!i915_gem_object_needs_bit17_swizzle(obj))
531
		ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
532
	if (ret == -EFAULT)
533
		ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
534

535
out:
536
	drm_gem_object_unreference(&obj->base);
537
unlock:
538
	mutex_unlock(&dev->struct_mutex);
539
	return ret;
540 541
}

542 543
/* This is the fast write path which cannot handle
 * page faults in the source data
544
 */
545 546 547 548 549 550

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
551 552
{
	char *vaddr_atomic;
553
	unsigned long unwritten;
554

P
Peter Zijlstra 已提交
555
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
556 557
	unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
						      user_data, length);
P
Peter Zijlstra 已提交
558
	io_mapping_unmap_atomic(vaddr_atomic);
559
	return unwritten;
560 561 562 563 564 565
}

/* Here's the write path which can sleep for
 * page faults
 */

566
static inline void
567 568 569 570
slow_kernel_write(struct io_mapping *mapping,
		  loff_t gtt_base, int gtt_offset,
		  struct page *user_page, int user_offset,
		  int length)
571
{
572 573
	char __iomem *dst_vaddr;
	char *src_vaddr;
574

575 576 577 578 579 580 581 582 583
	dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
	src_vaddr = kmap(user_page);

	memcpy_toio(dst_vaddr + gtt_offset,
		    src_vaddr + user_offset,
		    length);

	kunmap(user_page);
	io_mapping_unmap(dst_vaddr);
584 585
}

586 587 588 589
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
590
static int
591 592
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
593
			 struct drm_i915_gem_pwrite *args,
594
			 struct drm_file *file)
595
{
596
	drm_i915_private_t *dev_priv = dev->dev_private;
597
	ssize_t remain;
598
	loff_t offset, page_base;
599
	char __user *user_data;
600
	int page_offset, page_length;
601 602 603 604

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

605
	offset = obj->gtt_offset + args->offset;
606 607 608 609

	while (remain > 0) {
		/* Operation in this page
		 *
610 611 612
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
613
		 */
614 615 616 617 618 619 620
		page_base = (offset & ~(PAGE_SIZE-1));
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
621 622
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
623
		 */
624 625 626 627
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
				    page_offset, user_data, page_length))

			return -EFAULT;
628

629 630 631
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
632 633
	}

634
	return 0;
635 636
}

637 638 639 640 641 642 643
/**
 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
 * the memory and maps it using kmap_atomic for copying.
 *
 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
 */
644
static int
645 646
i915_gem_gtt_pwrite_slow(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
647
			 struct drm_i915_gem_pwrite *args,
648
			 struct drm_file *file)
649
{
650 651 652 653 654 655 656 657
	drm_i915_private_t *dev_priv = dev->dev_private;
	ssize_t remain;
	loff_t gtt_page_base, offset;
	loff_t first_data_page, last_data_page, num_pages;
	loff_t pinned_pages, i;
	struct page **user_pages;
	struct mm_struct *mm = current->mm;
	int gtt_page_offset, data_page_offset, data_page_index, page_length;
658
	int ret;
659 660 661 662 663 664 665 666 667 668 669 670
	uint64_t data_ptr = args->data_ptr;

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, and all of the pwrite implementations
	 * want to hold it while dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

671
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
672 673 674
	if (user_pages == NULL)
		return -ENOMEM;

675
	mutex_unlock(&dev->struct_mutex);
676 677 678 679
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
				      num_pages, 0, 0, user_pages, NULL);
	up_read(&mm->mmap_sem);
680
	mutex_lock(&dev->struct_mutex);
681 682 683 684
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
		goto out_unpin_pages;
	}
685

686 687 688 689 690
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin_pages;

	ret = i915_gem_object_put_fence(obj);
691
	if (ret)
692
		goto out_unpin_pages;
693

694
	offset = obj->gtt_offset + args->offset;
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715

	while (remain > 0) {
		/* Operation in this page
		 *
		 * gtt_page_base = page offset within aperture
		 * gtt_page_offset = offset within page in aperture
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		gtt_page_base = offset & PAGE_MASK;
		gtt_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((gtt_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - gtt_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

716 717 718 719 720
		slow_kernel_write(dev_priv->mm.gtt_mapping,
				  gtt_page_base, gtt_page_offset,
				  user_pages[data_page_index],
				  data_page_offset,
				  page_length);
721 722 723 724 725 726 727 728 729

		remain -= page_length;
		offset += page_length;
		data_ptr += page_length;
	}

out_unpin_pages:
	for (i = 0; i < pinned_pages; i++)
		page_cache_release(user_pages[i]);
730
	drm_free_large(user_pages);
731 732 733 734

	return ret;
}

735 736 737 738
/**
 * This is the fast shmem pwrite path, which attempts to directly
 * copy_from_user into the kmapped pages backing the object.
 */
739
static int
740 741
i915_gem_shmem_pwrite_fast(struct drm_device *dev,
			   struct drm_i915_gem_object *obj,
742
			   struct drm_i915_gem_pwrite *args,
743
			   struct drm_file *file)
744
{
745
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
746
	ssize_t remain;
747
	loff_t offset;
748 749 750 751 752
	char __user *user_data;
	int page_offset, page_length;

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;
753

754
	offset = args->offset;
755
	obj->dirty = 1;
756 757

	while (remain > 0) {
758 759 760 761
		struct page *page;
		char *vaddr;
		int ret;

762 763 764 765 766 767 768 769 770 771
		/* Operation in this page
		 *
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
		 */
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
		page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
					   GFP_HIGHUSER | __GFP_RECLAIMABLE);
		if (IS_ERR(page))
			return PTR_ERR(page);

		vaddr = kmap_atomic(page, KM_USER0);
		ret = __copy_from_user_inatomic(vaddr + page_offset,
						user_data,
						page_length);
		kunmap_atomic(vaddr, KM_USER0);

		set_page_dirty(page);
		mark_page_accessed(page);
		page_cache_release(page);

		/* If we get a fault while copying data, then (presumably) our
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
		 */
		if (ret)
792
			return -EFAULT;
793 794 795 796 797 798

		remain -= page_length;
		user_data += page_length;
		offset += page_length;
	}

799
	return 0;
800 801 802 803 804 805 806 807 808 809
}

/**
 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
 * the memory and maps it using kmap_atomic for copying.
 *
 * This avoids taking mmap_sem for faulting on the user's address while the
 * struct_mutex is held.
 */
static int
810 811
i915_gem_shmem_pwrite_slow(struct drm_device *dev,
			   struct drm_i915_gem_object *obj,
812
			   struct drm_i915_gem_pwrite *args,
813
			   struct drm_file *file)
814
{
815
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
816 817 818 819 820
	struct mm_struct *mm = current->mm;
	struct page **user_pages;
	ssize_t remain;
	loff_t offset, pinned_pages, i;
	loff_t first_data_page, last_data_page, num_pages;
821
	int shmem_page_offset;
822 823 824 825
	int data_page_index,  data_page_offset;
	int page_length;
	int ret;
	uint64_t data_ptr = args->data_ptr;
826
	int do_bit17_swizzling;
827 828 829 830 831 832 833 834 835 836 837

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, and all of the pwrite implementations
	 * want to hold it while dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

838
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
839 840 841
	if (user_pages == NULL)
		return -ENOMEM;

842
	mutex_unlock(&dev->struct_mutex);
843 844 845 846
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
				      num_pages, 0, 0, user_pages, NULL);
	up_read(&mm->mmap_sem);
847
	mutex_lock(&dev->struct_mutex);
848 849
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
850
		goto out;
851 852
	}

853
	ret = i915_gem_object_set_to_cpu_domain(obj, 1);
854
	if (ret)
855
		goto out;
856

857
	do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
858

859
	offset = args->offset;
860
	obj->dirty = 1;
861

862
	while (remain > 0) {
863 864
		struct page *page;

865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		shmem_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

882 883 884 885 886 887 888
		page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
					   GFP_HIGHUSER | __GFP_RECLAIMABLE);
		if (IS_ERR(page)) {
			ret = PTR_ERR(page);
			goto out;
		}

889
		if (do_bit17_swizzling) {
890
			slow_shmem_bit17_copy(page,
891 892 893
					      shmem_page_offset,
					      user_pages[data_page_index],
					      data_page_offset,
894 895 896
					      page_length,
					      0);
		} else {
897
			slow_shmem_copy(page,
898 899 900 901
					shmem_page_offset,
					user_pages[data_page_index],
					data_page_offset,
					page_length);
902
		}
903

904 905 906 907
		set_page_dirty(page);
		mark_page_accessed(page);
		page_cache_release(page);

908 909 910
		remain -= page_length;
		data_ptr += page_length;
		offset += page_length;
911 912
	}

913
out:
914 915
	for (i = 0; i < pinned_pages; i++)
		page_cache_release(user_pages[i]);
916
	drm_free_large(user_pages);
917

918
	return ret;
919 920 921 922 923 924 925 926 927
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928
		      struct drm_file *file)
929 930
{
	struct drm_i915_gem_pwrite *args = data;
931
	struct drm_i915_gem_object *obj;
932 933 934 935 936 937 938 939 940 941 942 943 944 945
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

	ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
				      args->size);
	if (ret)
		return -EFAULT;
946

947
	ret = i915_mutex_lock_interruptible(dev);
948
	if (ret)
949
		return ret;
950

951
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
952 953 954
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
955
	}
956

957
	/* Bounds check destination. */
958 959
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
960
		ret = -EINVAL;
961
		goto out;
C
Chris Wilson 已提交
962 963
	}

C
Chris Wilson 已提交
964 965
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

966 967 968 969 970 971
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
972
	if (obj->phys_obj)
973
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
974
	else if (obj->gtt_space &&
975
		 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
976
		ret = i915_gem_object_pin(obj, 0, true);
977 978 979
		if (ret)
			goto out;

980 981 982 983 984
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			goto out_unpin;

		ret = i915_gem_object_put_fence(obj);
985 986 987 988 989 990 991 992 993
		if (ret)
			goto out_unpin;

		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
		if (ret == -EFAULT)
			ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);

out_unpin:
		i915_gem_object_unpin(obj);
994
	} else {
995 996
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
		if (ret)
997
			goto out;
998

999 1000 1001 1002 1003 1004
		ret = -EFAULT;
		if (!i915_gem_object_needs_bit17_swizzle(obj))
			ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
		if (ret == -EFAULT)
			ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
	}
1005

1006
out:
1007
	drm_gem_object_unreference(&obj->base);
1008
unlock:
1009
	mutex_unlock(&dev->struct_mutex);
1010 1011 1012 1013
	return ret;
}

/**
1014 1015
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1016 1017 1018
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1019
			  struct drm_file *file)
1020 1021
{
	struct drm_i915_gem_set_domain *args = data;
1022
	struct drm_i915_gem_object *obj;
1023 1024
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1025 1026 1027 1028 1029
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1030
	/* Only handle setting domains to types used by the CPU. */
1031
	if (write_domain & I915_GEM_GPU_DOMAINS)
1032 1033
		return -EINVAL;

1034
	if (read_domains & I915_GEM_GPU_DOMAINS)
1035 1036 1037 1038 1039 1040 1041 1042
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1043
	ret = i915_mutex_lock_interruptible(dev);
1044
	if (ret)
1045
		return ret;
1046

1047
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1048 1049 1050
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
1051
	}
1052

1053 1054
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1055 1056 1057 1058 1059 1060 1061

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1062
	} else {
1063
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1064 1065
	}

1066
	drm_gem_object_unreference(&obj->base);
1067
unlock:
1068 1069 1070 1071 1072 1073 1074 1075 1076
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1077
			 struct drm_file *file)
1078 1079
{
	struct drm_i915_gem_sw_finish *args = data;
1080
	struct drm_i915_gem_object *obj;
1081 1082 1083 1084 1085
	int ret = 0;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1086
	ret = i915_mutex_lock_interruptible(dev);
1087
	if (ret)
1088
		return ret;
1089

1090
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1091
	if (obj == NULL) {
1092 1093
		ret = -ENOENT;
		goto unlock;
1094 1095 1096
	}

	/* Pinned buffers may be scanout, so flush the cache */
1097
	if (obj->pin_count)
1098 1099
		i915_gem_object_flush_cpu_write_domain(obj);

1100
	drm_gem_object_unreference(&obj->base);
1101
unlock:
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1115
		    struct drm_file *file)
1116
{
1117
	struct drm_i915_private *dev_priv = dev->dev_private;
1118 1119 1120 1121 1122 1123 1124
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1125
	obj = drm_gem_object_lookup(dev, file, args->handle);
1126
	if (obj == NULL)
1127
		return -ENOENT;
1128

1129 1130 1131 1132 1133
	if (obj->size > dev_priv->mm.gtt_mappable_end) {
		drm_gem_object_unreference_unlocked(obj);
		return -E2BIG;
	}

1134 1135 1136 1137 1138
	down_write(&current->mm->mmap_sem);
	addr = do_mmap(obj->filp, 0, args->size,
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
	up_write(&current->mm->mmap_sem);
1139
	drm_gem_object_unreference_unlocked(obj);
1140 1141 1142 1143 1144 1145 1146 1147
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1166 1167
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1168
	drm_i915_private_t *dev_priv = dev->dev_private;
1169 1170 1171
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1172
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1173 1174 1175 1176 1177

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1178 1179 1180
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1181

C
Chris Wilson 已提交
1182 1183
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1184
	/* Now bind it into the GTT if needed */
1185 1186 1187 1188
	if (!obj->map_and_fenceable) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			goto unlock;
1189
	}
1190
	if (!obj->gtt_space) {
1191
		ret = i915_gem_object_bind_to_gtt(obj, 0, true);
1192 1193
		if (ret)
			goto unlock;
1194 1195
	}

1196 1197 1198 1199
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unlock;

1200 1201 1202 1203 1204 1205
	if (obj->tiling_mode == I915_TILING_NONE)
		ret = i915_gem_object_put_fence(obj);
	else
		ret = i915_gem_object_get_fence(obj, NULL, true);
	if (ret)
		goto unlock;
1206

1207 1208
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1209

1210 1211
	obj->fault_mappable = true;

1212
	pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
1213 1214 1215 1216
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1217
unlock:
1218
	mutex_unlock(&dev->struct_mutex);
1219
out:
1220
	switch (ret) {
1221
	case -EIO:
1222
	case -EAGAIN:
1223 1224 1225 1226 1227 1228 1229
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1230
		set_need_resched();
1231 1232 1233
	case 0:
	case -ERESTARTSYS:
		return VM_FAULT_NOPAGE;
1234 1235 1236
	case -ENOMEM:
		return VM_FAULT_OOM;
	default:
1237
		return VM_FAULT_SIGBUS;
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
	}
}

/**
 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
 * @obj: obj in question
 *
 * GEM memory mapping works by handing back to userspace a fake mmap offset
 * it can use in a subsequent mmap(2) call.  The DRM core code then looks
 * up the object based on the offset and sets up the various memory mapping
 * structures.
 *
 * This routine allocates and attaches a fake offset for @obj.
 */
static int
1253
i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
1254
{
1255
	struct drm_device *dev = obj->base.dev;
1256 1257
	struct drm_gem_mm *mm = dev->mm_private;
	struct drm_map_list *list;
1258
	struct drm_local_map *map;
1259 1260 1261
	int ret = 0;

	/* Set the object up for mmap'ing */
1262
	list = &obj->base.map_list;
1263
	list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
1264 1265 1266 1267 1268
	if (!list->map)
		return -ENOMEM;

	map = list->map;
	map->type = _DRM_GEM;
1269
	map->size = obj->base.size;
1270 1271 1272 1273
	map->handle = obj;

	/* Get a DRM GEM mmap offset allocated... */
	list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1274 1275
						    obj->base.size / PAGE_SIZE,
						    0, 0);
1276
	if (!list->file_offset_node) {
1277 1278
		DRM_ERROR("failed to allocate offset for bo %d\n",
			  obj->base.name);
1279
		ret = -ENOSPC;
1280 1281 1282 1283
		goto out_free_list;
	}

	list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1284 1285
						  obj->base.size / PAGE_SIZE,
						  0);
1286 1287 1288 1289 1290 1291
	if (!list->file_offset_node) {
		ret = -ENOMEM;
		goto out_free_list;
	}

	list->hash.key = list->file_offset_node->start;
1292 1293
	ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
	if (ret) {
1294 1295 1296 1297 1298 1299 1300 1301 1302
		DRM_ERROR("failed to add to map hash\n");
		goto out_free_mm;
	}

	return 0;

out_free_mm:
	drm_mm_put_block(list->file_offset_node);
out_free_list:
1303
	kfree(list->map);
C
Chris Wilson 已提交
1304
	list->map = NULL;
1305 1306 1307 1308

	return ret;
}

1309 1310 1311 1312
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1313
 * Preserve the reservation of the mmapping with the DRM core code, but
1314 1315 1316 1317 1318 1319 1320 1321 1322
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1323
void
1324
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1325
{
1326 1327
	if (!obj->fault_mappable)
		return;
1328

1329 1330 1331
	unmap_mapping_range(obj->base.dev->dev_mapping,
			    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
			    obj->base.size, 1);
1332

1333
	obj->fault_mappable = false;
1334 1335
}

1336
static void
1337
i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
1338
{
1339
	struct drm_device *dev = obj->base.dev;
1340
	struct drm_gem_mm *mm = dev->mm_private;
1341
	struct drm_map_list *list = &obj->base.map_list;
1342 1343

	drm_ht_remove_item(&mm->offset_hash, &list->hash);
C
Chris Wilson 已提交
1344 1345 1346
	drm_mm_put_block(list->file_offset_node);
	kfree(list->map);
	list->map = NULL;
1347 1348
}

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
static uint32_t
i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	uint32_t size;

	if (INTEL_INFO(dev)->gen >= 4 ||
	    obj->tiling_mode == I915_TILING_NONE)
		return obj->base.size;

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
		size = 1024*1024;
	else
		size = 512*1024;

	while (size < obj->base.size)
		size <<= 1;

	return size;
}

1371 1372 1373 1374 1375
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1376
 * potential fence register mapping.
1377 1378
 */
static uint32_t
1379
i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
1380
{
1381
	struct drm_device *dev = obj->base.dev;
1382 1383 1384 1385 1386

	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1387
	if (INTEL_INFO(dev)->gen >= 4 ||
1388
	    obj->tiling_mode == I915_TILING_NONE)
1389 1390
		return 4096;

1391 1392 1393 1394
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1395
	return i915_gem_get_gtt_size(obj);
1396 1397
}

1398 1399 1400 1401 1402 1403 1404 1405 1406
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
static uint32_t
1407
i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
1408
{
1409
	struct drm_device *dev = obj->base.dev;
1410 1411 1412 1413 1414 1415
	int tile_height;

	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1416
	    obj->tiling_mode == I915_TILING_NONE)
1417 1418 1419 1420 1421 1422 1423 1424
		return 4096;

	/*
	 * Older chips need unfenced tiled buffers to be aligned to the left
	 * edge of an even tile row (where tile rows are counted as if the bo is
	 * placed in a fenced gtt region).
	 */
	if (IS_GEN2(dev) ||
1425
	    (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
1426 1427 1428 1429
		tile_height = 32;
	else
		tile_height = 8;

1430
	return tile_height * obj->stride * 2;
1431 1432
}

1433 1434 1435 1436
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
1437
 * @file: GEM object info
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1450
			struct drm_file *file)
1451
{
1452
	struct drm_i915_private *dev_priv = dev->dev_private;
1453
	struct drm_i915_gem_mmap_gtt *args = data;
1454
	struct drm_i915_gem_object *obj;
1455 1456 1457 1458 1459
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1460
	ret = i915_mutex_lock_interruptible(dev);
1461
	if (ret)
1462
		return ret;
1463

1464
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1465 1466 1467 1468
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
	}
1469

1470
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1471 1472 1473 1474
		ret = -E2BIG;
		goto unlock;
	}

1475
	if (obj->madv != I915_MADV_WILLNEED) {
1476
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1477 1478
		ret = -EINVAL;
		goto out;
1479 1480
	}

1481
	if (!obj->base.map_list.map) {
1482
		ret = i915_gem_create_mmap_offset(obj);
1483 1484
		if (ret)
			goto out;
1485 1486
	}

1487
	args->offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1488

1489
out:
1490
	drm_gem_object_unreference(&obj->base);
1491
unlock:
1492
	mutex_unlock(&dev->struct_mutex);
1493
	return ret;
1494 1495
}

1496
static int
1497
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
			      gfp_t gfpmask)
{
	int page_count, i;
	struct address_space *mapping;
	struct inode *inode;
	struct page *page;

	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
1508 1509 1510 1511
	page_count = obj->base.size / PAGE_SIZE;
	BUG_ON(obj->pages != NULL);
	obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
	if (obj->pages == NULL)
1512 1513
		return -ENOMEM;

1514
	inode = obj->base.filp->f_path.dentry->d_inode;
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	mapping = inode->i_mapping;
	for (i = 0; i < page_count; i++) {
		page = read_cache_page_gfp(mapping, i,
					   GFP_HIGHUSER |
					   __GFP_COLD |
					   __GFP_RECLAIMABLE |
					   gfpmask);
		if (IS_ERR(page))
			goto err_pages;

1525
		obj->pages[i] = page;
1526 1527
	}

1528
	if (obj->tiling_mode != I915_TILING_NONE)
1529 1530 1531 1532 1533 1534
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
	while (i--)
1535
		page_cache_release(obj->pages[i]);
1536

1537 1538
	drm_free_large(obj->pages);
	obj->pages = NULL;
1539 1540 1541
	return PTR_ERR(page);
}

1542
static void
1543
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1544
{
1545
	int page_count = obj->base.size / PAGE_SIZE;
1546 1547
	int i;

1548
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1549

1550
	if (obj->tiling_mode != I915_TILING_NONE)
1551 1552
		i915_gem_object_save_bit_17_swizzle(obj);

1553 1554
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1555 1556

	for (i = 0; i < page_count; i++) {
1557 1558
		if (obj->dirty)
			set_page_dirty(obj->pages[i]);
1559

1560 1561
		if (obj->madv == I915_MADV_WILLNEED)
			mark_page_accessed(obj->pages[i]);
1562

1563
		page_cache_release(obj->pages[i]);
1564
	}
1565
	obj->dirty = 0;
1566

1567 1568
	drm_free_large(obj->pages);
	obj->pages = NULL;
1569 1570
}

1571
void
1572
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1573 1574
			       struct intel_ring_buffer *ring,
			       u32 seqno)
1575
{
1576
	struct drm_device *dev = obj->base.dev;
1577
	struct drm_i915_private *dev_priv = dev->dev_private;
1578

1579
	BUG_ON(ring == NULL);
1580
	obj->ring = ring;
1581 1582

	/* Add a reference if we're newly entering the active list. */
1583 1584 1585
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1586
	}
1587

1588
	/* Move from whatever list we were on to the tail of execution. */
1589 1590
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1591

1592
	obj->last_rendering_seqno = seqno;
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	if (obj->fenced_gpu_access) {
		struct drm_i915_fence_reg *reg;

		BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);

		obj->last_fenced_seqno = seqno;
		obj->last_fenced_ring = ring;

		reg = &dev_priv->fence_regs[obj->fence_reg];
		list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
	}
}

static void
i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
{
	list_del_init(&obj->ring_list);
	obj->last_rendering_seqno = 0;
1611 1612
}

1613
static void
1614
i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
1615
{
1616
	struct drm_device *dev = obj->base.dev;
1617 1618
	drm_i915_private_t *dev_priv = dev->dev_private;

1619 1620
	BUG_ON(!obj->active);
	list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643

	i915_gem_object_move_off_active(obj);
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (obj->pin_count != 0)
		list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
	else
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

	BUG_ON(!list_empty(&obj->gpu_write_list));
	BUG_ON(!obj->active);
	obj->ring = NULL;

	i915_gem_object_move_off_active(obj);
	obj->fenced_gpu_access = false;

	obj->active = 0;
1644
	obj->pending_gpu_write = false;
1645 1646 1647
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1648
}
1649

1650 1651
/* Immediately discard the backing storage */
static void
1652
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1653
{
C
Chris Wilson 已提交
1654
	struct inode *inode;
1655

1656 1657 1658 1659 1660 1661
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*. Here we mirror the actions taken
	 * when by shmem_delete_inode() to release the backing store.
	 */
1662
	inode = obj->base.filp->f_path.dentry->d_inode;
1663 1664 1665
	truncate_inode_pages(inode->i_mapping, 0);
	if (inode->i_op->truncate_range)
		inode->i_op->truncate_range(inode, 0, (loff_t)-1);
C
Chris Wilson 已提交
1666

1667
	obj->madv = __I915_MADV_PURGED;
1668 1669 1670
}

static inline int
1671
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1672
{
1673
	return obj->madv == I915_MADV_DONTNEED;
1674 1675
}

1676
static void
C
Chris Wilson 已提交
1677 1678
i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
			       uint32_t flush_domains)
1679
{
1680
	struct drm_i915_gem_object *obj, *next;
1681

1682
	list_for_each_entry_safe(obj, next,
1683
				 &ring->gpu_write_list,
1684
				 gpu_write_list) {
1685 1686
		if (obj->base.write_domain & flush_domains) {
			uint32_t old_write_domain = obj->base.write_domain;
1687

1688 1689
			obj->base.write_domain = 0;
			list_del_init(&obj->gpu_write_list);
1690
			i915_gem_object_move_to_active(obj, ring,
C
Chris Wilson 已提交
1691
						       i915_gem_next_request_seqno(ring));
1692 1693

			trace_i915_gem_object_change_domain(obj,
1694
							    obj->base.read_domains,
1695 1696 1697 1698
							    old_write_domain);
		}
	}
}
1699

1700
int
C
Chris Wilson 已提交
1701
i915_add_request(struct intel_ring_buffer *ring,
1702
		 struct drm_file *file,
C
Chris Wilson 已提交
1703
		 struct drm_i915_gem_request *request)
1704
{
C
Chris Wilson 已提交
1705
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1706 1707
	uint32_t seqno;
	int was_empty;
1708 1709 1710
	int ret;

	BUG_ON(request == NULL);
1711

1712 1713 1714
	ret = ring->add_request(ring, &seqno);
	if (ret)
	    return ret;
1715

C
Chris Wilson 已提交
1716
	trace_i915_gem_request_add(ring, seqno);
1717 1718

	request->seqno = seqno;
1719
	request->ring = ring;
1720
	request->emitted_jiffies = jiffies;
1721 1722 1723
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);

C
Chris Wilson 已提交
1724 1725 1726
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

1727
		spin_lock(&file_priv->mm.lock);
1728
		request->file_priv = file_priv;
1729
		list_add_tail(&request->client_list,
1730
			      &file_priv->mm.request_list);
1731
		spin_unlock(&file_priv->mm.lock);
1732
	}
1733

C
Chris Wilson 已提交
1734 1735
	ring->outstanding_lazy_request = false;

B
Ben Gamari 已提交
1736
	if (!dev_priv->mm.suspended) {
1737 1738
		mod_timer(&dev_priv->hangcheck_timer,
			  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
B
Ben Gamari 已提交
1739
		if (was_empty)
1740 1741
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
B
Ben Gamari 已提交
1742
	}
1743
	return 0;
1744 1745
}

1746 1747
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1748
{
1749
	struct drm_i915_file_private *file_priv = request->file_priv;
1750

1751 1752
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1753

1754 1755 1756 1757
	spin_lock(&file_priv->mm.lock);
	list_del(&request->client_list);
	request->file_priv = NULL;
	spin_unlock(&file_priv->mm.lock);
1758 1759
}

1760 1761
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1762
{
1763 1764
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1765

1766 1767 1768
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1769

1770
		list_del(&request->list);
1771
		i915_gem_request_remove_from_client(request);
1772 1773
		kfree(request);
	}
1774

1775
	while (!list_empty(&ring->active_list)) {
1776
		struct drm_i915_gem_object *obj;
1777

1778 1779 1780
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
1781

1782 1783 1784
		obj->base.write_domain = 0;
		list_del_init(&obj->gpu_write_list);
		i915_gem_object_move_to_inactive(obj);
1785 1786 1787
	}
}

1788 1789 1790 1791 1792 1793 1794
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < 16; i++) {
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
1795 1796 1797 1798 1799 1800 1801 1802
		struct drm_i915_gem_object *obj = reg->obj;

		if (!obj)
			continue;

		if (obj->tiling_mode)
			i915_gem_release_mmap(obj);

1803 1804 1805 1806 1807
		reg->obj->fence_reg = I915_FENCE_REG_NONE;
		reg->obj->fenced_gpu_access = false;
		reg->obj->last_fenced_seqno = 0;
		reg->obj->last_fenced_ring = NULL;
		i915_gem_clear_fence_reg(dev, reg);
1808 1809 1810
	}
}

1811
void i915_gem_reset(struct drm_device *dev)
1812
{
1813
	struct drm_i915_private *dev_priv = dev->dev_private;
1814
	struct drm_i915_gem_object *obj;
1815
	int i;
1816

1817 1818
	for (i = 0; i < I915_NUM_RINGS; i++)
		i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
1819 1820 1821 1822 1823 1824

	/* Remove anything from the flushing lists. The GPU cache is likely
	 * to be lost on reset along with the data, so simply move the
	 * lost bo to the inactive list.
	 */
	while (!list_empty(&dev_priv->mm.flushing_list)) {
1825 1826 1827
		obj= list_first_entry(&dev_priv->mm.flushing_list,
				      struct drm_i915_gem_object,
				      mm_list);
1828

1829 1830 1831
		obj->base.write_domain = 0;
		list_del_init(&obj->gpu_write_list);
		i915_gem_object_move_to_inactive(obj);
1832 1833 1834 1835 1836
	}

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1837
	list_for_each_entry(obj,
1838
			    &dev_priv->mm.inactive_list,
1839
			    mm_list)
1840
	{
1841
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1842
	}
1843 1844

	/* The fence registers are invalidated so clear them out */
1845
	i915_gem_reset_fences(dev);
1846 1847 1848 1849 1850
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1851
static void
C
Chris Wilson 已提交
1852
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
1853 1854
{
	uint32_t seqno;
1855
	int i;
1856

C
Chris Wilson 已提交
1857
	if (list_empty(&ring->request_list))
1858 1859
		return;

C
Chris Wilson 已提交
1860
	WARN_ON(i915_verify_lists(ring->dev));
1861

1862
	seqno = ring->get_seqno(ring);
1863

1864
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
1865 1866 1867
		if (seqno >= ring->sync_seqno[i])
			ring->sync_seqno[i] = 0;

1868
	while (!list_empty(&ring->request_list)) {
1869 1870
		struct drm_i915_gem_request *request;

1871
		request = list_first_entry(&ring->request_list,
1872 1873 1874
					   struct drm_i915_gem_request,
					   list);

1875
		if (!i915_seqno_passed(seqno, request->seqno))
1876 1877
			break;

C
Chris Wilson 已提交
1878
		trace_i915_gem_request_retire(ring, request->seqno);
1879 1880

		list_del(&request->list);
1881
		i915_gem_request_remove_from_client(request);
1882 1883
		kfree(request);
	}
1884

1885 1886 1887 1888
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
1889
		struct drm_i915_gem_object *obj;
1890

1891 1892 1893
		obj= list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);
1894

1895
		if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
1896
			break;
1897

1898
		if (obj->base.write_domain != 0)
1899 1900 1901
			i915_gem_object_move_to_flushing(obj);
		else
			i915_gem_object_move_to_inactive(obj);
1902
	}
1903

C
Chris Wilson 已提交
1904 1905
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1906
		ring->irq_put(ring);
C
Chris Wilson 已提交
1907
		ring->trace_irq_seqno = 0;
1908
	}
1909

C
Chris Wilson 已提交
1910
	WARN_ON(i915_verify_lists(ring->dev));
1911 1912
}

1913 1914 1915 1916
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1917
	int i;
1918

1919
	if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1920
	    struct drm_i915_gem_object *obj, *next;
1921 1922 1923 1924 1925 1926

	    /* We must be careful that during unbind() we do not
	     * accidentally infinitely recurse into retire requests.
	     * Currently:
	     *   retire -> free -> unbind -> wait -> retire_ring
	     */
1927
	    list_for_each_entry_safe(obj, next,
1928
				     &dev_priv->mm.deferred_free_list,
1929
				     mm_list)
1930
		    i915_gem_free_object_tail(obj);
1931 1932
	}

1933
	for (i = 0; i < I915_NUM_RINGS; i++)
C
Chris Wilson 已提交
1934
		i915_gem_retire_requests_ring(&dev_priv->ring[i]);
1935 1936
}

1937
static void
1938 1939 1940 1941
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
1942 1943
	bool idle;
	int i;
1944 1945 1946 1947 1948

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1949 1950 1951 1952 1953 1954
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1955
	i915_gem_retire_requests(dev);
1956

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
	 */
	idle = true;
	for (i = 0; i < I915_NUM_RINGS; i++) {
		struct intel_ring_buffer *ring = &dev_priv->ring[i];

		if (!list_empty(&ring->gpu_write_list)) {
			struct drm_i915_gem_request *request;
			int ret;

C
Chris Wilson 已提交
1968 1969
			ret = i915_gem_flush_ring(ring,
						  0, I915_GEM_GPU_DOMAINS);
1970 1971
			request = kzalloc(sizeof(*request), GFP_KERNEL);
			if (ret || request == NULL ||
C
Chris Wilson 已提交
1972
			    i915_add_request(ring, NULL, request))
1973 1974 1975 1976 1977 1978 1979
			    kfree(request);
		}

		idle &= list_empty(&ring->request_list);
	}

	if (!dev_priv->mm.suspended && !idle)
1980
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1981

1982 1983 1984
	mutex_unlock(&dev->struct_mutex);
}

C
Chris Wilson 已提交
1985 1986 1987 1988
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
1989
int
C
Chris Wilson 已提交
1990 1991 1992
i915_wait_request(struct intel_ring_buffer *ring,
		  uint32_t seqno,
		  bool interruptible)
1993
{
C
Chris Wilson 已提交
1994
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1995
	u32 ier;
1996 1997 1998 1999
	int ret = 0;

	BUG_ON(seqno == 0);

2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		return recovery_complete ? -EIO : -EAGAIN;
	}
2012

2013
	if (seqno == ring->outstanding_lazy_request) {
2014 2015 2016 2017
		struct drm_i915_gem_request *request;

		request = kzalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
2018
			return -ENOMEM;
2019

C
Chris Wilson 已提交
2020
		ret = i915_add_request(ring, NULL, request);
2021 2022 2023 2024 2025 2026
		if (ret) {
			kfree(request);
			return ret;
		}

		seqno = request->seqno;
2027
	}
2028

2029
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
C
Chris Wilson 已提交
2030
		if (HAS_PCH_SPLIT(ring->dev))
2031 2032 2033
			ier = I915_READ(DEIER) | I915_READ(GTIER);
		else
			ier = I915_READ(IER);
2034 2035 2036
		if (!ier) {
			DRM_ERROR("something (likely vbetool) disabled "
				  "interrupts, re-enabling\n");
C
Chris Wilson 已提交
2037 2038
			i915_driver_irq_preinstall(ring->dev);
			i915_driver_irq_postinstall(ring->dev);
2039 2040
		}

C
Chris Wilson 已提交
2041
		trace_i915_gem_request_wait_begin(ring, seqno);
C
Chris Wilson 已提交
2042

2043
		ring->waiting_seqno = seqno;
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
		if (ring->irq_get(ring)) {
			if (interruptible)
				ret = wait_event_interruptible(ring->irq_queue,
							       i915_seqno_passed(ring->get_seqno(ring), seqno)
							       || atomic_read(&dev_priv->mm.wedged));
			else
				wait_event(ring->irq_queue,
					   i915_seqno_passed(ring->get_seqno(ring), seqno)
					   || atomic_read(&dev_priv->mm.wedged));

			ring->irq_put(ring);
2055 2056 2057 2058
		} else if (wait_for(i915_seqno_passed(ring->get_seqno(ring),
						      seqno) ||
				    atomic_read(&dev_priv->mm.wedged), 3000))
			ret = -EBUSY;
2059
		ring->waiting_seqno = 0;
C
Chris Wilson 已提交
2060

C
Chris Wilson 已提交
2061
		trace_i915_gem_request_wait_end(ring, seqno);
2062
	}
2063
	if (atomic_read(&dev_priv->mm.wedged))
2064
		ret = -EAGAIN;
2065 2066

	if (ret && ret != -ERESTARTSYS)
2067
		DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
2068
			  __func__, ret, seqno, ring->get_seqno(ring),
2069
			  dev_priv->next_seqno);
2070 2071 2072 2073 2074 2075 2076

	/* Directly dispatch request retiring.  While we have the work queue
	 * to handle this, the waiter on a request often wants an associated
	 * buffer to have made it to the inactive list, and we would need
	 * a separate wait queue to handle that.
	 */
	if (ret == 0)
C
Chris Wilson 已提交
2077
		i915_gem_retire_requests_ring(ring);
2078 2079 2080 2081 2082 2083 2084 2085

	return ret;
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
2086
int
2087
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2088
			       bool interruptible)
2089 2090 2091
{
	int ret;

2092 2093
	/* This function only exists to support waiting for existing rendering,
	 * not for emitting required flushes.
2094
	 */
2095
	BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
2096 2097 2098 2099

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
2100
	if (obj->active) {
C
Chris Wilson 已提交
2101 2102 2103
		ret = i915_wait_request(obj->ring,
					obj->last_rendering_seqno,
					interruptible);
2104
		if (ret)
2105 2106 2107 2108 2109 2110 2111 2112 2113
			return ret;
	}

	return 0;
}

/**
 * Unbinds an object from the GTT aperture.
 */
2114
int
2115
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2116 2117 2118
{
	int ret = 0;

2119
	if (obj->gtt_space == NULL)
2120 2121
		return 0;

2122
	if (obj->pin_count != 0) {
2123 2124 2125 2126
		DRM_ERROR("Attempting to unbind pinned buffer\n");
		return -EINVAL;
	}

2127 2128 2129
	/* blow away mappings if mapped through GTT */
	i915_gem_release_mmap(obj);

2130 2131 2132 2133 2134 2135
	/* Move the object to the CPU domain to ensure that
	 * any possible CPU writes while it's not in the GTT
	 * are flushed when we go to remap it. This will
	 * also ensure that all pending GPU writes are finished
	 * before we unbind.
	 */
2136
	ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2137
	if (ret == -ERESTARTSYS)
2138
		return ret;
2139 2140 2141 2142
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */
2143 2144
	if (ret) {
		i915_gem_clflush_object(obj);
2145
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2146
	}
2147

2148
	/* release the fence reg _after_ flushing */
2149 2150 2151
	ret = i915_gem_object_put_fence(obj);
	if (ret == -ERESTARTSYS)
		return ret;
2152

C
Chris Wilson 已提交
2153 2154
	trace_i915_gem_object_unbind(obj);

2155
	i915_gem_gtt_unbind_object(obj);
2156
	i915_gem_object_put_pages_gtt(obj);
2157

2158
	list_del_init(&obj->gtt_list);
2159
	list_del_init(&obj->mm_list);
2160
	/* Avoid an unnecessary call to unbind on rebind. */
2161
	obj->map_and_fenceable = true;
2162

2163 2164 2165
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2166

2167
	if (i915_gem_object_is_purgeable(obj))
2168 2169
		i915_gem_object_truncate(obj);

2170
	return ret;
2171 2172
}

2173
int
C
Chris Wilson 已提交
2174
i915_gem_flush_ring(struct intel_ring_buffer *ring,
2175 2176 2177
		    uint32_t invalidate_domains,
		    uint32_t flush_domains)
{
2178 2179
	int ret;

C
Chris Wilson 已提交
2180 2181
	trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);

2182 2183 2184 2185
	ret = ring->flush(ring, invalidate_domains, flush_domains);
	if (ret)
		return ret;

C
Chris Wilson 已提交
2186
	i915_gem_process_flushing_list(ring, flush_domains);
2187
	return 0;
2188 2189
}

C
Chris Wilson 已提交
2190
static int i915_ring_idle(struct intel_ring_buffer *ring)
2191
{
2192 2193
	int ret;

2194
	if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
2195 2196
		return 0;

2197
	if (!list_empty(&ring->gpu_write_list)) {
C
Chris Wilson 已提交
2198
		ret = i915_gem_flush_ring(ring,
2199
				    I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2200 2201 2202 2203
		if (ret)
			return ret;
	}

C
Chris Wilson 已提交
2204 2205 2206
	return i915_wait_request(ring,
				 i915_gem_next_request_seqno(ring),
				 true);
2207 2208
}

2209
int
2210 2211 2212 2213
i915_gpu_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool lists_empty;
2214
	int ret, i;
2215

2216
	lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2217
		       list_empty(&dev_priv->mm.active_list));
2218 2219 2220 2221
	if (lists_empty)
		return 0;

	/* Flush everything onto the inactive list. */
2222
	for (i = 0; i < I915_NUM_RINGS; i++) {
C
Chris Wilson 已提交
2223
		ret = i915_ring_idle(&dev_priv->ring[i]);
2224 2225 2226
		if (ret)
			return ret;
	}
2227

2228
	return 0;
2229 2230
}

2231 2232
static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
				       struct intel_ring_buffer *pipelined)
2233
{
2234
	struct drm_device *dev = obj->base.dev;
2235
	drm_i915_private_t *dev_priv = dev->dev_private;
2236 2237
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2238 2239
	uint64_t val;

2240
	val = (uint64_t)((obj->gtt_offset + size - 4096) &
2241
			 0xfffff000) << 32;
2242 2243
	val |= obj->gtt_offset & 0xfffff000;
	val |= (uint64_t)((obj->stride / 128) - 1) <<
2244 2245
		SANDYBRIDGE_FENCE_PITCH_SHIFT;

2246
	if (obj->tiling_mode == I915_TILING_Y)
2247 2248 2249
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 6);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
		intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
		intel_ring_emit(pipelined, (u32)val);
		intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
		intel_ring_emit(pipelined, (u32)(val >> 32));
		intel_ring_advance(pipelined);
	} else
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);

	return 0;
2266 2267
}

2268 2269
static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2270
{
2271
	struct drm_device *dev = obj->base.dev;
2272
	drm_i915_private_t *dev_priv = dev->dev_private;
2273 2274
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2275 2276
	uint64_t val;

2277
	val = (uint64_t)((obj->gtt_offset + size - 4096) &
2278
		    0xfffff000) << 32;
2279 2280 2281
	val |= obj->gtt_offset & 0xfffff000;
	val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
	if (obj->tiling_mode == I915_TILING_Y)
2282 2283 2284
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 6);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
		intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
		intel_ring_emit(pipelined, (u32)val);
		intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
		intel_ring_emit(pipelined, (u32)(val >> 32));
		intel_ring_advance(pipelined);
	} else
		I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);

	return 0;
2301 2302
}

2303 2304
static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2305
{
2306
	struct drm_device *dev = obj->base.dev;
2307
	drm_i915_private_t *dev_priv = dev->dev_private;
2308
	u32 size = obj->gtt_space->size;
2309
	u32 fence_reg, val, pitch_val;
2310
	int tile_width;
2311

2312 2313 2314 2315 2316 2317
	if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		 (size & -size) != size ||
		 (obj->gtt_offset & (size - 1)),
		 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		 obj->gtt_offset, obj->map_and_fenceable, size))
		return -EINVAL;
2318

2319
	if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2320
		tile_width = 128;
2321
	else
2322 2323 2324
		tile_width = 512;

	/* Note: pitch better be a power of two tile widths */
2325
	pitch_val = obj->stride / tile_width;
2326
	pitch_val = ffs(pitch_val) - 1;
2327

2328 2329
	val = obj->gtt_offset;
	if (obj->tiling_mode == I915_TILING_Y)
2330
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2331
	val |= I915_FENCE_SIZE_BITS(size);
2332 2333 2334
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2335
	fence_reg = obj->fence_reg;
2336 2337
	if (fence_reg < 8)
		fence_reg = FENCE_REG_830_0 + fence_reg * 4;
2338
	else
2339
		fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354

	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 4);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(pipelined, fence_reg);
		intel_ring_emit(pipelined, val);
		intel_ring_advance(pipelined);
	} else
		I915_WRITE(fence_reg, val);

	return 0;
2355 2356
}

2357 2358
static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2359
{
2360
	struct drm_device *dev = obj->base.dev;
2361
	drm_i915_private_t *dev_priv = dev->dev_private;
2362 2363
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2364 2365 2366
	uint32_t val;
	uint32_t pitch_val;

2367 2368 2369 2370 2371 2372
	if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		 (size & -size) != size ||
		 (obj->gtt_offset & (size - 1)),
		 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		 obj->gtt_offset, size))
		return -EINVAL;
2373

2374
	pitch_val = obj->stride / 128;
2375 2376
	pitch_val = ffs(pitch_val) - 1;

2377 2378
	val = obj->gtt_offset;
	if (obj->tiling_mode == I915_TILING_Y)
2379
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2380
	val |= I830_FENCE_SIZE_BITS(size);
2381 2382 2383
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 4);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
		intel_ring_emit(pipelined, val);
		intel_ring_advance(pipelined);
	} else
		I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);

	return 0;
2398 2399
}

2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	return i915_seqno_passed(ring->get_seqno(ring), seqno);
}

static int
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
			    struct intel_ring_buffer *pipelined,
			    bool interruptible)
{
	int ret;

	if (obj->fenced_gpu_access) {
2413
		if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
2414
			ret = i915_gem_flush_ring(obj->last_fenced_ring,
2415 2416 2417 2418
						  0, obj->base.write_domain);
			if (ret)
				return ret;
		}
2419 2420 2421 2422 2423 2424 2425

		obj->fenced_gpu_access = false;
	}

	if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
		if (!ring_passed_seqno(obj->last_fenced_ring,
				       obj->last_fenced_seqno)) {
C
Chris Wilson 已提交
2426 2427 2428 2429
			ret = i915_wait_request(obj->last_fenced_ring,
						obj->last_fenced_seqno,
						interruptible);

2430 2431 2432 2433 2434 2435 2436 2437
			if (ret)
				return ret;
		}

		obj->last_fenced_seqno = 0;
		obj->last_fenced_ring = NULL;
	}

2438 2439 2440 2441 2442 2443
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	ret = i915_gem_object_flush_fence(obj, NULL, true);
	if (ret)
		return ret;

	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		i915_gem_clear_fence_reg(obj->base.dev,
					 &dev_priv->fence_regs[obj->fence_reg]);

		obj->fence_reg = I915_FENCE_REG_NONE;
	}

	return 0;
}

static struct drm_i915_fence_reg *
i915_find_fence_reg(struct drm_device *dev,
		    struct intel_ring_buffer *pipelined)
2473 2474
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2475 2476
	struct drm_i915_fence_reg *reg, *first, *avail;
	int i;
2477 2478

	/* First try to find a free reg */
2479
	avail = NULL;
2480 2481 2482
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2483
			return reg;
2484

2485
		if (!reg->obj->pin_count)
2486
			avail = reg;
2487 2488
	}

2489 2490
	if (avail == NULL)
		return NULL;
2491 2492

	/* None available, try to steal one or wait for a user to finish */
2493 2494 2495
	avail = first = NULL;
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
		if (reg->obj->pin_count)
2496 2497
			continue;

2498 2499 2500 2501 2502 2503 2504 2505 2506
		if (first == NULL)
			first = reg;

		if (!pipelined ||
		    !reg->obj->last_fenced_ring ||
		    reg->obj->last_fenced_ring == pipelined) {
			avail = reg;
			break;
		}
2507 2508
	}

2509 2510
	if (avail == NULL)
		avail = first;
2511

2512
	return avail;
2513 2514
}

2515
/**
2516
 * i915_gem_object_get_fence - set up a fence reg for an object
2517
 * @obj: object to map through a fence reg
2518 2519
 * @pipelined: ring on which to queue the change, or NULL for CPU access
 * @interruptible: must we wait uninterruptibly for the register to retire?
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 *
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
 */
2530
int
2531 2532 2533
i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
			  struct intel_ring_buffer *pipelined,
			  bool interruptible)
2534
{
2535
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2536
	struct drm_i915_private *dev_priv = dev->dev_private;
2537
	struct drm_i915_fence_reg *reg;
2538
	int ret;
2539

2540 2541 2542
	/* XXX disable pipelining. There are bugs. Shocking. */
	pipelined = NULL;

2543
	/* Just update our place in the LRU if our fence is getting reused. */
2544 2545
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2546
		list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2547 2548 2549 2550 2551 2552 2553 2554

		if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
			pipelined = NULL;

		if (!pipelined) {
			if (reg->setup_seqno) {
				if (!ring_passed_seqno(obj->last_fenced_ring,
						       reg->setup_seqno)) {
C
Chris Wilson 已提交
2555 2556 2557
					ret = i915_wait_request(obj->last_fenced_ring,
								reg->setup_seqno,
								interruptible);
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
					if (ret)
						return ret;
				}

				reg->setup_seqno = 0;
			}
		} else if (obj->last_fenced_ring &&
			   obj->last_fenced_ring != pipelined) {
			ret = i915_gem_object_flush_fence(obj,
							  pipelined,
							  interruptible);
			if (ret)
				return ret;
		} else if (obj->tiling_changed) {
			if (obj->fenced_gpu_access) {
2573
				if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
2574
					ret = i915_gem_flush_ring(obj->ring,
2575 2576 2577 2578
								  0, obj->base.write_domain);
					if (ret)
						return ret;
				}
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590

				obj->fenced_gpu_access = false;
			}
		}

		if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
			pipelined = NULL;
		BUG_ON(!pipelined && reg->setup_seqno);

		if (obj->tiling_changed) {
			if (pipelined) {
				reg->setup_seqno =
C
Chris Wilson 已提交
2591
					i915_gem_next_request_seqno(pipelined);
2592 2593 2594 2595 2596 2597
				obj->last_fenced_seqno = reg->setup_seqno;
				obj->last_fenced_ring = pipelined;
			}
			goto update;
		}

2598 2599 2600
		return 0;
	}

2601 2602 2603
	reg = i915_find_fence_reg(dev, pipelined);
	if (reg == NULL)
		return -ENOSPC;
2604

2605 2606
	ret = i915_gem_object_flush_fence(obj, pipelined, interruptible);
	if (ret)
2607
		return ret;
2608

2609 2610 2611 2612 2613 2614 2615 2616 2617
	if (reg->obj) {
		struct drm_i915_gem_object *old = reg->obj;

		drm_gem_object_reference(&old->base);

		if (old->tiling_mode)
			i915_gem_release_mmap(old);

		ret = i915_gem_object_flush_fence(old,
2618
						  pipelined,
2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
						  interruptible);
		if (ret) {
			drm_gem_object_unreference(&old->base);
			return ret;
		}

		if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
			pipelined = NULL;

		old->fence_reg = I915_FENCE_REG_NONE;
		old->last_fenced_ring = pipelined;
		old->last_fenced_seqno =
C
Chris Wilson 已提交
2631
			pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
2632 2633 2634 2635

		drm_gem_object_unreference(&old->base);
	} else if (obj->last_fenced_seqno == 0)
		pipelined = NULL;
2636

2637
	reg->obj = obj;
2638 2639 2640
	list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
	obj->fence_reg = reg - dev_priv->fence_regs;
	obj->last_fenced_ring = pipelined;
2641

2642
	reg->setup_seqno =
C
Chris Wilson 已提交
2643
		pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
2644 2645 2646 2647
	obj->last_fenced_seqno = reg->setup_seqno;

update:
	obj->tiling_changed = false;
2648 2649
	switch (INTEL_INFO(dev)->gen) {
	case 6:
2650
		ret = sandybridge_write_fence_reg(obj, pipelined);
2651 2652 2653
		break;
	case 5:
	case 4:
2654
		ret = i965_write_fence_reg(obj, pipelined);
2655 2656
		break;
	case 3:
2657
		ret = i915_write_fence_reg(obj, pipelined);
2658 2659
		break;
	case 2:
2660
		ret = i830_write_fence_reg(obj, pipelined);
2661 2662
		break;
	}
2663

2664
	return ret;
2665 2666 2667 2668 2669 2670 2671
}

/**
 * i915_gem_clear_fence_reg - clear out fence register info
 * @obj: object to clear
 *
 * Zeroes out the fence register itself and clears out the associated
2672
 * data structures in dev_priv and obj.
2673 2674
 */
static void
2675 2676
i915_gem_clear_fence_reg(struct drm_device *dev,
			 struct drm_i915_fence_reg *reg)
2677
{
J
Jesse Barnes 已提交
2678
	drm_i915_private_t *dev_priv = dev->dev_private;
2679
	uint32_t fence_reg = reg - dev_priv->fence_regs;
2680

2681 2682
	switch (INTEL_INFO(dev)->gen) {
	case 6:
2683
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
2684 2685 2686
		break;
	case 5:
	case 4:
2687
		I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
2688 2689
		break;
	case 3:
2690 2691
		if (fence_reg >= 8)
			fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
2692
		else
2693
	case 2:
2694
			fence_reg = FENCE_REG_830_0 + fence_reg * 4;
2695 2696

		I915_WRITE(fence_reg, 0);
2697
		break;
2698
	}
2699

2700
	list_del_init(&reg->lru_list);
2701 2702
	reg->obj = NULL;
	reg->setup_seqno = 0;
2703 2704
}

2705 2706 2707 2708
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2709
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2710
			    unsigned alignment,
2711
			    bool map_and_fenceable)
2712
{
2713
	struct drm_device *dev = obj->base.dev;
2714 2715
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2716
	gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
2717
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2718
	bool mappable, fenceable;
2719
	int ret;
2720

2721
	if (obj->madv != I915_MADV_WILLNEED) {
2722 2723 2724 2725
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2726 2727 2728
	fence_size = i915_gem_get_gtt_size(obj);
	fence_alignment = i915_gem_get_gtt_alignment(obj);
	unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
2729

2730
	if (alignment == 0)
2731 2732
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2733
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2734 2735 2736 2737
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2738
	size = map_and_fenceable ? fence_size : obj->base.size;
2739

2740 2741 2742
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2743
	if (obj->base.size >
2744
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2745 2746 2747 2748
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2749
 search_free:
2750
	if (map_and_fenceable)
2751 2752
		free_space =
			drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
2753
						    size, alignment, 0,
2754 2755 2756 2757
						    dev_priv->mm.gtt_mappable_end,
						    0);
	else
		free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2758
						size, alignment, 0);
2759 2760

	if (free_space != NULL) {
2761
		if (map_and_fenceable)
2762
			obj->gtt_space =
2763
				drm_mm_get_block_range_generic(free_space,
2764
							       size, alignment, 0,
2765 2766 2767
							       dev_priv->mm.gtt_mappable_end,
							       0);
		else
2768
			obj->gtt_space =
2769
				drm_mm_get_block(free_space, size, alignment);
2770
	}
2771
	if (obj->gtt_space == NULL) {
2772 2773 2774
		/* If the gtt is empty and we're still having trouble
		 * fitting our object in, we're out of memory.
		 */
2775 2776
		ret = i915_gem_evict_something(dev, size, alignment,
					       map_and_fenceable);
2777
		if (ret)
2778
			return ret;
2779

2780 2781 2782
		goto search_free;
	}

2783
	ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
2784
	if (ret) {
2785 2786
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
2787 2788

		if (ret == -ENOMEM) {
2789 2790
			/* first try to reclaim some memory by clearing the GTT */
			ret = i915_gem_evict_everything(dev, false);
2791 2792
			if (ret) {
				/* now try to shrink everyone else */
2793 2794 2795
				if (gfpmask) {
					gfpmask = 0;
					goto search_free;
2796 2797
				}

2798
				return -ENOMEM;
2799 2800 2801 2802 2803
			}

			goto search_free;
		}

2804 2805 2806
		return ret;
	}

2807 2808
	ret = i915_gem_gtt_bind_object(obj);
	if (ret) {
2809
		i915_gem_object_put_pages_gtt(obj);
2810 2811
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
2812

2813
		if (i915_gem_evict_everything(dev, false))
2814 2815 2816
			return ret;

		goto search_free;
2817 2818
	}

2819
	list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
2820
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2821

2822 2823 2824 2825
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
2826 2827
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2828

2829
	obj->gtt_offset = obj->gtt_space->start;
C
Chris Wilson 已提交
2830

2831
	fenceable =
2832 2833
		obj->gtt_space->size == fence_size &&
		(obj->gtt_space->start & (fence_alignment -1)) == 0;
2834

2835
	mappable =
2836
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2837

2838
	obj->map_and_fenceable = mappable && fenceable;
2839

C
Chris Wilson 已提交
2840
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2841 2842 2843 2844
	return 0;
}

void
2845
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2846 2847 2848 2849 2850
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2851
	if (obj->pages == NULL)
2852 2853
		return;

C
Chris Wilson 已提交
2854
	trace_i915_gem_object_clflush(obj);
2855

2856
	drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
2857 2858
}

2859
/** Flushes any GPU write domain for the object if it's dirty. */
2860
static int
2861
i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
2862
{
2863
	if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
2864
		return 0;
2865 2866

	/* Queue the GPU write cache flushing we need. */
C
Chris Wilson 已提交
2867
	return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
2868 2869 2870 2871
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
2872
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
2873
{
C
Chris Wilson 已提交
2874 2875
	uint32_t old_write_domain;

2876
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
2877 2878
		return;

2879
	/* No actual flushing is required for the GTT write domain.  Writes
2880 2881
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
2882 2883 2884 2885
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
2886
	 */
2887 2888
	wmb();

2889 2890
	i915_gem_release_mmap(obj);

2891 2892
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2893 2894

	trace_i915_gem_object_change_domain(obj,
2895
					    obj->base.read_domains,
C
Chris Wilson 已提交
2896
					    old_write_domain);
2897 2898 2899 2900
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
2901
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
2902
{
C
Chris Wilson 已提交
2903
	uint32_t old_write_domain;
2904

2905
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
2906 2907 2908
		return;

	i915_gem_clflush_object(obj);
2909
	intel_gtt_chipset_flush();
2910 2911
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2912 2913

	trace_i915_gem_object_change_domain(obj,
2914
					    obj->base.read_domains,
C
Chris Wilson 已提交
2915
					    old_write_domain);
2916 2917
}

2918 2919 2920 2921 2922 2923
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2924
int
2925
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2926
{
C
Chris Wilson 已提交
2927
	uint32_t old_write_domain, old_read_domains;
2928
	int ret;
2929

2930
	/* Not valid to be called on unbound objects. */
2931
	if (obj->gtt_space == NULL)
2932 2933
		return -EINVAL;

2934 2935 2936
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

2937 2938 2939 2940
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

2941 2942 2943 2944 2945
	if (obj->pending_gpu_write || write) {
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
	}
2946

2947
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2948

2949 2950
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
2951

2952 2953 2954
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
2955 2956
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
2957
	if (write) {
2958 2959 2960
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
2961 2962
	}

C
Chris Wilson 已提交
2963 2964 2965 2966
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

2967 2968 2969
	return 0;
}

2970 2971 2972 2973 2974
/*
 * Prepare buffer for display plane. Use uninterruptible for possible flush
 * wait, as in modesetting process we're not supposed to be interrupted.
 */
int
2975
i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
2976
				     struct intel_ring_buffer *pipelined)
2977
{
2978
	uint32_t old_read_domains;
2979 2980 2981
	int ret;

	/* Not valid to be called on unbound objects. */
2982
	if (obj->gtt_space == NULL)
2983 2984
		return -EINVAL;

2985 2986 2987 2988
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

2989

2990
	/* Currently, we are always called from an non-interruptible context. */
2991
	if (pipelined != obj->ring) {
2992 2993
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
2994 2995 2996
			return ret;
	}

2997 2998
	i915_gem_object_flush_cpu_write_domain(obj);

2999 3000
	old_read_domains = obj->base.read_domains;
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3001 3002 3003

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3004
					    obj->base.write_domain);
3005 3006 3007 3008

	return 0;
}

3009 3010 3011 3012
int
i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
			  bool interruptible)
{
3013 3014
	int ret;

3015 3016 3017
	if (!obj->active)
		return 0;

3018
	if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
3019
		ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
3020 3021 3022
		if (ret)
			return ret;
	}
3023

3024
	return i915_gem_object_wait_rendering(obj, interruptible);
3025 3026
}

3027 3028 3029 3030 3031 3032 3033
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
static int
3034
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3035
{
C
Chris Wilson 已提交
3036
	uint32_t old_write_domain, old_read_domains;
3037 3038
	int ret;

3039 3040 3041
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3042 3043 3044 3045
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

3046 3047
	ret = i915_gem_object_wait_rendering(obj, true);
	if (ret)
3048
		return ret;
3049

3050
	i915_gem_object_flush_gtt_write_domain(obj);
3051

3052 3053
	/* If we have a partially-valid cache of the object in the CPU,
	 * finish invalidating it and free the per-page flags.
3054
	 */
3055
	i915_gem_object_set_to_full_cpu_read_domain(obj);
3056

3057 3058
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3059

3060
	/* Flush the CPU cache if it's still invalid. */
3061
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3062 3063
		i915_gem_clflush_object(obj);

3064
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3065 3066 3067 3068 3069
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3070
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3071 3072 3073 3074 3075

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3076 3077
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3078
	}
3079

C
Chris Wilson 已提交
3080 3081 3082 3083
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3084 3085 3086
	return 0;
}

3087
/**
3088
 * Moves the object from a partially CPU read to a full one.
3089
 *
3090 3091
 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3092
 */
3093
static void
3094
i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
3095
{
3096
	if (!obj->page_cpu_valid)
3097 3098 3099 3100
		return;

	/* If we're partially in the CPU read domain, finish moving it in.
	 */
3101
	if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
3102 3103
		int i;

3104 3105
		for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
			if (obj->page_cpu_valid[i])
3106
				continue;
3107
			drm_clflush_pages(obj->pages + i, 1);
3108 3109 3110 3111 3112 3113
		}
	}

	/* Free the page_cpu_valid mappings which are now stale, whether
	 * or not we've got I915_GEM_DOMAIN_CPU.
	 */
3114 3115
	kfree(obj->page_cpu_valid);
	obj->page_cpu_valid = NULL;
3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
}

/**
 * Set the CPU read domain on a range of the object.
 *
 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
 * not entirely valid.  The page_cpu_valid member of the object flags which
 * pages have been flushed, and will be respected by
 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
 * of the whole object.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
static int
3131
i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
3132 3133
					  uint64_t offset, uint64_t size)
{
C
Chris Wilson 已提交
3134
	uint32_t old_read_domains;
3135
	int i, ret;
3136

3137
	if (offset == 0 && size == obj->base.size)
3138
		return i915_gem_object_set_to_cpu_domain(obj, 0);
3139

3140 3141 3142 3143
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

3144 3145
	ret = i915_gem_object_wait_rendering(obj, true);
	if (ret)
3146
		return ret;
3147

3148 3149 3150
	i915_gem_object_flush_gtt_write_domain(obj);

	/* If we're already fully in the CPU read domain, we're done. */
3151 3152
	if (obj->page_cpu_valid == NULL &&
	    (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
3153
		return 0;
3154

3155 3156 3157
	/* Otherwise, create/clear the per-page CPU read domain flag if we're
	 * newly adding I915_GEM_DOMAIN_CPU
	 */
3158 3159 3160 3161
	if (obj->page_cpu_valid == NULL) {
		obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
					      GFP_KERNEL);
		if (obj->page_cpu_valid == NULL)
3162
			return -ENOMEM;
3163 3164
	} else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
3165 3166 3167 3168

	/* Flush the cache on any pages that are still invalid from the CPU's
	 * perspective.
	 */
3169 3170
	for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
	     i++) {
3171
		if (obj->page_cpu_valid[i])
3172 3173
			continue;

3174
		drm_clflush_pages(obj->pages + i, 1);
3175

3176
		obj->page_cpu_valid[i] = 1;
3177 3178
	}

3179 3180 3181
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3182
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3183

3184 3185
	old_read_domains = obj->base.read_domains;
	obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3186

C
Chris Wilson 已提交
3187 3188
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3189
					    obj->base.write_domain);
C
Chris Wilson 已提交
3190

3191 3192 3193 3194 3195 3196
	return 0;
}

/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3197 3198 3199 3200
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3201 3202 3203
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3204
static int
3205
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3206
{
3207 3208
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3209
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3210 3211 3212 3213
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3214

3215 3216 3217
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3218
	spin_lock(&file_priv->mm.lock);
3219
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3220 3221
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3222

3223 3224
		ring = request->ring;
		seqno = request->seqno;
3225
	}
3226
	spin_unlock(&file_priv->mm.lock);
3227

3228 3229
	if (seqno == 0)
		return 0;
3230

3231
	ret = 0;
3232
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
3233 3234 3235 3236 3237
		/* And wait for the seqno passing without holding any locks and
		 * causing extra latency for others. This is safe as the irq
		 * generation is designed to be run atomically and so is
		 * lockless.
		 */
3238 3239 3240 3241 3242
		if (ring->irq_get(ring)) {
			ret = wait_event_interruptible(ring->irq_queue,
						       i915_seqno_passed(ring->get_seqno(ring), seqno)
						       || atomic_read(&dev_priv->mm.wedged));
			ring->irq_put(ring);
3243

3244 3245 3246
			if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
				ret = -EIO;
		}
3247 3248
	}

3249 3250
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3251 3252 3253 3254

	return ret;
}

3255
int
3256 3257
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3258
		    bool map_and_fenceable)
3259
{
3260
	struct drm_device *dev = obj->base.dev;
C
Chris Wilson 已提交
3261
	struct drm_i915_private *dev_priv = dev->dev_private;
3262 3263
	int ret;

3264
	BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3265
	WARN_ON(i915_verify_lists(dev));
3266

3267 3268 3269 3270
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3271
			     "bo is already pinned with incorrect alignment:"
3272 3273
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3274
			     obj->gtt_offset, alignment,
3275
			     map_and_fenceable,
3276
			     obj->map_and_fenceable);
3277 3278 3279 3280 3281 3282
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3283
	if (obj->gtt_space == NULL) {
3284
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3285
						  map_and_fenceable);
3286
		if (ret)
3287
			return ret;
3288
	}
J
Jesse Barnes 已提交
3289

3290 3291 3292
	if (obj->pin_count++ == 0) {
		if (!obj->active)
			list_move_tail(&obj->mm_list,
C
Chris Wilson 已提交
3293
				       &dev_priv->mm.pinned_list);
3294
	}
3295
	obj->pin_mappable |= map_and_fenceable;
3296

3297
	WARN_ON(i915_verify_lists(dev));
3298 3299 3300 3301
	return 0;
}

void
3302
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3303
{
3304
	struct drm_device *dev = obj->base.dev;
3305 3306
	drm_i915_private_t *dev_priv = dev->dev_private;

3307
	WARN_ON(i915_verify_lists(dev));
3308 3309
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3310

3311 3312 3313
	if (--obj->pin_count == 0) {
		if (!obj->active)
			list_move_tail(&obj->mm_list,
3314
				       &dev_priv->mm.inactive_list);
3315
		obj->pin_mappable = false;
3316
	}
3317
	WARN_ON(i915_verify_lists(dev));
3318 3319 3320 3321
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3322
		   struct drm_file *file)
3323 3324
{
	struct drm_i915_gem_pin *args = data;
3325
	struct drm_i915_gem_object *obj;
3326 3327
	int ret;

3328 3329 3330
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3331

3332
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3333
	if (obj == NULL) {
3334 3335
		ret = -ENOENT;
		goto unlock;
3336 3337
	}

3338
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3339
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3340 3341
		ret = -EINVAL;
		goto out;
3342 3343
	}

3344
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3345 3346
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3347 3348
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3349 3350
	}

3351 3352 3353
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3354
		ret = i915_gem_object_pin(obj, args->alignment, true);
3355 3356
		if (ret)
			goto out;
3357 3358 3359 3360 3361
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3362
	i915_gem_object_flush_cpu_write_domain(obj);
3363
	args->offset = obj->gtt_offset;
3364
out:
3365
	drm_gem_object_unreference(&obj->base);
3366
unlock:
3367
	mutex_unlock(&dev->struct_mutex);
3368
	return ret;
3369 3370 3371 3372
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3373
		     struct drm_file *file)
3374 3375
{
	struct drm_i915_gem_pin *args = data;
3376
	struct drm_i915_gem_object *obj;
3377
	int ret;
3378

3379 3380 3381
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3382

3383
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3384
	if (obj == NULL) {
3385 3386
		ret = -ENOENT;
		goto unlock;
3387
	}
3388

3389
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3390 3391
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3392 3393
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3394
	}
3395 3396 3397
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3398 3399
		i915_gem_object_unpin(obj);
	}
3400

3401
out:
3402
	drm_gem_object_unreference(&obj->base);
3403
unlock:
3404
	mutex_unlock(&dev->struct_mutex);
3405
	return ret;
3406 3407 3408 3409
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3410
		    struct drm_file *file)
3411 3412
{
	struct drm_i915_gem_busy *args = data;
3413
	struct drm_i915_gem_object *obj;
3414 3415
	int ret;

3416
	ret = i915_mutex_lock_interruptible(dev);
3417
	if (ret)
3418
		return ret;
3419

3420
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3421
	if (obj == NULL) {
3422 3423
		ret = -ENOENT;
		goto unlock;
3424
	}
3425

3426 3427 3428 3429
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3430
	 */
3431
	args->busy = obj->active;
3432 3433 3434 3435 3436 3437
	if (args->busy) {
		/* Unconditionally flush objects, even when the gpu still uses this
		 * object. Userspace calling this function indicates that it wants to
		 * use this buffer rather sooner than later, so issuing the required
		 * flush earlier is beneficial.
		 */
3438
		if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
3439
			ret = i915_gem_flush_ring(obj->ring,
3440
						  0, obj->base.write_domain);
3441 3442 3443 3444
		} else if (obj->ring->outstanding_lazy_request ==
			   obj->last_rendering_seqno) {
			struct drm_i915_gem_request *request;

3445 3446 3447
			/* This ring is not being cleared by active usage,
			 * so emit a request to do so.
			 */
3448 3449
			request = kzalloc(sizeof(*request), GFP_KERNEL);
			if (request)
C
Chris Wilson 已提交
3450
				ret = i915_add_request(obj->ring, NULL,request);
3451
			else
3452 3453
				ret = -ENOMEM;
		}
3454 3455 3456 3457 3458 3459

		/* Update the active list for the hardware's current position.
		 * Otherwise this only updates on a delayed timer or when irqs
		 * are actually unmasked, and our working set ends up being
		 * larger than required.
		 */
C
Chris Wilson 已提交
3460
		i915_gem_retire_requests_ring(obj->ring);
3461

3462
		args->busy = obj->active;
3463
	}
3464

3465
	drm_gem_object_unreference(&obj->base);
3466
unlock:
3467
	mutex_unlock(&dev->struct_mutex);
3468
	return ret;
3469 3470 3471 3472 3473 3474 3475 3476 3477
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
    return i915_gem_ring_throttle(dev, file_priv);
}

3478 3479 3480 3481 3482
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3483
	struct drm_i915_gem_object *obj;
3484
	int ret;
3485 3486 3487 3488 3489 3490 3491 3492 3493

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3494 3495 3496 3497
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3498
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3499
	if (obj == NULL) {
3500 3501
		ret = -ENOENT;
		goto unlock;
3502 3503
	}

3504
	if (obj->pin_count) {
3505 3506
		ret = -EINVAL;
		goto out;
3507 3508
	}

3509 3510
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3511

3512
	/* if the object is no longer bound, discard its backing storage */
3513 3514
	if (i915_gem_object_is_purgeable(obj) &&
	    obj->gtt_space == NULL)
3515 3516
		i915_gem_object_truncate(obj);

3517
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3518

3519
out:
3520
	drm_gem_object_unreference(&obj->base);
3521
unlock:
3522
	mutex_unlock(&dev->struct_mutex);
3523
	return ret;
3524 3525
}

3526 3527
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3528
{
3529
	struct drm_i915_private *dev_priv = dev->dev_private;
3530
	struct drm_i915_gem_object *obj;
3531

3532 3533 3534
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3535

3536 3537 3538 3539
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3540

3541 3542
	i915_gem_info_add_obj(dev_priv, size);

3543 3544
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3545

3546
	obj->agp_type = AGP_USER_MEMORY;
3547
	obj->base.driver_private = NULL;
3548
	obj->fence_reg = I915_FENCE_REG_NONE;
3549
	INIT_LIST_HEAD(&obj->mm_list);
D
Daniel Vetter 已提交
3550
	INIT_LIST_HEAD(&obj->gtt_list);
3551
	INIT_LIST_HEAD(&obj->ring_list);
3552
	INIT_LIST_HEAD(&obj->exec_list);
3553 3554
	INIT_LIST_HEAD(&obj->gpu_write_list);
	obj->madv = I915_MADV_WILLNEED;
3555 3556
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;
3557

3558
	return obj;
3559 3560 3561 3562 3563
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3564

3565 3566 3567
	return 0;
}

3568
static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
3569
{
3570
	struct drm_device *dev = obj->base.dev;
3571 3572
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3573

3574 3575
	ret = i915_gem_object_unbind(obj);
	if (ret == -ERESTARTSYS) {
3576
		list_move(&obj->mm_list,
3577 3578 3579
			  &dev_priv->mm.deferred_free_list);
		return;
	}
3580

3581
	if (obj->base.map_list.map)
3582
		i915_gem_free_mmap_offset(obj);
3583

3584 3585
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3586

3587 3588 3589
	kfree(obj->page_cpu_valid);
	kfree(obj->bit_17);
	kfree(obj);
C
Chris Wilson 已提交
3590 3591

	trace_i915_gem_object_destroy(obj);
3592 3593
}

3594
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3595
{
3596 3597
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
	struct drm_device *dev = obj->base.dev;
3598

3599
	while (obj->pin_count > 0)
3600 3601
		i915_gem_object_unpin(obj);

3602
	if (obj->phys_obj)
3603 3604 3605 3606 3607
		i915_gem_detach_phys_object(dev, obj);

	i915_gem_free_object_tail(obj);
}

3608 3609 3610 3611 3612
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3613

3614
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3615

3616
	if (dev_priv->mm.suspended) {
3617 3618
		mutex_unlock(&dev->struct_mutex);
		return 0;
3619 3620
	}

3621
	ret = i915_gpu_idle(dev);
3622 3623
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3624
		return ret;
3625
	}
3626

3627 3628
	/* Under UMS, be paranoid and evict. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
3629
		ret = i915_gem_evict_inactive(dev, false);
3630 3631 3632 3633 3634 3635
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	}

3636 3637
	i915_gem_reset_fences(dev);

3638 3639 3640 3641 3642
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3643
	del_timer_sync(&dev_priv->hangcheck_timer);
3644 3645

	i915_kernel_lost_context(dev);
3646
	i915_gem_cleanup_ringbuffer(dev);
3647

3648 3649
	mutex_unlock(&dev->struct_mutex);

3650 3651 3652
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3653 3654 3655
	return 0;
}

3656 3657 3658 3659 3660
int
i915_gem_init_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3661

3662
	ret = intel_init_render_ring_buffer(dev);
3663
	if (ret)
3664
		return ret;
3665 3666

	if (HAS_BSD(dev)) {
3667
		ret = intel_init_bsd_ring_buffer(dev);
3668 3669
		if (ret)
			goto cleanup_render_ring;
3670
	}
3671

3672 3673 3674 3675 3676 3677
	if (HAS_BLT(dev)) {
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3678 3679
	dev_priv->next_seqno = 1;

3680 3681
	return 0;

3682
cleanup_bsd_ring:
3683
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3684
cleanup_render_ring:
3685
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3686 3687 3688 3689 3690 3691 3692
	return ret;
}

void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3693
	int i;
3694

3695 3696
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
3697 3698
}

3699 3700 3701 3702 3703
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3704
	int ret, i;
3705

J
Jesse Barnes 已提交
3706 3707 3708
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3709
	if (atomic_read(&dev_priv->mm.wedged)) {
3710
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3711
		atomic_set(&dev_priv->mm.wedged, 0);
3712 3713 3714
	}

	mutex_lock(&dev->struct_mutex);
3715 3716 3717
	dev_priv->mm.suspended = 0;

	ret = i915_gem_init_ringbuffer(dev);
3718 3719
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3720
		return ret;
3721
	}
3722

3723
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3724 3725
	BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
3726 3727 3728 3729
	for (i = 0; i < I915_NUM_RINGS; i++) {
		BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
		BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
	}
3730
	mutex_unlock(&dev->struct_mutex);
3731

3732 3733 3734
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
3735

3736
	return 0;
3737 3738 3739 3740 3741 3742 3743 3744

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
3745 3746 3747 3748 3749 3750
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
3751 3752 3753
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3754
	drm_irq_uninstall(dev);
3755
	return i915_gem_idle(dev);
3756 3757 3758 3759 3760 3761 3762
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

3763 3764 3765
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

3766 3767 3768
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
3769 3770
}

3771 3772 3773 3774 3775 3776 3777 3778
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);
}

3779 3780 3781
void
i915_gem_load(struct drm_device *dev)
{
3782
	int i;
3783 3784
	drm_i915_private_t *dev_priv = dev->dev_private;

3785
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
3786 3787
	INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
3788
	INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
3789
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
3790
	INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
D
Daniel Vetter 已提交
3791
	INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
3792 3793
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
3794 3795
	for (i = 0; i < 16; i++)
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
3796 3797
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
3798
	init_completion(&dev_priv->error_completion);
3799

3800 3801 3802 3803 3804 3805 3806 3807 3808 3809
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
		u32 tmp = I915_READ(MI_ARB_STATE);
		if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
			/* arb state is a masked write, so set bit + bit in mask */
			tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
			I915_WRITE(MI_ARB_STATE, tmp);
		}
	}

3810 3811
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

3812
	/* Old X drivers will take 0-2 for front, back, depth buffers */
3813 3814
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
3815

3816
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3817 3818 3819 3820
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

3821
	/* Initialize fence registers to zero */
3822 3823 3824 3825 3826 3827 3828
	switch (INTEL_INFO(dev)->gen) {
	case 6:
		for (i = 0; i < 16; i++)
			I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
		break;
	case 5:
	case 4:
3829 3830
		for (i = 0; i < 16; i++)
			I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
3831 3832
		break;
	case 3:
3833 3834 3835
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
3836 3837 3838 3839
	case 2:
		for (i = 0; i < 8; i++)
			I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
		break;
3840
	}
3841
	i915_gem_detect_bit_6_swizzle(dev);
3842
	init_waitqueue_head(&dev_priv->pending_flip_queue);
3843 3844 3845 3846

	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
3847
}
3848 3849 3850 3851 3852

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
3853 3854
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
3855 3856 3857 3858 3859 3860 3861 3862
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

3863
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
3864 3865 3866 3867 3868
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

3869
	phys_obj->handle = drm_pci_alloc(dev, size, align);
3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
3882
	kfree(phys_obj);
3883 3884 3885
	return ret;
}

3886
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

3911
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
3912 3913 3914 3915
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
3916
				 struct drm_i915_gem_object *obj)
3917
{
3918
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3919
	char *vaddr;
3920 3921 3922
	int i;
	int page_count;

3923
	if (!obj->phys_obj)
3924
		return;
3925
	vaddr = obj->phys_obj->handle->vaddr;
3926

3927
	page_count = obj->base.size / PAGE_SIZE;
3928
	for (i = 0; i < page_count; i++) {
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
		struct page *page = read_cache_page_gfp(mapping, i,
							GFP_HIGHUSER | __GFP_RECLAIMABLE);
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
3942
	}
3943
	intel_gtt_chipset_flush();
3944

3945 3946
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
3947 3948 3949 3950
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
3951
			    struct drm_i915_gem_object *obj,
3952 3953
			    int id,
			    int align)
3954
{
3955
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3956 3957 3958 3959 3960 3961 3962 3963
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

3964 3965
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
3966 3967 3968 3969 3970 3971 3972
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
3973
						obj->base.size, align);
3974
		if (ret) {
3975 3976
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
3977
			return ret;
3978 3979 3980 3981
		}
	}

	/* bind to the object */
3982 3983
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
3984

3985
	page_count = obj->base.size / PAGE_SIZE;
3986 3987

	for (i = 0; i < page_count; i++) {
3988 3989 3990 3991 3992 3993 3994
		struct page *page;
		char *dst, *src;

		page = read_cache_page_gfp(mapping, i,
					   GFP_HIGHUSER | __GFP_RECLAIMABLE);
		if (IS_ERR(page))
			return PTR_ERR(page);
3995

3996
		src = kmap_atomic(page);
3997
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
3998
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
3999
		kunmap_atomic(src);
4000

4001 4002 4003
		mark_page_accessed(page);
		page_cache_release(page);
	}
4004

4005 4006 4007 4008
	return 0;
}

static int
4009 4010
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4011 4012 4013
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4014
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4015
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4016

4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4030

4031
	intel_gtt_chipset_flush();
4032 4033
	return 0;
}
4034

4035
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4036
{
4037
	struct drm_i915_file_private *file_priv = file->driver_priv;
4038 4039 4040 4041 4042

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4043
	spin_lock(&file_priv->mm.lock);
4044 4045 4046 4047 4048 4049 4050 4051 4052
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4053
	spin_unlock(&file_priv->mm.lock);
4054
}
4055

4056 4057 4058 4059 4060 4061 4062
static int
i915_gpu_is_active(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int lists_empty;

	lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
4063
		      list_empty(&dev_priv->mm.active_list);
4064 4065 4066 4067

	return !lists_empty;
}

4068
static int
4069 4070 4071
i915_gem_inactive_shrink(struct shrinker *shrinker,
			 int nr_to_scan,
			 gfp_t gfp_mask)
4072
{
4073 4074 4075 4076 4077 4078 4079 4080 4081
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	struct drm_i915_gem_object *obj, *next;
	int cnt;

	if (!mutex_trylock(&dev->struct_mutex))
4082
		return 0;
4083 4084 4085

	/* "fast-path" to count number of available objects */
	if (nr_to_scan == 0) {
4086 4087 4088 4089 4090 4091 4092
		cnt = 0;
		list_for_each_entry(obj,
				    &dev_priv->mm.inactive_list,
				    mm_list)
			cnt++;
		mutex_unlock(&dev->struct_mutex);
		return cnt / 100 * sysctl_vfs_cache_pressure;
4093 4094
	}

4095
rescan:
4096
	/* first scan for clean buffers */
4097
	i915_gem_retire_requests(dev);
4098

4099 4100 4101 4102
	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj)) {
4103 4104
			if (i915_gem_object_unbind(obj) == 0 &&
			    --nr_to_scan == 0)
4105
				break;
4106 4107 4108 4109
		}
	}

	/* second pass, evict/count anything still on the inactive list */
4110 4111 4112 4113
	cnt = 0;
	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
4114 4115
		if (nr_to_scan &&
		    i915_gem_object_unbind(obj) == 0)
4116
			nr_to_scan--;
4117
		else
4118 4119 4120 4121
			cnt++;
	}

	if (nr_to_scan && i915_gpu_is_active(dev)) {
4122 4123 4124 4125 4126 4127
		/*
		 * We are desperate for pages, so as a last resort, wait
		 * for the GPU to finish and discard whatever we can.
		 * This has a dramatic impact to reduce the number of
		 * OOM-killer events whilst running the GPU aggressively.
		 */
4128
		if (i915_gpu_idle(dev) == 0)
4129 4130
			goto rescan;
	}
4131 4132
	mutex_unlock(&dev->struct_mutex);
	return cnt / 100 * sysctl_vfs_cache_pressure;
4133
}