mpic.c 46.4 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 *  arch/powerpc/kernel/mpic.c
 *
 *  Driver for interrupt controllers following the OpenPIC standard, the
 *  common implementation beeing IBM's MPIC. This driver also can deal
 *  with various broken implementations of this HW.
 *
 *  Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9
 *  Copyright 2010-2011 Freescale Semiconductor, Inc.
10 11 12 13 14 15 16
 *
 *  This file is subject to the terms and conditions of the GNU General Public
 *  License.  See the file COPYING in the main directory of this archive
 *  for more details.
 */

#undef DEBUG
17 18 19
#undef DEBUG_IPI
#undef DEBUG_IRQ
#undef DEBUG_LOW
20 21 22 23 24 25 26 27 28 29

#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/irq.h>
#include <linux/smp.h>
#include <linux/interrupt.h>
#include <linux/bootmem.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
30
#include <linux/slab.h>
31
#include <linux/syscore_ops.h>
32
#include <linux/ratelimit.h>
33 34 35 36 37 38 39 40 41 42

#include <asm/ptrace.h>
#include <asm/signal.h>
#include <asm/io.h>
#include <asm/pgtable.h>
#include <asm/irq.h>
#include <asm/machdep.h>
#include <asm/mpic.h>
#include <asm/smp.h>

M
Michael Ellerman 已提交
43 44
#include "mpic.h"

45 46 47 48 49 50 51 52
#ifdef DEBUG
#define DBG(fmt...) printk(fmt)
#else
#define DBG(fmt...)
#endif

static struct mpic *mpics;
static struct mpic *mpic_primary;
53
static DEFINE_RAW_SPINLOCK(mpic_lock);
54

55
#ifdef CONFIG_PPC32	/* XXX for now */
56 57 58 59 60
#ifdef CONFIG_IRQ_ALL_CPUS
#define distribute_irqs	(1)
#else
#define distribute_irqs	(0)
#endif
61
#endif
62

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
#ifdef CONFIG_MPIC_WEIRD
static u32 mpic_infos[][MPIC_IDX_END] = {
	[0] = {	/* Original OpenPIC compatible MPIC */
		MPIC_GREG_BASE,
		MPIC_GREG_FEATURE_0,
		MPIC_GREG_GLOBAL_CONF_0,
		MPIC_GREG_VENDOR_ID,
		MPIC_GREG_IPI_VECTOR_PRI_0,
		MPIC_GREG_IPI_STRIDE,
		MPIC_GREG_SPURIOUS,
		MPIC_GREG_TIMER_FREQ,

		MPIC_TIMER_BASE,
		MPIC_TIMER_STRIDE,
		MPIC_TIMER_CURRENT_CNT,
		MPIC_TIMER_BASE_CNT,
		MPIC_TIMER_VECTOR_PRI,
		MPIC_TIMER_DESTINATION,

		MPIC_CPU_BASE,
		MPIC_CPU_STRIDE,
		MPIC_CPU_IPI_DISPATCH_0,
		MPIC_CPU_IPI_DISPATCH_STRIDE,
		MPIC_CPU_CURRENT_TASK_PRI,
		MPIC_CPU_WHOAMI,
		MPIC_CPU_INTACK,
		MPIC_CPU_EOI,
90
		MPIC_CPU_MCACK,
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128

		MPIC_IRQ_BASE,
		MPIC_IRQ_STRIDE,
		MPIC_IRQ_VECTOR_PRI,
		MPIC_VECPRI_VECTOR_MASK,
		MPIC_VECPRI_POLARITY_POSITIVE,
		MPIC_VECPRI_POLARITY_NEGATIVE,
		MPIC_VECPRI_SENSE_LEVEL,
		MPIC_VECPRI_SENSE_EDGE,
		MPIC_VECPRI_POLARITY_MASK,
		MPIC_VECPRI_SENSE_MASK,
		MPIC_IRQ_DESTINATION
	},
	[1] = {	/* Tsi108/109 PIC */
		TSI108_GREG_BASE,
		TSI108_GREG_FEATURE_0,
		TSI108_GREG_GLOBAL_CONF_0,
		TSI108_GREG_VENDOR_ID,
		TSI108_GREG_IPI_VECTOR_PRI_0,
		TSI108_GREG_IPI_STRIDE,
		TSI108_GREG_SPURIOUS,
		TSI108_GREG_TIMER_FREQ,

		TSI108_TIMER_BASE,
		TSI108_TIMER_STRIDE,
		TSI108_TIMER_CURRENT_CNT,
		TSI108_TIMER_BASE_CNT,
		TSI108_TIMER_VECTOR_PRI,
		TSI108_TIMER_DESTINATION,

		TSI108_CPU_BASE,
		TSI108_CPU_STRIDE,
		TSI108_CPU_IPI_DISPATCH_0,
		TSI108_CPU_IPI_DISPATCH_STRIDE,
		TSI108_CPU_CURRENT_TASK_PRI,
		TSI108_CPU_WHOAMI,
		TSI108_CPU_INTACK,
		TSI108_CPU_EOI,
129
		TSI108_CPU_MCACK,
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152

		TSI108_IRQ_BASE,
		TSI108_IRQ_STRIDE,
		TSI108_IRQ_VECTOR_PRI,
		TSI108_VECPRI_VECTOR_MASK,
		TSI108_VECPRI_POLARITY_POSITIVE,
		TSI108_VECPRI_POLARITY_NEGATIVE,
		TSI108_VECPRI_SENSE_LEVEL,
		TSI108_VECPRI_SENSE_EDGE,
		TSI108_VECPRI_POLARITY_MASK,
		TSI108_VECPRI_SENSE_MASK,
		TSI108_IRQ_DESTINATION
	},
};

#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]

#else /* CONFIG_MPIC_WEIRD */

#define MPIC_INFO(name) MPIC_##name

#endif /* CONFIG_MPIC_WEIRD */

153 154 155 156 157 158 159 160 161 162
static inline unsigned int mpic_processor_id(struct mpic *mpic)
{
	unsigned int cpu = 0;

	if (mpic->flags & MPIC_PRIMARY)
		cpu = hard_smp_processor_id();

	return cpu;
}

163 164 165 166 167
/*
 * Register accessor functions
 */


168 169 170
static inline u32 _mpic_read(enum mpic_reg_type type,
			     struct mpic_reg_bank *rb,
			     unsigned int reg)
171
{
172 173 174
	switch(type) {
#ifdef CONFIG_PPC_DCR
	case mpic_access_dcr:
175
		return dcr_read(rb->dhost, reg);
176 177 178 179 180 181 182
#endif
	case mpic_access_mmio_be:
		return in_be32(rb->base + (reg >> 2));
	case mpic_access_mmio_le:
	default:
		return in_le32(rb->base + (reg >> 2));
	}
183 184
}

185 186 187
static inline void _mpic_write(enum mpic_reg_type type,
			       struct mpic_reg_bank *rb,
 			       unsigned int reg, u32 value)
188
{
189 190 191
	switch(type) {
#ifdef CONFIG_PPC_DCR
	case mpic_access_dcr:
192 193
		dcr_write(rb->dhost, reg, value);
		break;
194 195
#endif
	case mpic_access_mmio_be:
196 197
		out_be32(rb->base + (reg >> 2), value);
		break;
198 199
	case mpic_access_mmio_le:
	default:
200 201
		out_le32(rb->base + (reg >> 2), value);
		break;
202
	}
203 204 205 206
}

static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
{
207
	enum mpic_reg_type type = mpic->reg_type;
208 209
	unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
			      (ipi * MPIC_INFO(GREG_IPI_STRIDE));
210

211 212 213
	if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
		type = mpic_access_mmio_be;
	return _mpic_read(type, &mpic->gregs, offset);
214 215 216 217
}

static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
{
218 219
	unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
			      (ipi * MPIC_INFO(GREG_IPI_STRIDE));
220

221
	_mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
222 223
}

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
{
	unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
			      ((tm & 3) * MPIC_INFO(TIMER_STRIDE));

	if (tm >= 4)
		offset += 0x1000 / 4;

	return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
}

static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
{
	unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
			      ((tm & 3) * MPIC_INFO(TIMER_STRIDE));

	if (tm >= 4)
		offset += 0x1000 / 4;

	_mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
}

246 247
static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
{
248
	unsigned int cpu = mpic_processor_id(mpic);
249

250
	return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
251 252 253 254
}

static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
{
255
	unsigned int cpu = mpic_processor_id(mpic);
256

257
	_mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
258 259 260 261 262 263
}

static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
{
	unsigned int	isu = src_no >> mpic->isu_shift;
	unsigned int	idx = src_no & mpic->isu_mask;
264
	unsigned int	val;
265

266 267
	val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
			 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
268 269
#ifdef CONFIG_MPIC_BROKEN_REGREAD
	if (reg == 0)
270 271
		val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
			mpic->isu_reg0_shadow[src_no];
272
#endif
273
	return val;
274 275 276 277 278 279 280 281
}

static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
				   unsigned int reg, u32 value)
{
	unsigned int	isu = src_no >> mpic->isu_shift;
	unsigned int	idx = src_no & mpic->isu_mask;

282
	_mpic_write(mpic->reg_type, &mpic->isus[isu],
283
		    reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
284 285 286

#ifdef CONFIG_MPIC_BROKEN_REGREAD
	if (reg == 0)
287 288
		mpic->isu_reg0_shadow[src_no] =
			value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
289
#endif
290 291
}

292 293
#define mpic_read(b,r)		_mpic_read(mpic->reg_type,&(b),(r))
#define mpic_write(b,r,v)	_mpic_write(mpic->reg_type,&(b),(r),(v))
294 295
#define mpic_ipi_read(i)	_mpic_ipi_read(mpic,(i))
#define mpic_ipi_write(i,v)	_mpic_ipi_write(mpic,(i),(v))
296 297
#define mpic_tm_read(i)		_mpic_tm_read(mpic,(i))
#define mpic_tm_write(i,v)	_mpic_tm_write(mpic,(i),(v))
298 299 300 301 302 303 304 305 306 307 308
#define mpic_cpu_read(i)	_mpic_cpu_read(mpic,(i))
#define mpic_cpu_write(i,v)	_mpic_cpu_write(mpic,(i),(v))
#define mpic_irq_read(s,r)	_mpic_irq_read(mpic,(s),(r))
#define mpic_irq_write(s,r,v)	_mpic_irq_write(mpic,(s),(r),(v))


/*
 * Low level utility functions
 */


309
static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
310 311 312 313 314 315 316 317
			   struct mpic_reg_bank *rb, unsigned int offset,
			   unsigned int size)
{
	rb->base = ioremap(phys_addr + offset, size);
	BUG_ON(rb->base == NULL);
}

#ifdef CONFIG_PPC_DCR
318 319
static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
			  struct mpic_reg_bank *rb,
320 321
			  unsigned int offset, unsigned int size)
{
322 323
	const u32 *dbasep;

324
	dbasep = of_get_property(node, "dcr-reg", NULL);
325

326
	rb->dhost = dcr_map(node, *dbasep + offset, size);
327 328 329
	BUG_ON(!DCR_MAP_OK(rb->dhost));
}

330 331 332
static inline void mpic_map(struct mpic *mpic, struct device_node *node,
			    phys_addr_t phys_addr, struct mpic_reg_bank *rb,
			    unsigned int offset, unsigned int size)
333 334
{
	if (mpic->flags & MPIC_USES_DCR)
335
		_mpic_map_dcr(mpic, node, rb, offset, size);
336 337 338 339
	else
		_mpic_map_mmio(mpic, phys_addr, rb, offset, size);
}
#else /* CONFIG_PPC_DCR */
340
#define mpic_map(m,n,p,b,o,s)	_mpic_map_mmio(m,p,b,o,s)
341 342 343
#endif /* !CONFIG_PPC_DCR */


344 345 346 347 348 349 350 351

/* Check if we have one of those nice broken MPICs with a flipped endian on
 * reads from IPI registers
 */
static void __init mpic_test_broken_ipi(struct mpic *mpic)
{
	u32 r;

352 353
	mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
	r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
354 355 356 357 358 359 360

	if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
		printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
		mpic->flags |= MPIC_BROKEN_IPI;
	}
}

361
#ifdef CONFIG_MPIC_U3_HT_IRQS
362 363 364 365

/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
 * to force the edge setting on the MPIC and do the ack workaround.
 */
366
static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
367
{
368
	if (source >= 128 || !mpic->fixups)
369
		return 0;
370
	return mpic->fixups[source].base != NULL;
371 372
}

373

374
static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
375
{
376
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
377

378 379 380 381 382
	if (fixup->applebase) {
		unsigned int soff = (fixup->index >> 3) & ~3;
		unsigned int mask = 1U << (fixup->index & 0x1f);
		writel(mask, fixup->applebase + soff);
	} else {
383
		raw_spin_lock(&mpic->fixup_lock);
384 385
		writeb(0x11 + 2 * fixup->index, fixup->base + 2);
		writel(fixup->data, fixup->base + 4);
386
		raw_spin_unlock(&mpic->fixup_lock);
387
	}
388 389
}

390
static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
391
				      bool level)
392 393 394 395 396 397 398 399
{
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
	unsigned long flags;
	u32 tmp;

	if (fixup->base == NULL)
		return;

400 401
	DBG("startup_ht_interrupt(0x%x) index: %d\n",
	    source, fixup->index);
402
	raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
403 404 405 406
	/* Enable and configure */
	writeb(0x10 + 2 * fixup->index, fixup->base + 2);
	tmp = readl(fixup->base + 4);
	tmp &= ~(0x23U);
407
	if (level)
408 409
		tmp |= 0x22;
	writel(tmp, fixup->base + 4);
410
	raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
411 412 413 414 415 416

#ifdef CONFIG_PM
	/* use the lowest bit inverted to the actual HW,
	 * set if this fixup was enabled, clear otherwise */
	mpic->save_data[source].fixup_data = tmp | 1;
#endif
417 418
}

419
static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
420 421 422 423 424 425 426 427
{
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
	unsigned long flags;
	u32 tmp;

	if (fixup->base == NULL)
		return;

428
	DBG("shutdown_ht_interrupt(0x%x)\n", source);
429 430

	/* Disable */
431
	raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
432 433
	writeb(0x10 + 2 * fixup->index, fixup->base + 2);
	tmp = readl(fixup->base + 4);
434
	tmp |= 1;
435
	writel(tmp, fixup->base + 4);
436
	raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
437 438 439 440 441 442

#ifdef CONFIG_PM
	/* use the lowest bit inverted to the actual HW,
	 * set if this fixup was enabled, clear otherwise */
	mpic->save_data[source].fixup_data = tmp & ~1;
#endif
443
}
444

445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
#ifdef CONFIG_PCI_MSI
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn)
{
	u8 __iomem *base;
	u8 pos, flags;
	u64 addr = 0;

	for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
	     pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
		u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
		if (id == PCI_CAP_ID_HT) {
			id = readb(devbase + pos + 3);
			if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
				break;
		}
	}

	if (pos == 0)
		return;

	base = devbase + pos;

	flags = readb(base + HT_MSI_FLAGS);
	if (!(flags & HT_MSI_FLAGS_FIXED)) {
		addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
		addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
	}

474
	printk(KERN_DEBUG "mpic:   - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
475 476 477 478 479 480 481 482 483 484 485 486 487 488
		PCI_SLOT(devfn), PCI_FUNC(devfn),
		flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);

	if (!(flags & HT_MSI_FLAGS_ENABLE))
		writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
}
#else
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn)
{
	return;
}
#endif

489 490
static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn, u32 vdid)
491
{
492
	int i, irq, n;
493
	u8 __iomem *base;
494
	u32 tmp;
495
	u8 pos;
496

497 498 499
	for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
	     pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
		u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
500
		if (id == PCI_CAP_ID_HT) {
501
			id = readb(devbase + pos + 3);
502
			if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
503 504
				break;
		}
505
	}
506 507 508
	if (pos == 0)
		return;

509 510 511
	base = devbase + pos;
	writeb(0x01, base + 2);
	n = (readl(base + 4) >> 16) & 0xff;
512

513 514 515
	printk(KERN_INFO "mpic:   - HT:%02x.%x [0x%02x] vendor %04x device %04x"
	       " has %d irqs\n",
	       devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
516 517

	for (i = 0; i <= n; i++) {
518 519
		writeb(0x10 + 2 * i, base + 2);
		tmp = readl(base + 4);
520
		irq = (tmp >> 16) & 0xff;
521 522 523 524 525 526 527 528 529 530 531 532 533
		DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
		/* mask it , will be unmasked later */
		tmp |= 0x1;
		writel(tmp, base + 4);
		mpic->fixups[irq].index = i;
		mpic->fixups[irq].base = base;
		/* Apple HT PIC has a non-standard way of doing EOIs */
		if ((vdid & 0xffff) == 0x106b)
			mpic->fixups[irq].applebase = devbase + 0x60;
		else
			mpic->fixups[irq].applebase = NULL;
		writeb(0x11 + 2 * i, base + 2);
		mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
534 535 536
	}
}
 
537

538
static void __init mpic_scan_ht_pics(struct mpic *mpic)
539 540 541 542
{
	unsigned int devfn;
	u8 __iomem *cfgspace;

543
	printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
544 545

	/* Allocate fixups array */
546
	mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
547 548 549
	BUG_ON(mpic->fixups == NULL);

	/* Init spinlock */
550
	raw_spin_lock_init(&mpic->fixup_lock);
551

552 553
	/* Map U3 config space. We assume all IO-APICs are on the primary bus
	 * so we only need to map 64kB.
554
	 */
555
	cfgspace = ioremap(0xf2000000, 0x10000);
556 557
	BUG_ON(cfgspace == NULL);

558 559
	/* Now we scan all slots. We do a very quick scan, we read the header
	 * type, vendor ID and device ID only, that's plenty enough
560
	 */
561
	for (devfn = 0; devfn < 0x100; devfn++) {
562 563 564
		u8 __iomem *devbase = cfgspace + (devfn << 8);
		u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
		u32 l = readl(devbase + PCI_VENDOR_ID);
565
		u16 s;
566 567 568 569 570 571 572

		DBG("devfn %x, l: %x\n", devfn, l);

		/* If no device, skip */
		if (l == 0xffffffff || l == 0x00000000 ||
		    l == 0x0000ffff || l == 0xffff0000)
			goto next;
573 574 575 576
		/* Check if is supports capability lists */
		s = readw(devbase + PCI_STATUS);
		if (!(s & PCI_STATUS_CAP_LIST))
			goto next;
577

578
		mpic_scan_ht_pic(mpic, devbase, devfn, l);
579
		mpic_scan_ht_msi(mpic, devbase, devfn);
580

581 582
	next:
		/* next device, if function 0 */
583
		if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
584 585 586 587
			devfn += 7;
	}
}

588
#else /* CONFIG_MPIC_U3_HT_IRQS */
589 590 591 592 593 594 595 596 597 598

static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
{
	return 0;
}

static void __init mpic_scan_ht_pics(struct mpic *mpic)
{
}

599
#endif /* CONFIG_MPIC_U3_HT_IRQS */
600 601

/* Find an mpic associated with a given linux interrupt */
602
static struct mpic *mpic_find(unsigned int irq)
603
{
604 605
	if (irq < NUM_ISA_INTERRUPTS)
		return NULL;
606

607
	return irq_get_chip_data(irq);
608
}
609

610 611 612
/* Determine if the linux irq is an IPI */
static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
{
613
	unsigned int src = virq_to_hw(irq);
614

615
	return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
616 617
}

618 619 620 621 622 623 624
/* Determine if the linux irq is a timer */
static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
{
	unsigned int src = virq_to_hw(irq);

	return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
}
625

626 627 628 629 630 631
/* Convert a cpu mask from logical to physical cpu numbers. */
static inline u32 mpic_physmask(u32 cpumask)
{
	int i;
	u32 mask = 0;

632
	for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
633 634 635 636 637 638
		mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
	return mask;
}

#ifdef CONFIG_SMP
/* Get the mpic structure from the IPI number */
639
static inline struct mpic * mpic_from_ipi(struct irq_data *d)
640
{
641
	return irq_data_get_irq_chip_data(d);
642 643 644 645 646 647
}
#endif

/* Get the mpic structure from the irq number */
static inline struct mpic * mpic_from_irq(unsigned int irq)
{
648
	return irq_get_chip_data(irq);
649 650 651 652 653 654
}

/* Get the mpic structure from the irq data */
static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
{
	return irq_data_get_irq_chip_data(d);
655 656 657 658 659
}

/* Send an EOI */
static inline void mpic_eoi(struct mpic *mpic)
{
660 661
	mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
	(void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
662 663 664 665 666 667 668
}

/*
 * Linux descriptor level callbacks
 */


669
void mpic_unmask_irq(struct irq_data *d)
670 671
{
	unsigned int loops = 100000;
672
	struct mpic *mpic = mpic_from_irq_data(d);
673
	unsigned int src = irqd_to_hwirq(d);
674

675
	DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
676

677 678
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
		       mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
679
		       ~MPIC_VECPRI_MASK);
680 681 682
	/* make sure mask gets to controller before we return to user */
	do {
		if (!loops--) {
683 684
			printk(KERN_ERR "%s: timeout on hwirq %u\n",
			       __func__, src);
685 686
			break;
		}
687
	} while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
688 689
}

690
void mpic_mask_irq(struct irq_data *d)
691 692
{
	unsigned int loops = 100000;
693
	struct mpic *mpic = mpic_from_irq_data(d);
694
	unsigned int src = irqd_to_hwirq(d);
695

696
	DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
697

698 699
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
		       mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
700
		       MPIC_VECPRI_MASK);
701 702 703 704

	/* make sure mask gets to controller before we return to user */
	do {
		if (!loops--) {
705 706
			printk(KERN_ERR "%s: timeout on hwirq %u\n",
			       __func__, src);
707 708
			break;
		}
709
	} while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
710 711
}

712
void mpic_end_irq(struct irq_data *d)
713
{
714
	struct mpic *mpic = mpic_from_irq_data(d);
715 716

#ifdef DEBUG_IRQ
717
	DBG("%s: end_irq: %d\n", mpic->name, d->irq);
718 719 720 721 722 723 724 725 726
#endif
	/* We always EOI on end_irq() even for edge interrupts since that
	 * should only lower the priority, the MPIC should have properly
	 * latched another edge interrupt coming in anyway
	 */

	mpic_eoi(mpic);
}

727
#ifdef CONFIG_MPIC_U3_HT_IRQS
728

729
static void mpic_unmask_ht_irq(struct irq_data *d)
730
{
731
	struct mpic *mpic = mpic_from_irq_data(d);
732
	unsigned int src = irqd_to_hwirq(d);
733

734
	mpic_unmask_irq(d);
735

736
	if (irqd_is_level_type(d))
737 738 739
		mpic_ht_end_irq(mpic, src);
}

740
static unsigned int mpic_startup_ht_irq(struct irq_data *d)
741
{
742
	struct mpic *mpic = mpic_from_irq_data(d);
743
	unsigned int src = irqd_to_hwirq(d);
744

745
	mpic_unmask_irq(d);
746
	mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
747 748

	return 0;
749 750
}

751
static void mpic_shutdown_ht_irq(struct irq_data *d)
752
{
753
	struct mpic *mpic = mpic_from_irq_data(d);
754
	unsigned int src = irqd_to_hwirq(d);
755

756
	mpic_shutdown_ht_interrupt(mpic, src);
757
	mpic_mask_irq(d);
758 759
}

760
static void mpic_end_ht_irq(struct irq_data *d)
761
{
762
	struct mpic *mpic = mpic_from_irq_data(d);
763
	unsigned int src = irqd_to_hwirq(d);
764

765
#ifdef DEBUG_IRQ
766
	DBG("%s: end_irq: %d\n", mpic->name, d->irq);
767
#endif
768 769 770 771 772
	/* We always EOI on end_irq() even for edge interrupts since that
	 * should only lower the priority, the MPIC should have properly
	 * latched another edge interrupt coming in anyway
	 */

773
	if (irqd_is_level_type(d))
774
		mpic_ht_end_irq(mpic, src);
775 776
	mpic_eoi(mpic);
}
777
#endif /* !CONFIG_MPIC_U3_HT_IRQS */
778

779 780
#ifdef CONFIG_SMP

781
static void mpic_unmask_ipi(struct irq_data *d)
782
{
783
	struct mpic *mpic = mpic_from_ipi(d);
784
	unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
785

786
	DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
787 788 789
	mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
}

790
static void mpic_mask_ipi(struct irq_data *d)
791 792 793 794
{
	/* NEVER disable an IPI... that's just plain wrong! */
}

795
static void mpic_end_ipi(struct irq_data *d)
796
{
797
	struct mpic *mpic = mpic_from_ipi(d);
798 799 800 801 802 803 804 805 806 807 808

	/*
	 * IPIs are marked IRQ_PER_CPU. This has the side effect of
	 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
	 * applying to them. We EOI them late to avoid re-entering.
	 */
	mpic_eoi(mpic);
}

#endif /* CONFIG_SMP */

809 810 811 812 813
static void mpic_unmask_tm(struct irq_data *d)
{
	struct mpic *mpic = mpic_from_irq_data(d);
	unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];

814
	DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
815 816 817 818 819 820 821 822 823 824 825 826 827
	mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
	mpic_tm_read(src);
}

static void mpic_mask_tm(struct irq_data *d)
{
	struct mpic *mpic = mpic_from_irq_data(d);
	unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];

	mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
	mpic_tm_read(src);
}

828 829
int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
		      bool force)
830
{
831
	struct mpic *mpic = mpic_from_irq_data(d);
832
	unsigned int src = irqd_to_hwirq(d);
833

834
	if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
835
		int cpuid = irq_choose_cpu(cpumask);
836

837 838
		mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
	} else {
839
		u32 mask = cpumask_bits(cpumask)[0];
840

841
		mask &= cpumask_bits(cpu_online_mask)[0];
842 843

		mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
844
			       mpic_physmask(mask));
845
	}
846 847

	return 0;
848 849
}

850
static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
851 852
{
	/* Now convert sense value */
853
	switch(type & IRQ_TYPE_SENSE_MASK) {
854
	case IRQ_TYPE_EDGE_RISING:
855 856
		return MPIC_INFO(VECPRI_SENSE_EDGE) |
		       MPIC_INFO(VECPRI_POLARITY_POSITIVE);
857
	case IRQ_TYPE_EDGE_FALLING:
858
	case IRQ_TYPE_EDGE_BOTH:
859 860
		return MPIC_INFO(VECPRI_SENSE_EDGE) |
		       MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
861
	case IRQ_TYPE_LEVEL_HIGH:
862 863
		return MPIC_INFO(VECPRI_SENSE_LEVEL) |
		       MPIC_INFO(VECPRI_POLARITY_POSITIVE);
864 865
	case IRQ_TYPE_LEVEL_LOW:
	default:
866 867
		return MPIC_INFO(VECPRI_SENSE_LEVEL) |
		       MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
868
	}
869 870
}

871
int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
872
{
873
	struct mpic *mpic = mpic_from_irq_data(d);
874
	unsigned int src = irqd_to_hwirq(d);
875 876
	unsigned int vecpri, vold, vnew;

877
	DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
878
	    mpic, d->irq, src, flow_type);
879 880 881 882 883 884 885 886 887 888

	if (src >= mpic->irq_count)
		return -EINVAL;

	if (flow_type == IRQ_TYPE_NONE)
		if (mpic->senses && src < mpic->senses_count)
			flow_type = mpic->senses[src];
	if (flow_type == IRQ_TYPE_NONE)
		flow_type = IRQ_TYPE_LEVEL_LOW;

889
	irqd_set_trigger_type(d, flow_type);
890 891 892 893 894

	if (mpic_is_ht_interrupt(mpic, src))
		vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
			MPIC_VECPRI_SENSE_EDGE;
	else
895
		vecpri = mpic_type_to_vecpri(mpic, flow_type);
896

897 898 899
	vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
	vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
			MPIC_INFO(VECPRI_SENSE_MASK));
900 901
	vnew |= vecpri;
	if (vold != vnew)
902
		mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
903

904
	return IRQ_SET_MASK_OK_NOCOPY;
905 906
}

907 908 909
void mpic_set_vector(unsigned int virq, unsigned int vector)
{
	struct mpic *mpic = mpic_from_irq(virq);
910
	unsigned int src = virq_to_hw(virq);
911 912 913 914 915 916 917 918 919 920 921 922 923 924
	unsigned int vecpri;

	DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
	    mpic, virq, src, vector);

	if (src >= mpic->irq_count)
		return;

	vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
	vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
	vecpri |= vector;
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
}

925 926 927
void mpic_set_destination(unsigned int virq, unsigned int cpuid)
{
	struct mpic *mpic = mpic_from_irq(virq);
928
	unsigned int src = virq_to_hw(virq);
929 930 931 932 933 934 935 936 937 938

	DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
	    mpic, virq, src, cpuid);

	if (src >= mpic->irq_count)
		return;

	mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
}

939
static struct irq_chip mpic_irq_chip = {
940 941 942 943
	.irq_mask	= mpic_mask_irq,
	.irq_unmask	= mpic_unmask_irq,
	.irq_eoi	= mpic_end_irq,
	.irq_set_type	= mpic_set_irq_type,
944 945 946 947
};

#ifdef CONFIG_SMP
static struct irq_chip mpic_ipi_chip = {
948 949 950
	.irq_mask	= mpic_mask_ipi,
	.irq_unmask	= mpic_unmask_ipi,
	.irq_eoi	= mpic_end_ipi,
951 952 953
};
#endif /* CONFIG_SMP */

954 955 956 957 958 959
static struct irq_chip mpic_tm_chip = {
	.irq_mask	= mpic_mask_tm,
	.irq_unmask	= mpic_unmask_tm,
	.irq_eoi	= mpic_end_irq,
};

960
#ifdef CONFIG_MPIC_U3_HT_IRQS
961
static struct irq_chip mpic_irq_ht_chip = {
962 963 964 965 966 967
	.irq_startup	= mpic_startup_ht_irq,
	.irq_shutdown	= mpic_shutdown_ht_irq,
	.irq_mask	= mpic_mask_irq,
	.irq_unmask	= mpic_unmask_ht_irq,
	.irq_eoi	= mpic_end_ht_irq,
	.irq_set_type	= mpic_set_irq_type,
968
};
969
#endif /* CONFIG_MPIC_U3_HT_IRQS */
970

971

972 973 974
static int mpic_host_match(struct irq_host *h, struct device_node *node)
{
	/* Exact match, unless mpic node is NULL */
975
	return h->of_node == NULL || h->of_node == node;
976 977 978
}

static int mpic_host_map(struct irq_host *h, unsigned int virq,
979
			 irq_hw_number_t hw)
980 981
{
	struct mpic *mpic = h->host_data;
982
	struct irq_chip *chip;
983

984
	DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
985

986
	if (hw == mpic->spurious_vec)
987
		return -EINVAL;
988 989
	if (mpic->protected && test_bit(hw, mpic->protected))
		return -EINVAL;
990

991
#ifdef CONFIG_SMP
992
	else if (hw >= mpic->ipi_vecs[0]) {
993 994
		WARN_ON(!(mpic->flags & MPIC_PRIMARY));

995
		DBG("mpic: mapping as IPI\n");
996 997
		irq_set_chip_data(virq, mpic);
		irq_set_chip_and_handler(virq, &mpic->hc_ipi,
998 999 1000 1001 1002
					 handle_percpu_irq);
		return 0;
	}
#endif /* CONFIG_SMP */

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
		WARN_ON(!(mpic->flags & MPIC_PRIMARY));

		DBG("mpic: mapping as timer\n");
		irq_set_chip_data(virq, mpic);
		irq_set_chip_and_handler(virq, &mpic->hc_tm,
					 handle_fasteoi_irq);
		return 0;
	}

1013 1014 1015
	if (hw >= mpic->irq_count)
		return -EINVAL;

M
Michael Ellerman 已提交
1016 1017
	mpic_msi_reserve_hwirq(mpic, hw);

1018
	/* Default chip */
1019 1020
	chip = &mpic->hc_irq;

1021
#ifdef CONFIG_MPIC_U3_HT_IRQS
1022
	/* Check for HT interrupts, override vecpri */
1023
	if (mpic_is_ht_interrupt(mpic, hw))
1024
		chip = &mpic->hc_ht_irq;
1025
#endif /* CONFIG_MPIC_U3_HT_IRQS */
1026

1027
	DBG("mpic: mapping to irq chip @%p\n", chip);
1028

1029 1030
	irq_set_chip_data(virq, mpic);
	irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
1031 1032

	/* Set default irq type */
1033
	irq_set_irq_type(virq, IRQ_TYPE_NONE);
1034

1035 1036 1037 1038 1039 1040
	/* If the MPIC was reset, then all vectors have already been
	 * initialized.  Otherwise, a per source lazy initialization
	 * is done here.
	 */
	if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
		mpic_set_vector(virq, hw);
1041
		mpic_set_destination(virq, mpic_processor_id(mpic));
1042 1043 1044
		mpic_irq_set_priority(virq, 8);
	}

1045 1046 1047 1048
	return 0;
}

static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
1049
			   const u32 *intspec, unsigned int intsize,
1050 1051 1052
			   irq_hw_number_t *out_hwirq, unsigned int *out_flags)

{
1053
	struct mpic *mpic = h->host_data;
1054 1055 1056 1057 1058 1059 1060 1061
	static unsigned char map_mpic_senses[4] = {
		IRQ_TYPE_EDGE_RISING,
		IRQ_TYPE_LEVEL_LOW,
		IRQ_TYPE_LEVEL_HIGH,
		IRQ_TYPE_EDGE_FALLING,
	};

	*out_hwirq = intspec[0];
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
		/*
		 * Freescale MPIC with extended intspec:
		 * First two cells are as usual.  Third specifies
		 * an "interrupt type".  Fourth is type-specific data.
		 *
		 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
		 */
		switch (intspec[2]) {
		case 0:
		case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
			break;
		case 2:
			if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
				return -EINVAL;

			*out_hwirq = mpic->ipi_vecs[intspec[0]];
			break;
		case 3:
			if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
				return -EINVAL;

			*out_hwirq = mpic->timer_vecs[intspec[0]];
			break;
		default:
			pr_debug("%s: unknown irq type %u\n",
				 __func__, intspec[2]);
			return -EINVAL;
		}

		*out_flags = map_mpic_senses[intspec[1] & 3];
	} else if (intsize > 1) {
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
		u32 mask = 0x3;

		/* Apple invented a new race of encoding on machines with
		 * an HT APIC. They encode, among others, the index within
		 * the HT APIC. We don't care about it here since thankfully,
		 * it appears that they have the APIC already properly
		 * configured, and thus our current fixup code that reads the
		 * APIC config works fine. However, we still need to mask out
		 * bits in the specifier to make sure we only get bit 0 which
		 * is the level/edge bit (the only sense bit exposed by Apple),
		 * as their bit 1 means something else.
		 */
		if (machine_is(powermac))
			mask = 0x1;
		*out_flags = map_mpic_senses[intspec[1] & mask];
	} else
1110 1111
		*out_flags = IRQ_TYPE_NONE;

1112 1113 1114
	DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
	    intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);

1115 1116 1117 1118 1119 1120 1121 1122 1123
	return 0;
}

static struct irq_host_ops mpic_host_ops = {
	.match = mpic_host_match,
	.map = mpic_host_map,
	.xlate = mpic_host_xlate,
};

1124 1125 1126 1127 1128
static int mpic_reset_prohibited(struct device_node *node)
{
	return node && of_get_property(node, "pic-no-reset", NULL);
}

1129 1130 1131 1132
/*
 * Exported functions
 */

1133
struct mpic * __init mpic_alloc(struct device_node *node,
1134
				phys_addr_t phys_addr,
1135 1136 1137 1138 1139 1140
				unsigned int flags,
				unsigned int isu_size,
				unsigned int irq_count,
				const char *name)
{
	struct mpic	*mpic;
1141
	u32		greg_feature;
1142 1143
	const char	*vers;
	int		i;
1144
	int		intvec_top;
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162

	/*
	 * If no phyiscal address was specified then all of the phyiscal
	 * addressing parameters must come from the device-tree.
	 */
	if (!phys_addr) {
		BUG_ON(!node);

		/* Check if it is DCR-based */
		if (of_get_property(node, "dcr-reg", NULL)) {
			flags |= MPIC_USES_DCR;
		} else {
			struct resource r;
			if (of_address_to_resource(node, 0, &r))
				return NULL;
			phys_addr = r.start;
		}
	}
1163

K
Kumar Gala 已提交
1164
	mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
1165 1166
	if (mpic == NULL)
		return NULL;
K
Kumar Gala 已提交
1167

1168 1169
	mpic->name = name;

1170
	mpic->hc_irq = mpic_irq_chip;
1171
	mpic->hc_irq.name = name;
1172
	if (flags & MPIC_PRIMARY)
1173
		mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
1174
#ifdef CONFIG_MPIC_U3_HT_IRQS
1175
	mpic->hc_ht_irq = mpic_irq_ht_chip;
1176
	mpic->hc_ht_irq.name = name;
1177
	if (flags & MPIC_PRIMARY)
1178
		mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
1179
#endif /* CONFIG_MPIC_U3_HT_IRQS */
1180

1181
#ifdef CONFIG_SMP
1182
	mpic->hc_ipi = mpic_ipi_chip;
1183
	mpic->hc_ipi.name = name;
1184 1185
#endif /* CONFIG_SMP */

1186 1187 1188
	mpic->hc_tm = mpic_tm_chip;
	mpic->hc_tm.name = name;

1189 1190 1191 1192 1193
	mpic->flags = flags;
	mpic->isu_size = isu_size;
	mpic->irq_count = irq_count;
	mpic->num_sources = 0; /* so far */

1194 1195 1196 1197 1198
	if (flags & MPIC_LARGE_VECTORS)
		intvec_top = 2047;
	else
		intvec_top = 255;

1199 1200 1201 1202 1203 1204 1205 1206
	mpic->timer_vecs[0] = intvec_top - 12;
	mpic->timer_vecs[1] = intvec_top - 11;
	mpic->timer_vecs[2] = intvec_top - 10;
	mpic->timer_vecs[3] = intvec_top - 9;
	mpic->timer_vecs[4] = intvec_top - 8;
	mpic->timer_vecs[5] = intvec_top - 7;
	mpic->timer_vecs[6] = intvec_top - 6;
	mpic->timer_vecs[7] = intvec_top - 5;
1207 1208 1209 1210 1211 1212
	mpic->ipi_vecs[0]   = intvec_top - 4;
	mpic->ipi_vecs[1]   = intvec_top - 3;
	mpic->ipi_vecs[2]   = intvec_top - 2;
	mpic->ipi_vecs[3]   = intvec_top - 1;
	mpic->spurious_vec  = intvec_top;

1213
	/* Check for "big-endian" in device-tree */
1214
	if (node && of_get_property(node, "big-endian", NULL) != NULL)
1215
		mpic->flags |= MPIC_BIG_ENDIAN;
1216 1217
	if (node && of_device_is_compatible(node, "fsl,mpic"))
		mpic->flags |= MPIC_FSL;
1218

1219 1220
	/* Look for protected sources */
	if (node) {
1221 1222
		int psize;
		unsigned int bits, mapsize;
1223 1224 1225 1226 1227 1228
		const u32 *psrc =
			of_get_property(node, "protected-sources", &psize);
		if (psrc) {
			psize /= 4;
			bits = intvec_top + 1;
			mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
1229
			mpic->protected = kzalloc(mapsize, GFP_KERNEL);
1230 1231 1232 1233 1234 1235 1236 1237
			BUG_ON(mpic->protected == NULL);
			for (i = 0; i < psize; i++) {
				if (psrc[i] > intvec_top)
					continue;
				__set_bit(psrc[i], mpic->protected);
			}
		}
	}
1238

1239 1240 1241 1242
#ifdef CONFIG_MPIC_WEIRD
	mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
#endif

1243
	/* default register type */
1244 1245 1246 1247
	if (flags & MPIC_BIG_ENDIAN)
		mpic->reg_type = mpic_access_mmio_be;
	else
		mpic->reg_type = mpic_access_mmio_le;
1248

1249 1250 1251 1252
	/*
	 * An MPIC with a "dcr-reg" property must be accessed that way, but
	 * only if the kernel includes DCR support.
	 */
1253
#ifdef CONFIG_PPC_DCR
1254
	if (flags & MPIC_USES_DCR)
1255 1256
		mpic->reg_type = mpic_access_dcr;
#else
1257 1258
	BUG_ON(flags & MPIC_USES_DCR);
#endif
1259

1260
	/* Map the global registers */
1261 1262
	mpic_map(mpic, node, phys_addr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
	mpic_map(mpic, node, phys_addr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
1263 1264

	/* Reset */
1265 1266 1267 1268 1269 1270 1271 1272 1273

	/* When using a device-node, reset requests are only honored if the MPIC
	 * is allowed to reset.
	 */
	if (mpic_reset_prohibited(node))
		mpic->flags |= MPIC_NO_RESET;

	if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
		printk(KERN_DEBUG "mpic: Resetting\n");
1274 1275
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1276
			   | MPIC_GREG_GCONF_RESET);
1277
		while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1278 1279 1280 1281
		       & MPIC_GREG_GCONF_RESET)
			mb();
	}

1282 1283 1284 1285 1286 1287
	/* CoreInt */
	if (flags & MPIC_ENABLE_COREINT)
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_COREINT);

1288 1289 1290 1291 1292
	if (flags & MPIC_ENABLE_MCK)
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_MCK);

1293 1294 1295
	/*
	 * Read feature register.  For non-ISU MPICs, num sources as well. On
	 * ISU MPICs, sources are counted as ISUs are added
1296
	 */
1297
	greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1298
	if (isu_size == 0) {
1299 1300 1301 1302 1303 1304
		if (flags & MPIC_BROKEN_FRR_NIRQS)
			mpic->num_sources = mpic->irq_count;
		else
			mpic->num_sources =
				((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
				 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
1305
	}
1306

1307 1308 1309 1310 1311 1312
	/*
	 * The MPIC driver will crash if there are more cores than we
	 * can initialize, so we may as well catch that problem here.
	 */
	BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);

1313
	/* Map the per-CPU registers */
1314 1315 1316
	for_each_possible_cpu(i) {
		unsigned int cpu = get_hard_smp_processor_id(i);

1317
		mpic_map(mpic, node, phys_addr, &mpic->cpuregs[cpu],
1318
			 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
1319
			 0x1000);
1320 1321 1322 1323 1324
	}

	/* Initialize main ISU if none provided */
	if (mpic->isu_size == 0) {
		mpic->isu_size = mpic->num_sources;
1325
		mpic_map(mpic, node, phys_addr, &mpic->isus[0],
1326
			 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
1327 1328 1329 1330
	}
	mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
	mpic->isu_mask = (1 << mpic->isu_shift) - 1;

1331 1332 1333 1334 1335 1336 1337 1338 1339
	mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
				       isu_size ? isu_size : mpic->num_sources,
				       &mpic_host_ops,
				       flags & MPIC_LARGE_VECTORS ? 2048 : 256);
	if (mpic->irqhost == NULL)
		return NULL;

	mpic->irqhost->host_data = mpic;

1340
	/* Display version */
1341
	switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	case 1:
		vers = "1.0";
		break;
	case 2:
		vers = "1.2";
		break;
	case 3:
		vers = "1.3";
		break;
	default:
		vers = "<unknown>";
		break;
	}
1355 1356
	printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
	       " max %d CPUs\n",
1357
	       name, vers, (unsigned long long)phys_addr, num_possible_cpus());
1358 1359
	printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
	       mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
1360 1361 1362 1363

	mpic->next = mpics;
	mpics = mpic;

1364
	if (flags & MPIC_PRIMARY) {
1365
		mpic_primary = mpic;
1366 1367
		irq_set_default_host(mpic->irqhost);
	}
1368 1369 1370 1371 1372

	return mpic;
}

void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
1373
			    phys_addr_t paddr)
1374 1375 1376 1377 1378
{
	unsigned int isu_first = isu_num * mpic->isu_size;

	BUG_ON(isu_num >= MPIC_MAX_ISU);

1379 1380
	mpic_map(mpic, mpic->irqhost->of_node,
		 paddr, &mpic->isus[isu_num], 0,
1381
		 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
1382

1383 1384 1385 1386
	if ((isu_first + mpic->isu_size) > mpic->num_sources)
		mpic->num_sources = isu_first + mpic->isu_size;
}

1387 1388 1389 1390 1391 1392
void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
{
	mpic->senses = senses;
	mpic->senses_count = count;
}

1393 1394 1395
void __init mpic_init(struct mpic *mpic)
{
	int i;
1396
	int cpu;
1397 1398 1399 1400 1401 1402

	BUG_ON(mpic->num_sources == 0);

	printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);

	/* Set current processor priority to max */
1403
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
1404

1405
	/* Initialize timers to our reserved vectors and mask them for now */
1406 1407
	for (i = 0; i < 4; i++) {
		mpic_write(mpic->tmregs,
1408
			   i * MPIC_INFO(TIMER_STRIDE) +
1409 1410
			   MPIC_INFO(TIMER_DESTINATION),
			   1 << hard_smp_processor_id());
1411
		mpic_write(mpic->tmregs,
1412 1413
			   i * MPIC_INFO(TIMER_STRIDE) +
			   MPIC_INFO(TIMER_VECTOR_PRI),
1414
			   MPIC_VECPRI_MASK |
1415
			   (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
1416
			   (mpic->timer_vecs[0] + i));
1417 1418 1419 1420 1421 1422 1423 1424
	}

	/* Initialize IPIs to our reserved vectors and mark them disabled for now */
	mpic_test_broken_ipi(mpic);
	for (i = 0; i < 4; i++) {
		mpic_ipi_write(i,
			       MPIC_VECPRI_MASK |
			       (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
1425
			       (mpic->ipi_vecs[0] + i));
1426 1427 1428 1429 1430 1431
	}

	/* Initialize interrupt sources */
	if (mpic->irq_count == 0)
		mpic->irq_count = mpic->num_sources;

1432
	/* Do the HT PIC fixups on U3 broken mpic */
1433
	DBG("MPIC flags: %x\n", mpic->flags);
1434
	if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
1435
		mpic_scan_ht_pics(mpic);
1436 1437
		mpic_u3msi_init(mpic);
	}
1438

1439 1440
	mpic_pasemi_msi_init(mpic);

1441
	cpu = mpic_processor_id(mpic);
1442

1443 1444 1445 1446 1447
	if (!(mpic->flags & MPIC_NO_RESET)) {
		for (i = 0; i < mpic->num_sources; i++) {
			/* start with vector = source number, and masked */
			u32 vecpri = MPIC_VECPRI_MASK | i |
				(8 << MPIC_VECPRI_PRIORITY_SHIFT);
1448
		
1449 1450 1451 1452 1453 1454 1455
			/* check if protected */
			if (mpic->protected && test_bit(i, mpic->protected))
				continue;
			/* init hw */
			mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
			mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
		}
1456 1457
	}
	
1458 1459
	/* Init spurious vector */
	mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
1460

1461 1462 1463 1464 1465
	/* Disable 8259 passthrough, if supported */
	if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_8259_PTHROU_DIS);
1466

1467 1468 1469 1470 1471
	if (mpic->flags & MPIC_NO_BIAS)
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			| MPIC_GREG_GCONF_NO_BIAS);

1472
	/* Set current processor priority to 0 */
1473
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
1474 1475 1476

#ifdef CONFIG_PM
	/* allocate memory to save mpic state */
1477 1478
	mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
				  GFP_KERNEL);
1479 1480
	BUG_ON(mpic->save_data == NULL);
#endif
1481 1482
}

1483 1484 1485 1486 1487 1488 1489 1490 1491
void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
{
	u32 v;

	v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
	v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
	v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
	mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
}
1492

1493 1494
void __init mpic_set_serial_int(struct mpic *mpic, int enable)
{
1495
	unsigned long flags;
1496 1497
	u32 v;

1498
	raw_spin_lock_irqsave(&mpic_lock, flags);
1499 1500 1501 1502 1503 1504
	v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
	if (enable)
		v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
	else
		v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
	mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1505
	raw_spin_unlock_irqrestore(&mpic_lock, flags);
1506
}
1507 1508 1509

void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
{
1510
	struct mpic *mpic = mpic_find(irq);
1511
	unsigned int src = virq_to_hw(irq);
1512 1513 1514
	unsigned long flags;
	u32 reg;

1515 1516 1517
	if (!mpic)
		return;

1518
	raw_spin_lock_irqsave(&mpic_lock, flags);
1519
	if (mpic_is_ipi(mpic, irq)) {
1520
		reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
1521
			~MPIC_VECPRI_PRIORITY_MASK;
1522
		mpic_ipi_write(src - mpic->ipi_vecs[0],
1523
			       reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1524 1525 1526 1527 1528
	} else if (mpic_is_tm(mpic, irq)) {
		reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
			~MPIC_VECPRI_PRIORITY_MASK;
		mpic_tm_write(src - mpic->timer_vecs[0],
			      reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1529
	} else {
1530
		reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
1531
			& ~MPIC_VECPRI_PRIORITY_MASK;
1532
		mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
1533 1534
			       reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
	}
1535
	raw_spin_unlock_irqrestore(&mpic_lock, flags);
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
}

void mpic_setup_this_cpu(void)
{
#ifdef CONFIG_SMP
	struct mpic *mpic = mpic_primary;
	unsigned long flags;
	u32 msk = 1 << hard_smp_processor_id();
	unsigned int i;

	BUG_ON(mpic == NULL);

	DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());

1550
	raw_spin_lock_irqsave(&mpic_lock, flags);
1551 1552 1553 1554

 	/* let the mpic know we want intrs. default affinity is 0xffffffff
	 * until changed via /proc. That's how it's done on x86. If we want
	 * it differently, then we should make sure we also change the default
1555
	 * values of irq_desc[].affinity in irq.c.
1556 1557 1558
 	 */
	if (distribute_irqs) {
	 	for (i = 0; i < mpic->num_sources ; i++)
1559 1560
			mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
				mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
1561 1562 1563
	}

	/* Set current processor priority to 0 */
1564
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
1565

1566
	raw_spin_unlock_irqrestore(&mpic_lock, flags);
1567 1568 1569 1570 1571 1572 1573
#endif /* CONFIG_SMP */
}

int mpic_cpu_get_priority(void)
{
	struct mpic *mpic = mpic_primary;

1574
	return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
1575 1576 1577 1578 1579 1580 1581
}

void mpic_cpu_set_priority(int prio)
{
	struct mpic *mpic = mpic_primary;

	prio &= MPIC_CPU_TASKPRI_MASK;
1582
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
}

void mpic_teardown_this_cpu(int secondary)
{
	struct mpic *mpic = mpic_primary;
	unsigned long flags;
	u32 msk = 1 << hard_smp_processor_id();
	unsigned int i;

	BUG_ON(mpic == NULL);

	DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1595
	raw_spin_lock_irqsave(&mpic_lock, flags);
1596 1597 1598

	/* let the mpic know we don't want intrs.  */
	for (i = 0; i < mpic->num_sources ; i++)
1599 1600
		mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
			mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
1601 1602

	/* Set current processor priority to max */
1603
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
1604 1605 1606 1607
	/* We need to EOI the IPI since not all platforms reset the MPIC
	 * on boot and new interrupts wouldn't get delivered otherwise.
	 */
	mpic_eoi(mpic);
1608

1609
	raw_spin_unlock_irqrestore(&mpic_lock, flags);
1610 1611 1612
}


1613
static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
1614
{
1615
	u32 src;
1616

1617
	src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
1618
#ifdef DEBUG_LOW
1619
	DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
1620
#endif
1621 1622 1623
	if (unlikely(src == mpic->spurious_vec)) {
		if (mpic->flags & MPIC_SPV_EOI)
			mpic_eoi(mpic);
1624
		return NO_IRQ;
1625
	}
1626
	if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1627 1628
		printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
				   mpic->name, (int)src);
1629 1630 1631 1632
		mpic_eoi(mpic);
		return NO_IRQ;
	}

1633
	return irq_linear_revmap(mpic->irqhost, src);
1634 1635
}

1636 1637 1638 1639 1640
unsigned int mpic_get_one_irq(struct mpic *mpic)
{
	return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
}

O
Olaf Hering 已提交
1641
unsigned int mpic_get_irq(void)
1642 1643 1644 1645 1646
{
	struct mpic *mpic = mpic_primary;

	BUG_ON(mpic == NULL);

O
Olaf Hering 已提交
1647
	return mpic_get_one_irq(mpic);
1648 1649
}

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
unsigned int mpic_get_coreint_irq(void)
{
#ifdef CONFIG_BOOKE
	struct mpic *mpic = mpic_primary;
	u32 src;

	BUG_ON(mpic == NULL);

	src = mfspr(SPRN_EPR);

	if (unlikely(src == mpic->spurious_vec)) {
		if (mpic->flags & MPIC_SPV_EOI)
			mpic_eoi(mpic);
		return NO_IRQ;
	}
	if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1666 1667
		printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
				   mpic->name, (int)src);
1668 1669 1670 1671 1672 1673 1674 1675 1676
		return NO_IRQ;
	}

	return irq_linear_revmap(mpic->irqhost, src);
#else
	return NO_IRQ;
#endif
}

1677 1678 1679 1680 1681 1682 1683 1684
unsigned int mpic_get_mcirq(void)
{
	struct mpic *mpic = mpic_primary;

	BUG_ON(mpic == NULL);

	return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
}
1685 1686 1687 1688 1689

#ifdef CONFIG_SMP
void mpic_request_ipis(void)
{
	struct mpic *mpic = mpic_primary;
1690
	int i;
1691 1692
	BUG_ON(mpic == NULL);

1693
	printk(KERN_INFO "mpic: requesting IPIs...\n");
1694 1695 1696

	for (i = 0; i < 4; i++) {
		unsigned int vipi = irq_create_mapping(mpic->irqhost,
1697
						       mpic->ipi_vecs[0] + i);
1698
		if (vipi == NO_IRQ) {
1699 1700
			printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
			continue;
1701
		}
1702
		smp_request_message_ipi(vipi, i);
1703
	}
1704
}
1705

1706
void smp_mpic_message_pass(int cpu, int msg)
1707 1708
{
	struct mpic *mpic = mpic_primary;
1709
	u32 physmask;
1710 1711 1712

	BUG_ON(mpic == NULL);

1713 1714 1715 1716 1717 1718
	/* make sure we're sending something that translates to an IPI */
	if ((unsigned int)msg > 3) {
		printk("SMP %d: smp_message_pass: unknown msg %d\n",
		       smp_processor_id(), msg);
		return;
	}
1719 1720 1721 1722 1723 1724 1725 1726 1727

#ifdef DEBUG_IPI
	DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
#endif

	physmask = 1 << get_hard_smp_processor_id(cpu);

	mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
		       msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
1728
}
1729 1730 1731 1732 1733 1734 1735

int __init smp_mpic_probe(void)
{
	int nr_cpus;

	DBG("smp_mpic_probe()...\n");

1736
	nr_cpus = cpumask_weight(cpu_possible_mask);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749

	DBG("nr_cpus: %d\n", nr_cpus);

	if (nr_cpus > 1)
		mpic_request_ipis();

	return nr_cpus;
}

void __devinit smp_mpic_setup_cpu(int cpu)
{
	mpic_setup_this_cpu();
}
1750 1751 1752 1753 1754 1755

void mpic_reset_core(int cpu)
{
	struct mpic *mpic = mpic_primary;
	u32 pir;
	int cpuid = get_hard_smp_processor_id(cpu);
1756
	int i;
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

	/* Set target bit for core reset */
	pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
	pir |= (1 << cpuid);
	mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
	mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));

	/* Restore target bit after reset complete */
	pir &= ~(1 << cpuid);
	mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
	mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1768 1769 1770 1771 1772 1773 1774 1775 1776

	/* Perform 15 EOI on each reset core to clear pending interrupts.
	 * This is required for FSL CoreNet based devices */
	if (mpic->flags & MPIC_FSL) {
		for (i = 0; i < 15; i++) {
			_mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
				      MPIC_CPU_EOI, 0);
		}
	}
1777
}
1778
#endif /* CONFIG_SMP */
1779 1780

#ifdef CONFIG_PM
1781
static void mpic_suspend_one(struct mpic *mpic)
1782 1783 1784 1785 1786 1787 1788 1789 1790
{
	int i;

	for (i = 0; i < mpic->num_sources; i++) {
		mpic->save_data[i].vecprio =
			mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
		mpic->save_data[i].dest =
			mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
	}
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
}

static int mpic_suspend(void)
{
	struct mpic *mpic = mpics;

	while (mpic) {
		mpic_suspend_one(mpic);
		mpic = mpic->next;
	}
1801 1802 1803 1804

	return 0;
}

1805
static void mpic_resume_one(struct mpic *mpic)
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
{
	int i;

	for (i = 0; i < mpic->num_sources; i++) {
		mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
			       mpic->save_data[i].vecprio);
		mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
			       mpic->save_data[i].dest);

#ifdef CONFIG_MPIC_U3_HT_IRQS
1816
	if (mpic->fixups) {
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
		struct mpic_irq_fixup *fixup = &mpic->fixups[i];

		if (fixup->base) {
			/* we use the lowest bit in an inverted meaning */
			if ((mpic->save_data[i].fixup_data & 1) == 0)
				continue;

			/* Enable and configure */
			writeb(0x10 + 2 * fixup->index, fixup->base + 2);

			writel(mpic->save_data[i].fixup_data & ~1,
			       fixup->base + 4);
		}
	}
#endif
	} /* end for loop */
1833
}
1834

1835 1836 1837 1838 1839 1840 1841 1842
static void mpic_resume(void)
{
	struct mpic *mpic = mpics;

	while (mpic) {
		mpic_resume_one(mpic);
		mpic = mpic->next;
	}
1843 1844
}

1845
static struct syscore_ops mpic_syscore_ops = {
1846 1847 1848 1849 1850 1851
	.resume = mpic_resume,
	.suspend = mpic_suspend,
};

static int mpic_init_sys(void)
{
1852 1853
	register_syscore_ops(&mpic_syscore_ops);
	return 0;
1854 1855 1856
}

device_initcall(mpic_init_sys);
1857
#endif