io_apic.c 77.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/freezer.h>
36
#include <linux/kthread.h>
37
#include <linux/jiffies.h>	/* time_after() */
38
#include <linux/slab.h>
39
#include <linux/bootmem.h>
40

41
#include <asm/idle.h>
L
Linus Torvalds 已提交
42 43
#include <asm/io.h>
#include <asm/smp.h>
44
#include <asm/cpu.h>
L
Linus Torvalds 已提交
45
#include <asm/desc.h>
46 47 48
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
49
#include <asm/timer.h>
50
#include <asm/i8259.h>
51
#include <asm/setup.h>
52
#include <asm/irq_remapping.h>
53
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
54

I
Ingo Molnar 已提交
55
#include <asm/apic.h>
L
Linus Torvalds 已提交
56

57 58 59 60 61 62 63 64 65 66
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

67
#define for_each_irq_pin(entry, head) \
68
	list_for_each_entry(entry, &head, list)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76
static DEFINE_RAW_SPINLOCK(ioapic_lock);
77
static DEFINE_MUTEX(ioapic_mutex);
78
static unsigned int ioapic_dynirq_base;
79
static int ioapic_initialized;
Y
Yinghai Lu 已提交
80

81 82 83 84 85 86 87 88
struct mp_pin_info {
	int trigger;
	int polarity;
	int node;
	int set;
	u32 count;
};

S
Suresh Siddha 已提交
89 90 91 92 93
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
94 95 96 97
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
98 99
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
100 101
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
102 103
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
104
	struct mp_pin_info *pin_info;
105
	struct resource *iomem_res;
S
Suresh Siddha 已提交
106
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
107

108
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
109

110
int mpc_ioapic_id(int ioapic_idx)
111
{
112
	return ioapics[ioapic_idx].mp_config.apicid;
113 114
}

115
unsigned int mpc_ioapic_addr(int ioapic_idx)
116
{
117
	return ioapics[ioapic_idx].mp_config.apicaddr;
118 119
}

120
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
121
{
122
	return &ioapics[ioapic_idx].gsi_config;
123
}
124

125 126 127 128 129 130 131 132 133 134 135 136
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

137 138 139 140 141
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
142 143
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
144 145 146 147
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
148 149
}

150 151 152 153 154
static inline struct mp_pin_info *mp_pin_info(int ioapic_idx, int pin)
{
	return ioapics[ioapic_idx].pin_info + pin;
}

155 156 157 158 159
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

160
int nr_ioapics;
161

162 163
/* The one past the highest gsi number used */
u32 gsi_top;
164

165
/* MP IRQ source entries */
166
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
167 168 169 170

/* # of MP IRQ source entries */
int mp_irq_entries;

171
#ifdef CONFIG_EISA
172 173 174 175 176
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
177 178
int skip_ioapic_setup;

179 180 181 182
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
183 184 185 186 187 188 189 190
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

191
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
192 193
{
	/* disable IO-APIC */
194
	disable_ioapic_support();
Y
Yinghai Lu 已提交
195 196 197
	return 0;
}
early_param("noapic", parse_noapic);
198

199 200 201 202 203 204 205 206 207 208 209
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
210
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
211 212 213
			return;
	}

214
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
215 216 217 218
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

219
struct irq_pin_list {
220
	struct list_head list;
221 222 223
	int apic, pin;
};

T
Thomas Gleixner 已提交
224
static struct irq_pin_list *alloc_irq_pin_list(int node)
225
{
226
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
227 228
}

229 230 231 232 233 234 235 236 237 238 239 240 241
static void alloc_ioapic_saved_registers(int idx)
{
	size_t size;

	if (ioapics[idx].saved_registers)
		return;

	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
	if (!ioapics[idx].saved_registers)
		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
}

242 243 244 245 246 247
static void free_ioapic_saved_registers(int idx)
{
	kfree(ioapics[idx].saved_registers);
	ioapics[idx].saved_registers = NULL;
}

248
int __init arch_early_ioapic_init(void)
249
{
250
	struct irq_cfg *cfg;
251
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
252

253
	if (!nr_legacy_irqs())
254 255
		io_apic_irqs = ~0UL;

256 257
	for_each_ioapic(i)
		alloc_ioapic_saved_registers(i);
258

259 260
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
261
	 * ISA_IRQ_VECTOR(irq) for all cpu's.
262 263 264
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
265
		cfg->vector = ISA_IRQ_VECTOR(i);
266
		cpumask_setall(cfg->domain);
267
	}
268 269

	return 0;
270
}
271

L
Linus Torvalds 已提交
272 273 274 275
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
276 277
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
278 279 280 281 282
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
283
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
284 285
}

286
void io_apic_eoi(unsigned int apic, unsigned int vector)
287 288 289 290 291
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

292
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
293 294 295 296 297 298
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

299
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
300 301
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
302

L
Linus Torvalds 已提交
303 304 305 306 307 308 309 310 311 312
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
313
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
314
{
315
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
316 317 318

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
319 320 321
	writel(value, &io_apic->data);
}

322 323 324 325 326
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

327 328 329 330 331 332
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
333

334 335 336
	return eu.entry;
}

337 338 339 340
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
341

342
	raw_spin_lock_irqsave(&ioapic_lock, flags);
343
	eu.entry = __ioapic_read_entry(apic, pin);
344
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
345

346 347 348
	return eu.entry;
}

349 350 351 352 353 354
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
355
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
356
{
357 358
	union entry_union eu = {{0, 0}};

359
	eu.entry = e;
360 361
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
362 363
}

364
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
365 366
{
	unsigned long flags;
367

368
	raw_spin_lock_irqsave(&ioapic_lock, flags);
369
	__ioapic_write_entry(apic, pin, e);
370
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
371 372 373 374 375 376 377 378 379 380 381 382
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

383
	raw_spin_lock_irqsave(&ioapic_lock, flags);
384 385
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
386
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
387 388
}

L
Linus Torvalds 已提交
389 390 391 392 393
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
394
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
395
{
396
	struct irq_pin_list *entry;
397

398
	/* don't allow duplicates */
399
	for_each_irq_pin(entry, cfg->irq_2_pin)
400
		if (entry->apic == apic && entry->pin == pin)
401
			return 0;
402

T
Thomas Gleixner 已提交
403
	entry = alloc_irq_pin_list(node);
404
	if (!entry) {
405 406
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
407
		return -ENOMEM;
408
	}
L
Linus Torvalds 已提交
409 410
	entry->apic = apic;
	entry->pin = pin;
411

412
	list_add_tail(&entry->list, &cfg->irq_2_pin);
413 414 415
	return 0;
}

416 417
static void __remove_pin_from_irq(struct irq_cfg *cfg, int apic, int pin)
{
418
	struct irq_pin_list *tmp, *entry;
419

420
	list_for_each_entry_safe(entry, tmp, &cfg->irq_2_pin, list)
421
		if (entry->apic == apic && entry->pin == pin) {
422
			list_del(&entry->list);
423 424 425 426 427
			kfree(entry);
			return;
		}
}

428 429
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
430
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
431
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
432 433 434 435 436
}

/*
 * Reroute an IRQ to a different pin.
 */
437
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
438 439
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
440
{
441
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
442

443
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
444 445 446
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
447
			/* every one is different, right? */
448
			return;
449
		}
L
Linus Torvalds 已提交
450
	}
451

452 453
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
454 455
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

471 472 473
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
474 475
{
	struct irq_pin_list *entry;
476

477 478 479 480
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

481
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
482
{
483 484 485 486 487
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
488

489
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
490
	readl(&io_apic->data);
L
Linus Torvalds 已提交
491 492
}

T
Thomas Gleixner 已提交
493
static void mask_ioapic(struct irq_cfg *cfg)
494
{
T
Thomas Gleixner 已提交
495 496 497
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
498
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
499
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
500
}
L
Linus Torvalds 已提交
501

502
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
503
{
504
	mask_ioapic(irqd_cfg(data));
T
Thomas Gleixner 已提交
505
}
Y
Yinghai Lu 已提交
506

T
Thomas Gleixner 已提交
507 508 509
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
510 511
}

T
Thomas Gleixner 已提交
512
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
513 514 515
{
	unsigned long flags;

516
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
517
	__unmask_ioapic(cfg);
518
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
519 520
}

521
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
522
{
523
	unmask_ioapic(irqd_cfg(data));
Y
Yinghai Lu 已提交
524 525
}

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
542
void native_eoi_ioapic_pin(int apic, int pin, int vector)
543 544
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
545
		io_apic_eoi(apic, vector);
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

566
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
567 568 569 570 571 572
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
573 574
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
575 576 577
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
578 579 580
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
581

L
Linus Torvalds 已提交
582
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
583
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
584 585
	if (entry.delivery_mode == dest_SMI)
		return;
586

L
Linus Torvalds 已提交
587
	/*
588 589 590 591 592 593 594 595 596 597
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
598 599
		unsigned long flags;

600 601 602 603 604 605 606 607 608 609
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

610
		raw_spin_lock_irqsave(&ioapic_lock, flags);
611
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
612
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
613 614 615 616 617
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
618
	 */
619
	ioapic_mask_entry(apic, pin);
620 621
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
622
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
623
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
624 625
}

626
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
627 628 629
{
	int apic, pin;

630 631
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
632 633
}

634
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
635 636 637 638 639 640
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
641 642 643
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
670 671 672
#endif /* CONFIG_X86_32 */

/*
673
 * Saves all the IO-APIC RTE's
674
 */
675
int save_ioapic_entries(void)
676 677
{
	int apic, pin;
678
	int err = 0;
679

680
	for_each_ioapic(apic) {
681
		if (!ioapics[apic].saved_registers) {
682 683 684
			err = -ENOMEM;
			continue;
		}
685

686
		for_each_pin(apic, pin)
687
			ioapics[apic].saved_registers[pin] =
688
				ioapic_read_entry(apic, pin);
689
	}
690

691
	return err;
692 693
}

694 695 696
/*
 * Mask all IO APIC entries.
 */
697
void mask_ioapic_entries(void)
698 699 700
{
	int apic, pin;

701
	for_each_ioapic(apic) {
702
		if (!ioapics[apic].saved_registers)
703
			continue;
704

705
		for_each_pin(apic, pin) {
706 707
			struct IO_APIC_route_entry entry;

708
			entry = ioapics[apic].saved_registers[pin];
709 710 711 712 713 714 715 716
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

717
/*
718
 * Restore IO APIC entries which was saved in the ioapic structure.
719
 */
720
int restore_ioapic_entries(void)
721 722 723
{
	int apic, pin;

724
	for_each_ioapic(apic) {
725
		if (!ioapics[apic].saved_registers)
726
			continue;
727

728
		for_each_pin(apic, pin)
729
			ioapic_write_entry(apic, pin,
730
					   ioapics[apic].saved_registers[pin]);
731
	}
732
	return 0;
733 734
}

L
Linus Torvalds 已提交
735 736 737
/*
 * Find the IRQ entry number of a certain pin.
 */
738
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
739 740 741 742
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
743
		if (mp_irqs[i].irqtype == type &&
744
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
745 746
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
747 748 749 750 751 752 753 754
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
755
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
756 757 758 759
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
760
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
761

A
Alexey Starikovskiy 已提交
762
		if (test_bit(lbus, mp_bus_not_pci) &&
763 764
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
765

766
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
767 768 769 770
	}
	return -1;
}

771 772 773 774 775
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
776
		int lbus = mp_irqs[i].srcbus;
777

A
Alexey Starikovskiy 已提交
778
		if (test_bit(lbus, mp_bus_not_pci) &&
779 780
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
781 782
			break;
	}
783

784
	if (i < mp_irq_entries) {
785 786
		int ioapic_idx;

787
		for_each_ioapic(ioapic_idx)
788 789
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
790 791 792 793 794
	}

	return -1;
}

795
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
796 797 798 799 800
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
801
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
802 803 804 805 806 807 808
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
809

810
#endif
L
Linus Torvalds 已提交
811

A
Alexey Starikovskiy 已提交
812 813 814 815 816 817
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
818 819 820 821 822
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

823
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
824
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
825 826 827 828 829 830 831

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

832
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
833
{
834
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
835 836 837 838 839
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
840
	switch (mp_irqs[idx].irqflag & 3)
841
	{
842 843 844 845 846 847 848 849 850 851 852 853 854
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
855
			pr_warn("broken BIOS!!\n");
856 857 858 859 860 861 862 863 864 865
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
866
			pr_warn("broken BIOS!!\n");
867 868 869
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
870 871 872 873
	}
	return polarity;
}

874
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
875
{
876
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
877 878 879 880 881
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
882
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
883
	{
884 885 886 887 888
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
889
#ifdef CONFIG_EISA
890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
908
					pr_warn("broken BIOS!!\n");
909 910 911 912 913
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
914
			break;
915
		case 1: /* edge */
L
Linus Torvalds 已提交
916
		{
917
			trigger = 0;
L
Linus Torvalds 已提交
918 919
			break;
		}
920
		case 2: /* reserved */
L
Linus Torvalds 已提交
921
		{
922
			pr_warn("broken BIOS!!\n");
923
			trigger = 1;
L
Linus Torvalds 已提交
924 925
			break;
		}
926
		case 3: /* level */
L
Linus Torvalds 已提交
927
		{
928
			trigger = 1;
L
Linus Torvalds 已提交
929 930
			break;
		}
931
		default: /* invalid */
L
Linus Torvalds 已提交
932
		{
933
			pr_warn("broken BIOS!!\n");
934
			trigger = 0;
L
Linus Torvalds 已提交
935 936 937 938 939 940
			break;
		}
	}
	return trigger;
}

941
static int alloc_irq_from_domain(struct irq_domain *domain, u32 gsi, int pin)
942
{
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
	int irq = -1;
	int ioapic = (int)(long)domain->host_data;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first 16
		 * GSIs on some weird platforms.
		 */
		if (gsi < nr_legacy_irqs())
			irq = irq_create_mapping(domain, pin);
		else if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_STRICT:
		if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		irq = irq_create_mapping(domain, pin);
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
		break;
	}

	return irq > 0 ? irq : -1;
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
			     unsigned int flags)
{
	int irq;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
978
	struct mp_pin_info *info = mp_pin_info(ioapic, pin);
979

980 981
	if (!domain)
		return -1;
982 983 984

	mutex_lock(&ioapic_mutex);

985
	/*
986 987 988 989 990 991 992 993 994 995
	 * Don't use irqdomain to manage ISA IRQs because there may be
	 * multiple IOAPIC pins sharing the same ISA IRQ number and
	 * irqdomain only supports 1:1 mapping between IOAPIC pin and
	 * IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are used
	 * for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
	 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are
	 * available, and some BIOSes may use MP Interrupt Source records
	 * to override IRQ numbers for PIRQs instead of reprogramming
	 * the interrupt routing logic. Thus there may be multiple pins
	 * sharing the same legacy IRQ number when ACPI is disabled.
996
	 */
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
		if (flags & IOAPIC_MAP_ALLOC) {
			if (info->count == 0 &&
			    mp_irqdomain_map(domain, irq, pin) != 0)
				irq = -1;

			/* special handling for timer IRQ0 */
			if (irq == 0)
				info->count++;
		}
	} else {
		irq = irq_find_mapping(domain, pin);
		if (irq <= 0 && (flags & IOAPIC_MAP_ALLOC))
			irq = alloc_irq_from_domain(domain, gsi, pin);
1012 1013
	}

1014
	if (flags & IOAPIC_MAP_ALLOC) {
1015 1016 1017 1018 1019
		/* special handling for legacy IRQs */
		if (irq < nr_legacy_irqs() && info->count == 1 &&
		    mp_irqdomain_map(domain, irq, pin) != 0)
			irq = -1;

1020 1021 1022 1023 1024
		if (irq > 0)
			info->count++;
		else if (info->count == 0)
			info->set = 0;
	}
1025

1026 1027 1028
	mutex_unlock(&ioapic_mutex);

	return irq > 0 ? irq : -1;
1029 1030
}

1031
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1032
{
1033
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1034 1035 1036 1037

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1038
	if (mp_irqs[idx].dstirq != pin)
1039
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1040

1041
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1042 1043 1044 1045 1046 1047 1048 1049 1050
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1051
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1052 1053 1054
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1055
				return irq;
L
Linus Torvalds 已提交
1056 1057 1058
			}
		}
	}
1059 1060
#endif

1061 1062
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
}
1063

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags)
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
L
Linus Torvalds 已提交
1078 1079
}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
void mp_unmap_irq(int irq)
{
	struct irq_data *data = irq_get_irq_data(irq);
	struct mp_pin_info *info;
	int ioapic, pin;

	if (!data || !data->domain)
		return;

	ioapic = (int)(long)data->domain->host_data;
	pin = (int)data->hwirq;
	info = mp_pin_info(ioapic, pin);

	mutex_lock(&ioapic_mutex);
	if (--info->count == 0) {
		info->set = 0;
		if (irq < nr_legacy_irqs() &&
		    ioapics[ioapic].irqdomain_cfg.type == IOAPIC_DOMAIN_LEGACY)
			mp_irqdomain_unmap(data->domain, irq);
		else
			irq_dispose_mapping(irq);
	}
	mutex_unlock(&ioapic_mutex);
}

1105 1106 1107 1108
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
1109
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1110
{
1111
	int irq, i, best_ioapic = -1, best_idx = -1;
1112 1113 1114 1115 1116 1117 1118 1119 1120

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1121

1122 1123
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1124 1125 1126 1127 1128
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1129

1130
		for_each_ioapic(ioapic_idx)
1131
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1132 1133
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1134 1135
				break;
			}
1136 1137 1138 1139
		if (!found)
			continue;

		/* Skip ISA IRQs */
1140 1141
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1142 1143 1144
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1145 1146 1147
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1148
		}
1149

1150 1151 1152 1153
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1154 1155 1156
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1157 1158
		}
	}
1159 1160 1161 1162
	if (best_idx < 0)
		return -1;

out:
1163 1164
	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			 IOAPIC_MAP_ALLOC);
1165 1166 1167
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1168
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1169

1170
#ifdef CONFIG_X86_32
1171 1172
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1173
	int apic, idx, pin;
1174

1175 1176
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1177
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1178
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1179 1180
	}
	/*
1181 1182
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1183
	return 0;
1184
}
1185 1186 1187
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1188
	return 1;
1189 1190
}
#endif
1191

1192 1193
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1194
{
1195 1196 1197
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1198

1199
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1200
	    trigger == IOAPIC_LEVEL) {
1201
		irq_set_status_flags(irq, IRQ_LEVEL);
1202 1203
		fasteoi = true;
	} else {
1204
		irq_clear_status_flags(irq, IRQ_LEVEL);
1205 1206
		fasteoi = false;
	}
1207

1208
	if (setup_remapped_irq(irq, cfg, chip))
1209
		fasteoi = trigger != 0;
1210

1211 1212 1213
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1214 1215
}

1216 1217 1218
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1232 1233
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1234
	if (attr->trigger)
1235
		entry->mask = 1;
1236

1237 1238 1239
	return 0;
}

1240 1241
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1242
{
L
Linus Torvalds 已提交
1243
	struct IO_APIC_route_entry entry;
1244
	unsigned int dest;
1245 1246 1247

	if (!IO_APIC_IRQ(irq))
		return;
1248

1249
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1250 1251
		return;

1252 1253 1254 1255
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1256
		clear_irq_vector(irq, cfg);
1257 1258 1259

		return;
	}
1260 1261 1262

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1263
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1264 1265
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1266

1267 1268
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1269
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1270
		clear_irq_vector(irq, cfg);
1271

1272 1273 1274
		return;
	}

1275
	ioapic_register_intr(irq, cfg, attr->trigger);
1276
	if (irq < nr_legacy_irqs())
1277
		legacy_pic->mask(irq);
1278

1279
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1280 1281
}

1282 1283
static void __init setup_IO_APIC_irqs(void)
{
1284 1285
	unsigned int ioapic, pin;
	int idx;
1286 1287 1288

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1299 1300
}

L
Linus Torvalds 已提交
1301
/*
1302
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1303
 */
1304
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1305
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1306 1307
{
	struct IO_APIC_route_entry entry;
1308
	unsigned int dest;
L
Linus Torvalds 已提交
1309

1310
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1311 1312 1313 1314 1315

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1316 1317
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1318 1319
		dest = BAD_APICID;

1320
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1321
	entry.mask = 0;			/* don't mask IRQ for edge */
1322
	entry.dest = dest;
1323
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1324 1325 1326 1327 1328 1329
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1330
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1331
	 */
1332 1333
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1334 1335 1336 1337

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1338
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1339 1340
}

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1368
{
1369
	int i;
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1396 1397 1398 1399 1400
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1401
static void __init print_IO_APIC(int ioapic_idx)
1402
{
L
Linus Torvalds 已提交
1403 1404 1405 1406 1407 1408
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1409
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1410 1411
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1412
	if (reg_01.bits.version >= 0x10)
1413
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1414
	if (reg_01.bits.version >= 0x20)
1415
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1416
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1417

1418
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1419 1420 1421 1422 1423
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1424
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1425 1426
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1427 1428

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1429 1430
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1455
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1456 1457
}

1458
void __init print_IO_APICs(void)
1459
{
1460
	int ioapic_idx;
1461 1462
	struct irq_cfg *cfg;
	unsigned int irq;
1463
	struct irq_chip *chip;
1464 1465

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1466
	for_each_ioapic(ioapic_idx)
1467
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1468 1469
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1470 1471 1472 1473 1474 1475 1476

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1477
	for_each_ioapic(ioapic_idx)
1478
		print_IO_APIC(ioapic_idx);
1479

L
Linus Torvalds 已提交
1480
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1481
	for_each_active_irq(irq) {
1482 1483
		struct irq_pin_list *entry;

1484 1485 1486 1487
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1488
		cfg = irq_cfg(irq);
1489 1490
		if (!cfg)
			continue;
1491
		if (list_empty(&cfg->irq_2_pin))
L
Linus Torvalds 已提交
1492
			continue;
1493
		printk(KERN_DEBUG "IRQ%d ", irq);
1494
		for_each_irq_pin(entry, cfg->irq_2_pin)
1495 1496
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1497 1498 1499 1500 1501
	}

	printk(KERN_INFO ".................................... done.\n");
}

Y
Yinghai Lu 已提交
1502 1503 1504
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1505
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1506
{
1507
	int i8259_apic, i8259_pin;
1508
	int apic, pin;
1509

1510 1511 1512 1513
	if (skip_ioapic_setup)
		nr_ioapics = 0;

	if (!nr_legacy_irqs() || !nr_ioapics)
1514 1515
		return;

1516
	for_each_ioapic_pin(apic, pin) {
1517
		/* See if any of the pins is in ExtINT mode */
1518
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1519

1520 1521 1522 1523 1524 1525 1526
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1548 1549 1550 1551 1552 1553 1554 1555
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1556
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1557
{
1558
	/*
1559
	 * If the i8259 is routed through an IOAPIC
1560
	 * Put that IOAPIC in virtual wire mode
1561
	 * so legacy interrupts can be delivered.
1562
	 */
1563
	if (ioapic_i8259.pin != -1) {
1564 1565 1566 1567 1568 1569 1570 1571 1572
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1573
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1574
		entry.vector          = 0;
1575
		entry.dest            = read_apic_id();
1576 1577 1578 1579

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1580
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1581
	}
1582

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1593
	/*
1594
	 * Clear the IO-APIC before rebooting:
1595
	 */
1596 1597
	clear_IO_APIC();

1598
	if (!nr_legacy_irqs())
1599 1600 1601
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
1602 1603
}

1604
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1605 1606 1607 1608 1609 1610
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1611
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1612 1613 1614
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1615
	int ioapic_idx;
L
Linus Torvalds 已提交
1616 1617 1618 1619 1620 1621 1622 1623
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1624
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1625 1626 1627 1628

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1629
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
1630
		/* Read the register 0 value */
1631
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1632
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1633
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1634

1635
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1636

1637
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1638
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1639
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1640 1641
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1642
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1643 1644 1645 1646 1647 1648 1649
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1650
		if (apic->check_apicid_used(&phys_id_present_map,
1651
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
1652
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1653
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1654 1655 1656 1657 1658 1659 1660 1661
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1662
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
1663 1664
		} else {
			physid_mask_t tmp;
1665
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1666
						    &tmp);
L
Linus Torvalds 已提交
1667 1668
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1669
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1670 1671 1672 1673 1674 1675 1676
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1677
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
1678
			for (i = 0; i < mp_irq_entries; i++)
1679 1680
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
1681
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1682 1683

		/*
1684 1685
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
1686
		 */
1687
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1688 1689
			continue;

L
Linus Torvalds 已提交
1690 1691
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1692
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1693

1694
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1695
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1696
		io_apic_write(ioapic_idx, 0, reg_00.raw);
1697
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1698 1699 1700 1701

		/*
		 * Sanity check
		 */
1702
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1703
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1704
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1705
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1706
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
1707 1708 1709 1710
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
1726
#endif
L
Linus Torvalds 已提交
1727

1728
int no_timer_check __initdata;
1729 1730 1731 1732 1733 1734 1735 1736

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
1737 1738 1739 1740 1741 1742 1743 1744
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1745
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1746 1747
{
	unsigned long t1 = jiffies;
1748
	unsigned long flags;
L
Linus Torvalds 已提交
1749

1750 1751 1752
	if (no_timer_check)
		return 1;

1753
	local_save_flags(flags);
L
Linus Torvalds 已提交
1754 1755 1756
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
1757
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1758 1759 1760 1761 1762 1763 1764 1765

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1766 1767

	/* jiffies wrap? */
1768
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
1795

1796
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1797
{
1798
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
1799 1800
	unsigned long flags;

1801
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1802
	if (irq < nr_legacy_irqs()) {
1803
		legacy_pic->mask(irq);
1804
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
1805 1806
			was_pending = 1;
	}
1807
	__unmask_ioapic(irqd_cfg(data));
1808
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1809 1810 1811 1812

	return was_pending;
}

1813 1814 1815 1816 1817 1818 1819 1820
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
1821

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
1833 1834

		io_apic_write(apic, 0x11 + pin*2, dest);
1835 1836 1837 1838 1839 1840 1841
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

1842 1843 1844
int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
1845 1846 1847 1848 1849 1850
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
1851
		return -EPERM;
1852 1853

	raw_spin_lock_irqsave(&ioapic_lock, flags);
1854
	ret = apic_set_affinity(data, mask, &dest);
1855 1856 1857
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
1858
		__target_IO_APIC_irq(irq, dest, irqd_cfg(data));
1859 1860 1861 1862 1863 1864
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

Y
Yinghai Lu 已提交
1865 1866
atomic_t irq_mis_count;

1867
#ifdef CONFIG_GENERIC_PENDING_IRQ
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

1891 1892
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
1893
	/* If we are moving the irq we need to mask it */
1894
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
1895
		mask_ioapic(cfg);
1896
		return true;
1897
	}
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
1945 1946
#endif

1947
static void ack_ioapic_level(struct irq_data *data)
1948
{
1949
	struct irq_cfg *cfg = irqd_cfg(data);
1950 1951 1952 1953 1954 1955 1956
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
1957
	/*
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
1988
	 */
Y
Yinghai Lu 已提交
1989
	i = cfg->vector;
Y
Yinghai Lu 已提交
1990 1991
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

1992 1993 1994 1995 1996 1997
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

1998 1999 2000 2001 2002 2003 2004
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2005 2006 2007
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2008
		eoi_ioapic_irq(irq, cfg);
2009 2010
	}

2011
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2012
}
2013

2014
static struct irq_chip ioapic_chip __read_mostly = {
2015 2016 2017 2018
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2019 2020
	.irq_ack		= apic_ack_edge,
	.irq_eoi		= ack_ioapic_level,
2021
	.irq_set_affinity	= native_ioapic_set_affinity,
2022
	.irq_retrigger		= apic_retrigger_irq,
2023
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
2024 2025 2026 2027
};

static inline void init_IO_APIC_traps(void)
{
2028
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2029
	unsigned int irq;
L
Linus Torvalds 已提交
2030

T
Thomas Gleixner 已提交
2031
	for_each_active_irq(irq) {
2032
		cfg = irq_cfg(irq);
2033
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2034 2035 2036 2037 2038
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2039
			if (irq < nr_legacy_irqs())
2040
				legacy_pic->make_irq(irq);
2041
			else
L
Linus Torvalds 已提交
2042
				/* Strange. Oh, well.. */
2043
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2044 2045 2046 2047
		}
	}
}

2048 2049 2050
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2051

2052
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2053 2054 2055 2056
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2057
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2058 2059
}

2060
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2061
{
2062
	unsigned long v;
L
Linus Torvalds 已提交
2063

2064
	v = apic_read(APIC_LVT0);
2065
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2066
}
L
Linus Torvalds 已提交
2067

2068
static void ack_lapic_irq(struct irq_data *data)
2069 2070 2071 2072
{
	ack_APIC_irq();
}

2073
static struct irq_chip lapic_chip __read_mostly = {
2074
	.name		= "local-APIC",
2075 2076 2077
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2078 2079
};

2080
static void lapic_register_intr(int irq)
2081
{
2082
	irq_clear_status_flags(irq, IRQ_LEVEL);
2083
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2084 2085 2086
				      "edge");
}

L
Linus Torvalds 已提交
2087 2088 2089 2090 2091 2092 2093
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2094
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2095
{
2096
	int apic, pin, i;
L
Linus Torvalds 已提交
2097 2098 2099
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2100
	pin  = find_isa_irq_pin(8, mp_INT);
2101 2102 2103 2104
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2105
	apic = find_isa_irq_apic(8, mp_INT);
2106 2107
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2108
		return;
2109
	}
L
Linus Torvalds 已提交
2110

2111
	entry0 = ioapic_read_entry(apic, pin);
2112
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2113 2114 2115 2116 2117

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2118
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2119 2120 2121 2122 2123
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2124
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2141
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2142

2143
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2144 2145
}

Y
Yinghai Lu 已提交
2146
static int disable_timer_pin_1 __initdata;
2147
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2148
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2149 2150 2151 2152
{
	disable_timer_pin_1 = 1;
	return 0;
}
2153
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2154

L
Linus Torvalds 已提交
2155 2156 2157 2158 2159
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2160 2161
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2162
 */
2163
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2164
{
2165
	struct irq_cfg *cfg = irq_cfg(0);
2166
	int node = cpu_to_node(0);
2167
	int apic1, pin1, apic2, pin2;
2168
	unsigned long flags;
2169
	int no_pin1 = 0;
2170 2171

	local_irq_save(flags);
2172

L
Linus Torvalds 已提交
2173 2174 2175
	/*
	 * get/set the timer IRQ vector:
	 */
2176
	legacy_pic->mask(0);
2177
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2178 2179

	/*
2180 2181 2182 2183 2184 2185 2186
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2187
	 */
2188
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2189
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2190

2191 2192 2193 2194
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2195

2196 2197
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2198
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2199

2200 2201 2202 2203 2204 2205 2206 2207
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2208
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2209 2210 2211 2212 2213 2214 2215 2216
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2217 2218 2219 2220
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2221
		if (no_pin1) {
2222
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2223
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2224
		} else {
2225
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2226 2227 2228 2229 2230 2231 2232
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2233
				unmask_ioapic(cfg);
2234
		}
L
Linus Torvalds 已提交
2235
		if (timer_irq_works()) {
2236 2237
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2238
			goto out;
L
Linus Torvalds 已提交
2239
		}
2240
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2241
		local_irq_disable();
2242
		clear_IO_APIC_pin(apic1, pin1);
2243
		if (!no_pin1)
2244 2245
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2246

2247 2248 2249 2250
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2251 2252 2253
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2254
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2255
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2256
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2257
		if (timer_irq_works()) {
2258
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2259
			goto out;
L
Linus Torvalds 已提交
2260 2261 2262 2263
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2264
		local_irq_disable();
2265
		legacy_pic->mask(0);
2266
		clear_IO_APIC_pin(apic2, pin2);
2267
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2268 2269
	}

2270 2271
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2272

2273
	lapic_register_intr(0);
2274
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2275
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2276 2277

	if (timer_irq_works()) {
2278
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2279
		goto out;
L
Linus Torvalds 已提交
2280
	}
Y
Yinghai Lu 已提交
2281
	local_irq_disable();
2282
	legacy_pic->mask(0);
2283
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2284
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2285

2286 2287
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2288

2289 2290
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2291
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2292 2293 2294 2295

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2296
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2297
		goto out;
L
Linus Torvalds 已提交
2298
	}
Y
Yinghai Lu 已提交
2299
	local_irq_disable();
2300
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2301
	if (apic_is_x2apic_enabled())
2302 2303 2304
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2305
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2306
		"report.  Then try booting with the 'noapic' option.\n");
2307 2308
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2309 2310 2311
}

/*
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2327
 */
2328
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2329

2330 2331
static int mp_irqdomain_create(int ioapic)
{
2332
	size_t size;
2333 2334 2335 2336 2337
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

2338 2339 2340 2341 2342
	size = sizeof(struct mp_pin_info) * mp_ioapic_pin_count(ioapic);
	ip->pin_info = kzalloc(size, GFP_KERNEL);
	if (!ip->pin_info)
		return -ENOMEM;

2343 2344 2345 2346 2347
	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2348 2349 2350
	if(!ip->irqdomain) {
		kfree(ip->pin_info);
		ip->pin_info = NULL;
2351
		return -ENOMEM;
2352
	}
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	if (gsi_cfg->gsi_base == 0)
		irq_set_default_host(ip->irqdomain);

	return 0;
}

2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
static void ioapic_destroy_irqdomain(int idx)
{
	if (ioapics[idx].irqdomain) {
		irq_domain_remove(ioapics[idx].irqdomain);
		ioapics[idx].irqdomain = NULL;
	}
	kfree(ioapics[idx].pin_info);
	ioapics[idx].pin_info = NULL;
}

L
Linus Torvalds 已提交
2375 2376
void __init setup_IO_APIC(void)
{
2377
	int ioapic;
2378

2379 2380 2381
	if (skip_ioapic_setup || !nr_ioapics)
		return;

2382
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2383

2384
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2385 2386 2387
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2388
	/*
2389 2390
         * Set up IO-APIC IRQ routing.
         */
2391 2392
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2393 2394 2395
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2396
	if (nr_legacy_irqs())
2397
		check_timer();
2398 2399

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
2400 2401 2402
}

/*
L
Lucas De Marchi 已提交
2403
 *      Called after all the initialization is done. If we didn't find any
2404
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2405
 */
2406

L
Linus Torvalds 已提交
2407 2408
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2409 2410 2411
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2412 2413 2414 2415
}

late_initcall(io_apic_bug_finalize);

2416
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2417 2418 2419
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2420

2421
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2422 2423 2424 2425
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2426
	}
2427
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2428
}
L
Linus Torvalds 已提交
2429

2430 2431
static void ioapic_resume(void)
{
2432
	int ioapic_idx;
2433

2434
	for_each_ioapic_reverse(ioapic_idx)
2435
		resume_ioapic_id(ioapic_idx);
2436 2437

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2438 2439
}

2440
static struct syscore_ops ioapic_syscore_ops = {
2441
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2442 2443 2444
	.resume = ioapic_resume,
};

2445
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2446
{
2447 2448
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2449 2450 2451
	return 0;
}

2452
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2453

2454
static int
2455 2456 2457 2458 2459 2460 2461 2462 2463
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
2464
		setup_ioapic_irq(irq, cfg, attr);
2465 2466 2467
	return ret;
}

2468
static int io_apic_get_redir_entries(int ioapic)
2469 2470 2471 2472
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2473
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2474
	reg_01.raw = io_apic_read(ioapic, 1);
2475
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2476

2477 2478 2479 2480 2481
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
2482 2483
}

2484 2485
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
2486 2487 2488 2489 2490
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
2491 2492
}

2493
#ifdef CONFIG_X86_32
2494
static int io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
2495 2496 2497 2498 2499 2500 2501 2502
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
2503 2504
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
2505
	 * supports up to 16 on one shared APIC bus.
2506
	 *
L
Linus Torvalds 已提交
2507 2508 2509 2510 2511
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
2512
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
2513

2514
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2515
	reg_00.raw = io_apic_read(ioapic, 0);
2516
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2517 2518 2519 2520 2521 2522 2523 2524

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
2525
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
2526 2527
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
2528
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
2529 2530

		for (i = 0; i < get_physical_broadcast(); i++) {
2531
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
2542
	}
L
Linus Torvalds 已提交
2543

2544
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
2545 2546 2547 2548 2549
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

2550
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2551 2552
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
2553
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2554 2555

		/* Sanity check */
2556
		if (reg_00.bits.ID != apic_id) {
2557 2558
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
2559 2560
			return -1;
		}
L
Linus Torvalds 已提交
2561 2562 2563 2564 2565 2566 2567
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
2568

2569
static u8 io_apic_unique_id(int idx, u8 id)
2570 2571 2572
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2573
		return io_apic_get_unique_id(idx, id);
2574 2575 2576 2577
	else
		return id;
}
#else
2578
static u8 io_apic_unique_id(int idx, u8 id)
2579
{
2580
	union IO_APIC_reg_00 reg_00;
2581
	DECLARE_BITMAP(used, 256);
2582 2583 2584
	unsigned long flags;
	u8 new_id;
	int i;
2585 2586

	bitmap_zero(used, 256);
2587
	for_each_ioapic(i)
2588
		__set_bit(mpc_ioapic_id(i), used);
2589 2590

	/* Hand out the requested id if available */
2591 2592
	if (!test_bit(id, used))
		return id;
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621

	/*
	 * Read the current id from the ioapic and keep it if
	 * available.
	 */
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	new_id = reg_00.bits.ID;
	if (!test_bit(new_id, used)) {
		apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
			 idx, new_id, id);
		return new_id;
	}

	/*
	 * Get the next free id and write it to the ioapic.
	 */
	new_id = find_first_zero_bit(used, 256);
	reg_00.bits.ID = new_id;
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(idx, 0, reg_00.raw);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	/* Sanity check */
	BUG_ON(reg_00.bits.ID != new_id);

	return new_id;
2622
}
2623
#endif
L
Linus Torvalds 已提交
2624

2625
static int io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
2626 2627 2628 2629
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2630
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2631
	reg_01.raw = io_apic_read(ioapic, 1);
2632
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2633 2634 2635 2636

	return reg_01.bits.version;
}

2637
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2638
{
2639
	int ioapic, pin, idx;
2640 2641 2642 2643

	if (skip_ioapic_setup)
		return -1;

2644 2645
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
2646 2647
		return -1;

2648 2649 2650 2651 2652 2653
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
2654 2655
		return -1;

2656 2657
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
2658 2659 2660
	return 0;
}

2661 2662 2663
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
2664
 * so mask in all cases should simply be apic->target_cpus()
2665 2666 2667 2668
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
2669
	int pin, ioapic, irq, irq_entry;
2670
	const struct cpumask *mask;
2671
	struct irq_data *idata;
2672 2673 2674 2675

	if (skip_ioapic_setup == 1)
		return;

2676
	for_each_ioapic_pin(ioapic, pin) {
2677 2678 2679
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
2680

2681 2682
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
2683 2684
			continue;

2685
		idata = irq_get_irq_data(irq);
2686

2687 2688 2689
		/*
		 * Honour affinities which have been set in early boot
		 */
2690 2691
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
2692 2693
		else
			mask = apic->target_cpus();
2694

2695
		x86_io_apic_ops.set_affinity(idata, mask, false);
2696
	}
2697

2698 2699 2700
}
#endif

2701 2702 2703 2704
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

2705
static struct resource * __init ioapic_setup_resources(void)
2706 2707 2708 2709
{
	unsigned long n;
	struct resource *res;
	char *mem;
2710
	int i, num = 0;
2711

2712 2713 2714
	for_each_ioapic(i)
		num++;
	if (num == 0)
2715 2716 2717
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2718
	n *= num;
2719 2720 2721 2722

	mem = alloc_bootmem(n);
	res = (void *)mem;

2723
	mem += sizeof(struct resource) * num;
2724

2725 2726 2727 2728
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2729
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2730
		mem += IOAPIC_RESOURCE_NAME_SIZE;
2731
		num++;
2732
		ioapics[i].iomem_res = res;
2733 2734 2735 2736 2737 2738 2739
	}

	ioapic_resources = res;

	return res;
}

2740
void __init native_io_apic_init_mappings(void)
2741 2742
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2743
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
2744
	int i;
2745

2746 2747
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
2748
		if (smp_found_config) {
2749
			ioapic_phys = mpc_ioapic_addr(i);
2750
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
2751 2752 2753 2754 2755 2756 2757 2758 2759
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
2760
#endif
2761
		} else {
2762
#ifdef CONFIG_X86_32
2763
fake_ioapic_page:
2764
#endif
2765
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
2766 2767 2768
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
2769 2770 2771
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
2772
		idx++;
2773

2774
		ioapic_res->start = ioapic_phys;
2775
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2776
		ioapic_res++;
2777 2778 2779
	}
}

2780
void __init ioapic_insert_resources(void)
2781 2782 2783 2784 2785
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
2786
		if (nr_ioapics > 0)
2787 2788
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
2789
		return;
2790 2791
	}

2792
	for_each_ioapic(i) {
2793 2794 2795 2796
		insert_resource(&iomem_resource, r);
		r++;
	}
}
2797

2798
int mp_find_ioapic(u32 gsi)
2799
{
2800
	int i;
2801

2802 2803 2804
	if (nr_ioapics == 0)
		return -1;

2805
	/* Find the IOAPIC that manages this GSI. */
2806
	for_each_ioapic(i) {
2807
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2808
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2809 2810
			return i;
	}
2811

2812 2813 2814 2815
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

2816
int mp_find_ioapic_pin(int ioapic, u32 gsi)
2817
{
2818 2819
	struct mp_ioapic_gsi *gsi_cfg;

2820
	if (WARN_ON(ioapic < 0))
2821
		return -1;
2822 2823 2824

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
2825 2826
		return -1;

2827
	return gsi - gsi_cfg->gsi_base;
2828 2829
}

2830
static int bad_ioapic_register(int idx)
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

2849 2850
static int find_free_ioapic_entry(void)
{
2851 2852 2853 2854 2855 2856 2857
	int idx;

	for (idx = 0; idx < MAX_IO_APICS; idx++)
		if (ioapics[idx].nr_registers == 0)
			return idx;

	return MAX_IO_APICS;
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
}

/**
 * mp_register_ioapic - Register an IOAPIC device
 * @id:		hardware IOAPIC ID
 * @address:	physical address of IOAPIC register area
 * @gsi_base:	base of GSI associated with the IOAPIC
 * @cfg:	configuration information for the IOAPIC
 */
int mp_register_ioapic(int id, u32 address, u32 gsi_base,
		       struct ioapic_domain_cfg *cfg)
2869
{
2870
	bool hotplug = !!ioapic_initialized;
2871
	struct mp_ioapic_gsi *gsi_cfg;
2872 2873
	int idx, ioapic, entries;
	u32 gsi_end;
2874

2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
	if (!address) {
		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
		return -EINVAL;
	}
	for_each_ioapic(ioapic)
		if (ioapics[ioapic].mp_config.apicaddr == address) {
			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
				address, ioapic);
			return -EEXIST;
		}
2885

2886 2887 2888 2889 2890 2891
	idx = find_free_ioapic_entry();
	if (idx >= MAX_IO_APICS) {
		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, idx);
		return -ENOSPC;
	}
2892

2893 2894 2895
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
2896 2897

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2898 2899
	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2900
		return -ENODEV;
2901 2902
	}

2903
	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2904
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2905 2906 2907 2908 2909

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
2910
	entries = io_apic_get_redir_entries(idx);
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	gsi_end = gsi_base + entries - 1;
	for_each_ioapic(ioapic) {
		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
		if ((gsi_base >= gsi_cfg->gsi_base &&
		     gsi_base <= gsi_cfg->gsi_end) ||
		    (gsi_end >= gsi_cfg->gsi_base &&
		     gsi_end <= gsi_cfg->gsi_end)) {
			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
				gsi_base, gsi_end,
				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOSPC;
		}
	}
2925 2926
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
2927
	gsi_cfg->gsi_end = gsi_end;
2928

2929 2930
	ioapics[idx].irqdomain = NULL;
	ioapics[idx].irqdomain_cfg = *cfg;
2931

2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
	/*
	 * If mp_register_ioapic() is called during early boot stage when
	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
	 */
	if (hotplug) {
		if (mp_irqdomain_create(idx)) {
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOMEM;
		}
		alloc_ioapic_saved_registers(idx);
	}

2945 2946
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
2947 2948 2949 2950 2951
	if (nr_ioapics <= idx)
		nr_ioapics = idx + 1;

	/* Set nr_registers to mark entry present */
	ioapics[idx].nr_registers = entries;
2952

2953 2954 2955 2956
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2957

2958
	return 0;
2959
}
2960

2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
int mp_unregister_ioapic(u32 gsi_base)
{
	int ioapic, pin;
	int found = 0;
	struct mp_pin_info *pin_info;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
			found = 1;
			break;
		}
	if (!found) {
		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
		return -ENODEV;
	}

	for_each_pin(ioapic, pin) {
		pin_info = mp_pin_info(ioapic, pin);
		if (pin_info->count) {
			pr_warn("pin%d on IOAPIC%d is still in use.\n",
				pin, ioapic);
			return -EBUSY;
		}
	}

	/* Mark entry not present */
	ioapics[ioapic].nr_registers  = 0;
	ioapic_destroy_irqdomain(ioapic);
	free_ioapic_saved_registers(ioapic);
	if (ioapics[ioapic].iomem_res)
		release_resource(ioapics[ioapic].iomem_res);
	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));

	return 0;
}

2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
int mp_ioapic_registered(u32 gsi_base)
{
	int ioapic;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
			return 1;

	return 0;
}

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
static inline void set_io_apic_irq_attr(struct io_apic_irq_attr *irq_attr,
					int ioapic, int ioapic_pin,
					int trigger, int polarity)
{
	irq_attr->ioapic	= ioapic;
	irq_attr->ioapic_pin	= ioapic_pin;
	irq_attr->trigger	= trigger;
	irq_attr->polarity	= polarity;
}

3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
		     irq_hw_number_t hwirq)
{
	int ioapic = (int)(long)domain->host_data;
	struct mp_pin_info *info = mp_pin_info(ioapic, hwirq);
	struct io_apic_irq_attr attr;

	/* Get default attribute if not set by caller yet */
	if (!info->set) {
		u32 gsi = mp_pin_to_gsi(ioapic, hwirq);

		if (acpi_get_override_irq(gsi, &info->trigger,
					  &info->polarity) < 0) {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			info->trigger = 1;
			info->polarity = 1;
		}
		info->node = NUMA_NO_NODE;
3040 3041 3042 3043 3044 3045 3046 3047 3048

		/*
		 * setup_IO_APIC_irqs() programs all legacy IRQs with default
		 * trigger and polarity attributes. Don't set the flag for that
		 * case so the first legacy IRQ user could reprogram the pin
		 * with real trigger and polarity attributes.
		 */
		if (virq >= nr_legacy_irqs() || info->count)
			info->set = 1;
3049 3050 3051 3052 3053 3054 3055
	}
	set_io_apic_irq_attr(&attr, ioapic, hwirq, info->trigger,
			     info->polarity);

	return io_apic_setup_irq_pin(virq, info->node, &attr);
}

3056 3057 3058 3059 3060 3061 3062 3063 3064
void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq)
{
	struct irq_data *data = irq_get_irq_data(virq);
	struct irq_cfg *cfg = irq_cfg(virq);
	int ioapic = (int)(long)domain->host_data;
	int pin = (int)data->hwirq;

	ioapic_mask_entry(ioapic, pin);
	__remove_pin_from_irq(cfg, ioapic, pin);
3065
	WARN_ON(!list_empty(&cfg->irq_2_pin));
3066 3067 3068
	arch_teardown_hwirq(virq);
}

3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node)
{
	int ret = 0;
	int ioapic, pin;
	struct mp_pin_info *info;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -ENODEV;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	info = mp_pin_info(ioapic, pin);
	trigger = trigger ? 1 : 0;
	polarity = polarity ? 1 : 0;

	mutex_lock(&ioapic_mutex);
	if (!info->set) {
		info->trigger = trigger;
		info->polarity = polarity;
		info->node = node;
		info->set = 1;
	} else if (info->trigger != trigger || info->polarity != polarity) {
		ret = -EBUSY;
	}
	mutex_unlock(&ioapic_mutex);

	return ret;
}

3098 3099 3100
/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3101
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3102 3103 3104

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3105 3106
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3107 3108 3109
#endif
	setup_local_APIC();

3110
	io_apic_setup_irq_pin(0, 0, &attr);
3111 3112
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3113
}