i915_dma.c 52.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31 32 33
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
J
Jesse Barnes 已提交
34
#include "intel_drv.h"
35
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
38
#include <linux/pci.h>
39
#include <linux/vgaarb.h>
40 41
#include <linux/acpi.h>
#include <linux/pnp.h>
42
#include <linux/vga_switcheroo.h>
43
#include <linux/slab.h>
44
#include <acpi/video.h>
L
Linus Torvalds 已提交
45

46 47 48 49 50 51 52 53 54
#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])

#define BEGIN_LP_RING(n) \
	intel_ring_begin(LP_RING(dev_priv), (n))

#define OUT_RING(x) \
	intel_ring_emit(LP_RING(dev_priv), x)

#define ADVANCE_LP_RING() \
55
	__intel_ring_advance(LP_RING(dev_priv))
56 57 58 59 60 61 62 63 64 65 66 67

/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file) do {			\
	if (LP_RING(dev->dev_private)->obj == NULL)			\
		LOCK_TEST_WITH_RETURN(dev, file);			\
} while (0)

68 69 70 71 72 73 74 75 76 77
static inline u32
intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
{
	if (I915_NEED_GFX_HWS(dev_priv->dev))
		return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
	else
		return intel_read_status_page(LP_RING(dev_priv), reg);
}

#define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
78 79 80
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
#define I915_BREADCRUMB_INDEX		0x21

81 82 83 84 85
void i915_update_dri1_breadcrumb(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv;

86 87 88 89 90 91 92 93
	/*
	 * The dri breadcrumb update races against the drm master disappearing.
	 * Instead of trying to fix this (this is by far not the only ums issue)
	 * just don't do the update in kms mode.
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

94 95 96 97 98 99 100 101
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
}

102 103 104 105 106 107 108 109 110 111 112
static void i915_write_hws_pga(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

113 114 115 116
/**
 * Frees the hardware status page, whether it's a physical address or a virtual
 * address set up by the X Server.
 */
117
static void i915_free_hws(struct drm_device *dev)
118 119
{
	drm_i915_private_t *dev_priv = dev->dev_private;
120 121
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

122 123 124 125 126
	if (dev_priv->status_page_dmah) {
		drm_pci_free(dev, dev_priv->status_page_dmah);
		dev_priv->status_page_dmah = NULL;
	}

127 128
	if (ring->status_page.gfx_addr) {
		ring->status_page.gfx_addr = 0;
129
		iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
130 131 132 133 134 135
	}

	/* Need to rewrite hardware status page */
	I915_WRITE(HWS_PGA, 0x1ffff000);
}

136
void i915_kernel_lost_context(struct drm_device * dev)
L
Linus Torvalds 已提交
137 138
{
	drm_i915_private_t *dev_priv = dev->dev_private;
139
	struct drm_i915_master_private *master_priv;
140
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
141

J
Jesse Barnes 已提交
142 143 144 145 146 147 148
	/*
	 * We should never lose context on the ring with modesetting
	 * as we don't expose it to userspace
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

149 150
	ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
	ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
151
	ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
L
Linus Torvalds 已提交
152
	if (ring->space < 0)
153
		ring->space += ring->size;
L
Linus Torvalds 已提交
154

155 156 157 158 159 160
	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (ring->head == ring->tail && master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
L
Linus Torvalds 已提交
161 162
}

163
static int i915_dma_cleanup(struct drm_device * dev)
L
Linus Torvalds 已提交
164
{
J
Jesse Barnes 已提交
165
	drm_i915_private_t *dev_priv = dev->dev_private;
166 167
	int i;

L
Linus Torvalds 已提交
168 169 170 171
	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
172
	if (dev->irq_enabled)
D
Dave Airlie 已提交
173
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
174

175
	mutex_lock(&dev->struct_mutex);
176 177
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
178
	mutex_unlock(&dev->struct_mutex);
179

180 181 182
	/* Clear the HWS virtual address at teardown */
	if (I915_NEED_GFX_HWS(dev))
		i915_free_hws(dev);
L
Linus Torvalds 已提交
183 184 185 186

	return 0;
}

J
Jesse Barnes 已提交
187
static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
L
Linus Torvalds 已提交
188
{
J
Jesse Barnes 已提交
189
	drm_i915_private_t *dev_priv = dev->dev_private;
190
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
191
	int ret;
L
Linus Torvalds 已提交
192

193 194 195 196 197
	master_priv->sarea = drm_getsarea(dev);
	if (master_priv->sarea) {
		master_priv->sarea_priv = (drm_i915_sarea_t *)
			((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
	} else {
198
		DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
199 200
	}

201
	if (init->ring_size != 0) {
202
		if (LP_RING(dev_priv)->obj != NULL) {
203 204 205 206 207
			i915_dma_cleanup(dev);
			DRM_ERROR("Client tried to initialize ringbuffer in "
				  "GEM mode\n");
			return -EINVAL;
		}
L
Linus Torvalds 已提交
208

209 210 211 212
		ret = intel_render_ring_init_dri(dev,
						 init->ring_start,
						 init->ring_size);
		if (ret) {
213
			i915_dma_cleanup(dev);
214
			return ret;
215
		}
L
Linus Torvalds 已提交
216 217
	}

218 219 220 221
	dev_priv->dri1.cpp = init->cpp;
	dev_priv->dri1.back_offset = init->back_offset;
	dev_priv->dri1.front_offset = init->front_offset;
	dev_priv->dri1.current_page = 0;
222 223
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->pf_current_page = 0;
L
Linus Torvalds 已提交
224 225 226

	/* Allow hardware batchbuffers unless told otherwise.
	 */
227
	dev_priv->dri1.allow_batchbuffer = 1;
L
Linus Torvalds 已提交
228 229 230 231

	return 0;
}

232
static int i915_dma_resume(struct drm_device * dev)
L
Linus Torvalds 已提交
233 234
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
236

237
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
238

239
	if (ring->virtual_start == NULL) {
L
Linus Torvalds 已提交
240 241
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
E
Eric Anholt 已提交
242
		return -ENOMEM;
L
Linus Torvalds 已提交
243 244 245
	}

	/* Program Hardware Status Page */
246
	if (!ring->status_page.page_addr) {
L
Linus Torvalds 已提交
247
		DRM_ERROR("Can not find hardware status page\n");
E
Eric Anholt 已提交
248
		return -EINVAL;
L
Linus Torvalds 已提交
249
	}
250
	DRM_DEBUG_DRIVER("hw status page @ %p\n",
251 252
				ring->status_page.page_addr);
	if (ring->status_page.gfx_addr != 0)
253
		intel_ring_setup_status_page(ring);
254
	else
255
		i915_write_hws_pga(dev);
256

257
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
L
Linus Torvalds 已提交
258 259 260 261

	return 0;
}

262 263
static int i915_dma_init(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
264
{
265
	drm_i915_init_t *init = data;
L
Linus Torvalds 已提交
266 267
	int retcode = 0;

268 269 270
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

271
	switch (init->func) {
L
Linus Torvalds 已提交
272
	case I915_INIT_DMA:
J
Jesse Barnes 已提交
273
		retcode = i915_initialize(dev, init);
L
Linus Torvalds 已提交
274 275 276 277 278
		break;
	case I915_CLEANUP_DMA:
		retcode = i915_dma_cleanup(dev);
		break;
	case I915_RESUME_DMA:
D
Dave Airlie 已提交
279
		retcode = i915_dma_resume(dev);
L
Linus Torvalds 已提交
280 281
		break;
	default:
E
Eric Anholt 已提交
282
		retcode = -EINVAL;
L
Linus Torvalds 已提交
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
		break;
	}

	return retcode;
}

/* Implement basically the same security restrictions as hardware does
 * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
 *
 * Most of the calculations below involve calculating the size of a
 * particular instruction.  It's important to get the size right as
 * that tells us where the next instruction to check is.  Any illegal
 * instruction detected will be given a size of zero, which is a
 * signal to abort the rest of the buffer.
 */
298
static int validate_cmd(int cmd)
L
Linus Torvalds 已提交
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
{
	switch (((cmd >> 29) & 0x7)) {
	case 0x0:
		switch ((cmd >> 23) & 0x3f) {
		case 0x0:
			return 1;	/* MI_NOOP */
		case 0x4:
			return 1;	/* MI_FLUSH */
		default:
			return 0;	/* disallow everything else */
		}
		break;
	case 0x1:
		return 0;	/* reserved */
	case 0x2:
		return (cmd & 0xff) + 2;	/* 2d commands */
	case 0x3:
		if (((cmd >> 24) & 0x1f) <= 0x18)
			return 1;

		switch ((cmd >> 24) & 0x1f) {
		case 0x1c:
			return 1;
		case 0x1d:
D
Dave Airlie 已提交
323
			switch ((cmd >> 16) & 0xff) {
L
Linus Torvalds 已提交
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
			case 0x3:
				return (cmd & 0x1f) + 2;
			case 0x4:
				return (cmd & 0xf) + 2;
			default:
				return (cmd & 0xffff) + 2;
			}
		case 0x1e:
			if (cmd & (1 << 23))
				return (cmd & 0xffff) + 1;
			else
				return 1;
		case 0x1f:
			if ((cmd & (1 << 23)) == 0)	/* inline vertices */
				return (cmd & 0x1ffff) + 2;
			else if (cmd & (1 << 17))	/* indirect random */
				if ((cmd & 0xffff) == 0)
					return 0;	/* unknown length, too hard */
				else
					return (((cmd & 0xffff) + 1) / 2) + 1;
			else
				return 2;	/* indirect sequential */
		default:
			return 0;
		}
	default:
		return 0;
	}

	return 0;
}

356
static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
L
Linus Torvalds 已提交
357 358
{
	drm_i915_private_t *dev_priv = dev->dev_private;
359
	int i, ret;
L
Linus Torvalds 已提交
360

361
	if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
E
Eric Anholt 已提交
362
		return -EINVAL;
363

L
Linus Torvalds 已提交
364
	for (i = 0; i < dwords;) {
365 366
		int sz = validate_cmd(buffer[i]);
		if (sz == 0 || i + sz > dwords)
E
Eric Anholt 已提交
367
			return -EINVAL;
368
		i += sz;
L
Linus Torvalds 已提交
369 370
	}

371 372 373 374 375 376
	ret = BEGIN_LP_RING((dwords+1)&~1);
	if (ret)
		return ret;

	for (i = 0; i < dwords; i++)
		OUT_RING(buffer[i]);
377 378 379 380 381
	if (dwords & 1)
		OUT_RING(0);

	ADVANCE_LP_RING();

L
Linus Torvalds 已提交
382 383 384
	return 0;
}

385 386
int
i915_emit_box(struct drm_device *dev,
387 388
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
L
Linus Torvalds 已提交
389
{
390 391
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
L
Linus Torvalds 已提交
392

393 394
	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
L
Linus Torvalds 已提交
395
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
396
			  box->x1, box->y1, box->x2, box->y2);
E
Eric Anholt 已提交
397
		return -EINVAL;
L
Linus Torvalds 已提交
398 399
	}

400
	if (INTEL_INFO(dev)->gen >= 4) {
401 402 403 404
		ret = BEGIN_LP_RING(4);
		if (ret)
			return ret;

405
		OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
406 407
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
408 409
		OUT_RING(DR4);
	} else {
410 411 412 413
		ret = BEGIN_LP_RING(6);
		if (ret)
			return ret;

414 415
		OUT_RING(GFX_OP_DRAWRECT_INFO);
		OUT_RING(DR1);
416 417
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
418 419 420
		OUT_RING(DR4);
		OUT_RING(0);
	}
421
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
422 423 424 425

	return 0;
}

426 427 428 429
/* XXX: Emitting the counter should really be moved to part of the IRQ
 * emit. For now, do it in both places:
 */

430
static void i915_emit_breadcrumb(struct drm_device *dev)
431 432
{
	drm_i915_private_t *dev_priv = dev->dev_private;
433
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
434

435 436 437
	dev_priv->dri1.counter++;
	if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
		dev_priv->dri1.counter = 0;
438
	if (master_priv->sarea_priv)
439
		master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
440

441 442 443
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
444
		OUT_RING(dev_priv->dri1.counter);
445 446 447
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
448 449
}

450
static int i915_dispatch_cmdbuffer(struct drm_device * dev,
451 452 453
				   drm_i915_cmdbuffer_t *cmd,
				   struct drm_clip_rect *cliprects,
				   void *cmdbuf)
L
Linus Torvalds 已提交
454 455 456 457 458 459
{
	int nbox = cmd->num_cliprects;
	int i = 0, count, ret;

	if (cmd->sz & 0x3) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
460
		return -EINVAL;
L
Linus Torvalds 已提交
461 462 463 464 465 466 467 468
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
469
			ret = i915_emit_box(dev, &cliprects[i],
L
Linus Torvalds 已提交
470 471 472 473 474
					    cmd->DR1, cmd->DR4);
			if (ret)
				return ret;
		}

475
		ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
L
Linus Torvalds 已提交
476 477 478 479
		if (ret)
			return ret;
	}

480
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
481 482 483
	return 0;
}

484
static int i915_dispatch_batchbuffer(struct drm_device * dev,
485 486
				     drm_i915_batchbuffer_t * batch,
				     struct drm_clip_rect *cliprects)
L
Linus Torvalds 已提交
487
{
488
	struct drm_i915_private *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
489
	int nbox = batch->num_cliprects;
490
	int i, count, ret;
L
Linus Torvalds 已提交
491 492 493

	if ((batch->start | batch->used) & 0x7) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
494
		return -EINVAL;
L
Linus Torvalds 已提交
495 496 497 498 499 500 501
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;
	for (i = 0; i < count; i++) {
		if (i < nbox) {
502
			ret = i915_emit_box(dev, &cliprects[i],
503
					    batch->DR1, batch->DR4);
L
Linus Torvalds 已提交
504 505 506 507
			if (ret)
				return ret;
		}

508
		if (!IS_I830(dev) && !IS_845G(dev)) {
509 510 511 512
			ret = BEGIN_LP_RING(2);
			if (ret)
				return ret;

513
			if (INTEL_INFO(dev)->gen >= 4) {
514 515 516 517 518 519
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
				OUT_RING(batch->start);
			} else {
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
				OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			}
L
Linus Torvalds 已提交
520
		} else {
521 522 523 524
			ret = BEGIN_LP_RING(4);
			if (ret)
				return ret;

L
Linus Torvalds 已提交
525 526 527 528 529
			OUT_RING(MI_BATCH_BUFFER);
			OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			OUT_RING(batch->start + batch->used - 4);
			OUT_RING(0);
		}
530
		ADVANCE_LP_RING();
L
Linus Torvalds 已提交
531 532
	}

533

534
	if (IS_G4X(dev) || IS_GEN5(dev)) {
535 536 537 538 539
		if (BEGIN_LP_RING(2) == 0) {
			OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
			OUT_RING(MI_NOOP);
			ADVANCE_LP_RING();
		}
540
	}
L
Linus Torvalds 已提交
541

542
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
543 544 545
	return 0;
}

546
static int i915_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
547 548
{
	drm_i915_private_t *dev_priv = dev->dev_private;
549 550
	struct drm_i915_master_private *master_priv =
		dev->primary->master->driver_priv;
551
	int ret;
L
Linus Torvalds 已提交
552

553
	if (!master_priv->sarea_priv)
554 555
		return -EINVAL;

556
	DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
557
			  __func__,
558
			 dev_priv->dri1.current_page,
559
			 master_priv->sarea_priv->pf_current_page);
L
Linus Torvalds 已提交
560

561 562
	i915_kernel_lost_context(dev);

563 564 565 566
	ret = BEGIN_LP_RING(10);
	if (ret)
		return ret;

567
	OUT_RING(MI_FLUSH | MI_READ_FLUSH);
568
	OUT_RING(0);
L
Linus Torvalds 已提交
569

570 571
	OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
	OUT_RING(0);
572 573 574
	if (dev_priv->dri1.current_page == 0) {
		OUT_RING(dev_priv->dri1.back_offset);
		dev_priv->dri1.current_page = 1;
L
Linus Torvalds 已提交
575
	} else {
576 577
		OUT_RING(dev_priv->dri1.front_offset);
		dev_priv->dri1.current_page = 0;
L
Linus Torvalds 已提交
578
	}
579
	OUT_RING(0);
L
Linus Torvalds 已提交
580

581 582
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
	OUT_RING(0);
583

584
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
585

586
	master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
L
Linus Torvalds 已提交
587

588 589 590
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
591
		OUT_RING(dev_priv->dri1.counter);
592 593 594
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
L
Linus Torvalds 已提交
595

596
	master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
597
	return 0;
L
Linus Torvalds 已提交
598 599
}

600
static int i915_quiescent(struct drm_device *dev)
L
Linus Torvalds 已提交
601 602
{
	i915_kernel_lost_context(dev);
603
	return intel_ring_idle(LP_RING(dev->dev_private));
L
Linus Torvalds 已提交
604 605
}

606 607
static int i915_flush_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
608
{
609 610
	int ret;

611 612 613
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

614
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
615

616 617 618 619 620
	mutex_lock(&dev->struct_mutex);
	ret = i915_quiescent(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
621 622
}

623 624
static int i915_batchbuffer(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
625 626
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
627
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
628
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
629
	    master_priv->sarea_priv;
630
	drm_i915_batchbuffer_t *batch = data;
L
Linus Torvalds 已提交
631
	int ret;
632
	struct drm_clip_rect *cliprects = NULL;
L
Linus Torvalds 已提交
633

634 635 636
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

637
	if (!dev_priv->dri1.allow_batchbuffer) {
L
Linus Torvalds 已提交
638
		DRM_ERROR("Batchbuffer ioctl disabled\n");
E
Eric Anholt 已提交
639
		return -EINVAL;
L
Linus Torvalds 已提交
640 641
	}

642
	DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
643
			batch->start, batch->used, batch->num_cliprects);
L
Linus Torvalds 已提交
644

645
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
646

647 648 649 650
	if (batch->num_cliprects < 0)
		return -EINVAL;

	if (batch->num_cliprects) {
651
		cliprects = kcalloc(batch->num_cliprects,
652
				    sizeof(*cliprects),
653
				    GFP_KERNEL);
654 655 656 657 658 659
		if (cliprects == NULL)
			return -ENOMEM;

		ret = copy_from_user(cliprects, batch->cliprects,
				     batch->num_cliprects *
				     sizeof(struct drm_clip_rect));
660 661
		if (ret != 0) {
			ret = -EFAULT;
662
			goto fail_free;
663
		}
664
	}
L
Linus Torvalds 已提交
665

666
	mutex_lock(&dev->struct_mutex);
667
	ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
668
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
669

670
	if (sarea_priv)
671
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
672 673

fail_free:
674
	kfree(cliprects);
675

L
Linus Torvalds 已提交
676 677 678
	return ret;
}

679 680
static int i915_cmdbuffer(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
681 682
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
683
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
684
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
685
	    master_priv->sarea_priv;
686
	drm_i915_cmdbuffer_t *cmdbuf = data;
687 688
	struct drm_clip_rect *cliprects = NULL;
	void *batch_data;
L
Linus Torvalds 已提交
689 690
	int ret;

691
	DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
692
			cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
L
Linus Torvalds 已提交
693

694 695 696
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

697
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
698

699 700 701
	if (cmdbuf->num_cliprects < 0)
		return -EINVAL;

702
	batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
703 704 705 706
	if (batch_data == NULL)
		return -ENOMEM;

	ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
707 708
	if (ret != 0) {
		ret = -EFAULT;
709
		goto fail_batch_free;
710
	}
711 712

	if (cmdbuf->num_cliprects) {
713
		cliprects = kcalloc(cmdbuf->num_cliprects,
714
				    sizeof(*cliprects), GFP_KERNEL);
715 716
		if (cliprects == NULL) {
			ret = -ENOMEM;
717
			goto fail_batch_free;
718
		}
719 720 721 722

		ret = copy_from_user(cliprects, cmdbuf->cliprects,
				     cmdbuf->num_cliprects *
				     sizeof(struct drm_clip_rect));
723 724
		if (ret != 0) {
			ret = -EFAULT;
725
			goto fail_clip_free;
726
		}
L
Linus Torvalds 已提交
727 728
	}

729
	mutex_lock(&dev->struct_mutex);
730
	ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
731
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
732 733
	if (ret) {
		DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
734
		goto fail_clip_free;
L
Linus Torvalds 已提交
735 736
	}

737
	if (sarea_priv)
738
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
739 740

fail_clip_free:
741
	kfree(cliprects);
742
fail_batch_free:
743
	kfree(batch_data);
744 745

	return ret;
L
Linus Torvalds 已提交
746 747
}

748 749 750 751 752 753 754 755 756
static int i915_emit_irq(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;

	i915_kernel_lost_context(dev);

	DRM_DEBUG_DRIVER("\n");

757 758 759
	dev_priv->dri1.counter++;
	if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
		dev_priv->dri1.counter = 1;
760
	if (master_priv->sarea_priv)
761
		master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
762 763 764 765

	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
766
		OUT_RING(dev_priv->dri1.counter);
767 768 769 770
		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}

771
	return dev_priv->dri1.counter;
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
}

static int i915_wait_irq(struct drm_device * dev, int irq_nr)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
	int ret = 0;
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
		  READ_BREADCRUMB(dev_priv));

	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
		return 0;
	}

	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;

	if (ring->irq_get(ring)) {
		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
			    READ_BREADCRUMB(dev_priv) >= irq_nr);
		ring->irq_put(ring);
	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
		ret = -EBUSY;

	if (ret == -EBUSY) {
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
802
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
	}

	return ret;
}

/* Needs the lock as it touches the ring.
 */
static int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_emit_t *emit = data;
	int result;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

	mutex_lock(&dev->struct_mutex);
	result = i915_emit_irq(dev);
	mutex_unlock(&dev->struct_mutex);

	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
		DRM_ERROR("copy_to_user\n");
		return -EFAULT;
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
static int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_wait_t *irqwait = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	return i915_wait_irq(dev, irqwait->irq_seq);
}

858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_vblank_pipe_t *pipe = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

	return 0;
}

/**
 * Schedule buffer swap at given vertical blank.
 */
static int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
	 */
	return -EINVAL;
}

900 901
static int i915_flip_bufs(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
902
{
903 904
	int ret;

905 906 907
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

908
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
909

910
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
911

912 913 914 915 916
	mutex_lock(&dev->struct_mutex);
	ret = i915_dispatch_flip(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
917 918
}

919 920
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
921 922
{
	drm_i915_private_t *dev_priv = dev->dev_private;
923
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
924 925 926
	int value;

	if (!dev_priv) {
927
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
928
		return -EINVAL;
L
Linus Torvalds 已提交
929 930
	}

931
	switch (param->param) {
L
Linus Torvalds 已提交
932
	case I915_PARAM_IRQ_ACTIVE:
933
		value = dev->pdev->irq ? 1 : 0;
L
Linus Torvalds 已提交
934 935
		break;
	case I915_PARAM_ALLOW_BATCHBUFFER:
936
		value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
L
Linus Torvalds 已提交
937
		break;
D
Dave Airlie 已提交
938 939 940
	case I915_PARAM_LAST_DISPATCH:
		value = READ_BREADCRUMB(dev_priv);
		break;
K
Kristian Høgsberg 已提交
941
	case I915_PARAM_CHIPSET_ID:
942
		value = dev->pdev->device;
K
Kristian Høgsberg 已提交
943
		break;
944
	case I915_PARAM_HAS_GEM:
945
		value = 1;
946
		break;
947 948 949
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
950 951 952
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
953 954 955
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
956 957
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
958
		value = 1;
J
Jesse Barnes 已提交
959
		break;
960
	case I915_PARAM_HAS_BSD:
961
		value = intel_ring_initialized(&dev_priv->ring[VCS]);
962
		break;
963
	case I915_PARAM_HAS_BLT:
964
		value = intel_ring_initialized(&dev_priv->ring[BCS]);
965
		break;
966 967 968
	case I915_PARAM_HAS_VEBOX:
		value = intel_ring_initialized(&dev_priv->ring[VECS]);
		break;
969 970 971
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
972 973 974
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
975 976 977
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
978 979 980
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
981 982 983
	case I915_PARAM_HAS_GEN7_SOL_RESET:
		value = 1;
		break;
984 985 986
	case I915_PARAM_HAS_LLC:
		value = HAS_LLC(dev);
		break;
987 988 989
	case I915_PARAM_HAS_WT:
		value = HAS_WT(dev);
		break;
990 991 992
	case I915_PARAM_HAS_ALIASING_PPGTT:
		value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
		break;
993 994 995
	case I915_PARAM_HAS_WAIT_TIMEOUT:
		value = 1;
		break;
996 997 998
	case I915_PARAM_HAS_SEMAPHORES:
		value = i915_semaphore_is_enabled(dev);
		break;
999 1000 1001
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
		value = 1;
		break;
1002 1003 1004
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
1005 1006 1007
	case I915_PARAM_HAS_PINNED_BATCHES:
		value = 1;
		break;
1008 1009 1010
	case I915_PARAM_HAS_EXEC_NO_RELOC:
		value = 1;
		break;
1011 1012 1013
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
		value = 1;
		break;
1014 1015 1016
	case I915_PARAM_HAS_FULL_PPGTT:
		value = USES_FULL_PPGTT(dev);
		break;
L
Linus Torvalds 已提交
1017
	default:
1018
		DRM_DEBUG("Unknown parameter %d\n", param->param);
E
Eric Anholt 已提交
1019
		return -EINVAL;
L
Linus Torvalds 已提交
1020 1021
	}

1022
	if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
L
Linus Torvalds 已提交
1023
		DRM_ERROR("DRM_COPY_TO_USER failed\n");
E
Eric Anholt 已提交
1024
		return -EFAULT;
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029
	}

	return 0;
}

1030 1031
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1032 1033
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1034
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
1035 1036

	if (!dev_priv) {
1037
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1038
		return -EINVAL;
L
Linus Torvalds 已提交
1039 1040
	}

1041
	switch (param->param) {
L
Linus Torvalds 已提交
1042 1043 1044 1045 1046
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
		break;
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
		break;
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
1047
		dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
L
Linus Torvalds 已提交
1048
		break;
1049 1050 1051 1052 1053 1054 1055
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
1056
	default:
1057
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
1058
					param->param);
E
Eric Anholt 已提交
1059
		return -EINVAL;
L
Linus Torvalds 已提交
1060 1061 1062 1063 1064
	}

	return 0;
}

1065 1066
static int i915_set_status_page(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
1067 1068
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1069
	drm_i915_hws_addr_t *hws = data;
1070
	struct intel_ring_buffer *ring;
1071

1072 1073 1074
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

1075 1076
	if (!I915_NEED_GFX_HWS(dev))
		return -EINVAL;
1077 1078

	if (!dev_priv) {
1079
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1080
		return -EINVAL;
1081 1082
	}

J
Jesse Barnes 已提交
1083 1084 1085 1086 1087
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		WARN(1, "tried to set status page when mode setting active\n");
		return 0;
	}

1088
	DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
1089

1090
	ring = LP_RING(dev_priv);
1091
	ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
1092

1093
	dev_priv->dri1.gfx_hws_cpu_addr =
B
Ben Widawsky 已提交
1094
		ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
1095
	if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
1096
		i915_dma_cleanup(dev);
1097
		ring->status_page.gfx_addr = 0;
1098 1099
		DRM_ERROR("can not ioremap virtual address for"
				" G33 hw status page\n");
E
Eric Anholt 已提交
1100
		return -ENOMEM;
1101
	}
1102 1103

	memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
1104
	I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
1105

1106
	DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
1107
			 ring->status_page.gfx_addr);
1108
	DRM_DEBUG_DRIVER("load hws at %p\n",
1109
			 ring->status_page.page_addr);
1110 1111 1112
	return 0;
}

1113 1114 1115 1116
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1117
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1118 1119 1120 1121 1122 1123 1124
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1137
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1138 1139
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
1140
	int ret;
1141

1142
	if (INTEL_INFO(dev)->gen >= 4)
1143 1144 1145 1146 1147 1148 1149
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
1150 1151
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
1152 1153 1154
#endif

	/* Get some space for it */
1155 1156 1157 1158
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
1159 1160
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
1161
				     0, pcibios_align_resource,
1162 1163 1164 1165
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
1166
		return ret;
1167 1168
	}

1169
	if (INTEL_INFO(dev)->gen >= 4)
1170 1171 1172 1173 1174
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
1175
	return 0;
1176 1177 1178 1179 1180 1181 1182
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1183
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
	u32 temp;
	bool enabled;

	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1220
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1252 1253 1254 1255 1256
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
1257
		pr_info("switched on\n");
1258
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1259 1260 1261
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
		i915_resume(dev);
1262
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1263
	} else {
1264
		pr_err("switched off\n");
1265
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1266
		i915_suspend(dev, pmm);
1267
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

1282 1283 1284 1285 1286 1287
static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

1288 1289 1290 1291
static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
1292

1293
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
1294 1295 1296
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

1297 1298 1299 1300 1301 1302 1303
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
1304 1305 1306
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
	if (ret && ret != -ENODEV)
		goto out;
1307

J
Jesse Barnes 已提交
1308 1309
	intel_register_dsm_handler();

1310
	ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
1311
	if (ret)
1312
		goto cleanup_vga_client;
1313

1314 1315 1316 1317 1318 1319 1320
	/* Initialise stolen first so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto cleanup_vga_switcheroo;

1321 1322 1323 1324
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_gem_stolen;

1325
	intel_power_domains_init_hw(dev);
1326

1327 1328
	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
1329 1330
	intel_modeset_init(dev);

1331
	ret = i915_gem_init(dev);
J
Jesse Barnes 已提交
1332
	if (ret)
1333
		goto cleanup_power;
1334

1335 1336
	INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);

1337
	intel_modeset_gem_init(dev);
1338

J
Jesse Barnes 已提交
1339 1340
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
1341
	dev->vblank_disable_allowed = true;
1342 1343
	if (INTEL_INFO(dev)->num_pipes == 0) {
		intel_display_power_put(dev, POWER_DOMAIN_VGA);
B
Ben Widawsky 已提交
1344
		return 0;
1345
	}
J
Jesse Barnes 已提交
1346

1347 1348
	ret = intel_fbdev_init(dev);
	if (ret)
1349 1350
		goto cleanup_gem;

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
	/* Only enable hotplug handling once the fbdev is fully set up. */
	intel_hpd_init(dev);

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. Now we should scan for the initial config
	 * only once hotplug handling is enabled, but due to screwed-up locking
	 * around kms/fbdev init we can't protect the fdbev initial config
	 * scanning against hotplug events. Hence do this first and ignore the
	 * tiny window where we will loose hotplug notifactions.
	 */
	intel_fbdev_initial_config(dev);

1366 1367
	/* Only enable hotplug handling once the fbdev is fully set up. */
	dev_priv->enable_hotplug_processing = true;
1368

1369
	drm_kms_helper_poll_init(dev);
1370

J
Jesse Barnes 已提交
1371 1372
	return 0;

1373 1374 1375
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
1376
	i915_gem_context_fini(dev);
1377
	mutex_unlock(&dev->struct_mutex);
1378
	WARN_ON(dev_priv->mm.aliasing_ppgtt);
1379
	drm_mm_takedown(&dev_priv->gtt.base.mm);
1380 1381
cleanup_power:
	intel_display_power_put(dev, POWER_DOMAIN_VGA);
1382
	drm_irq_uninstall(dev);
1383 1384
cleanup_gem_stolen:
	i915_gem_cleanup_stolen(dev);
1385 1386 1387 1388
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1389 1390 1391 1392
out:
	return ret;
}

1393 1394 1395 1396
int i915_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv;

1397
	master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
	if (!master_priv)
		return -ENOMEM;

	master->driver_priv = master_priv;
	return 0;
}

void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

1412
	kfree(master_priv);
1413 1414 1415 1416

	master->driver_priv = NULL;
}

1417
#ifdef CONFIG_DRM_I915_FBDEV
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
{
	struct apertures_struct *ap;
	struct pci_dev *pdev = dev_priv->dev->pdev;
	bool primary;

	ap = alloc_apertures(1);
	if (!ap)
		return;

1428
	ap->ranges[0].base = dev_priv->gtt.mappable_base;
1429
	ap->ranges[0].size = dev_priv->gtt.mappable_end;
1430

1431 1432 1433 1434 1435 1436 1437
	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

	remove_conflicting_framebuffers(ap, "inteldrmfb", primary);

	kfree(ap);
}
1438 1439 1440 1441 1442
#else
static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
{
}
#endif
1443

D
Daniel Vetter 已提交
1444 1445 1446 1447
static void i915_dump_device_info(struct drm_i915_private *dev_priv)
{
	const struct intel_device_info *info = dev_priv->info;

1448 1449
#define PRINT_S(name) "%s"
#define SEP_EMPTY
1450 1451
#define PRINT_FLAG(name) info->name ? #name "," : ""
#define SEP_COMMA ,
D
Daniel Vetter 已提交
1452
	DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
1453
			 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
D
Daniel Vetter 已提交
1454 1455
			 info->gen,
			 dev_priv->dev->pdev->device,
1456
			 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
1457 1458
#undef PRINT_S
#undef SEP_EMPTY
1459 1460
#undef PRINT_FLAG
#undef SEP_COMMA
D
Daniel Vetter 已提交
1461 1462
}

J
Jesse Barnes 已提交
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1474
int i915_driver_load(struct drm_device *dev, unsigned long flags)
1475
{
1476
	struct drm_i915_private *dev_priv;
1477
	struct intel_device_info *info;
1478
	int ret = 0, mmio_bar, mmio_size;
1479
	uint32_t aperture_size;
1480

1481 1482 1483
	info = (struct intel_device_info *) flags;

	/* Refuse to load on gen6+ without kms enabled. */
1484 1485 1486
	if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
		DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
		DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
1487
		return -ENODEV;
1488
	}
1489

1490
	dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
J
Jesse Barnes 已提交
1491 1492 1493 1494
	if (dev_priv == NULL)
		return -ENOMEM;

	dev->dev_private = (void *)dev_priv;
1495
	dev_priv->dev = dev;
1496
	dev_priv->info = info;
J
Jesse Barnes 已提交
1497

1498 1499
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
1500
	spin_lock_init(&dev_priv->backlight_lock);
1501
	spin_lock_init(&dev_priv->uncore.lock);
1502
	spin_lock_init(&dev_priv->mm.object_stat_lock);
1503 1504 1505
	mutex_init(&dev_priv->dpio_lock);
	mutex_init(&dev_priv->modeset_restore_lock);

D
Daniel Vetter 已提交
1506
	intel_pm_setup(dev);
1507

1508 1509
	intel_display_crc_init(dev);

D
Daniel Vetter 已提交
1510 1511
	i915_dump_device_info(dev_priv);

1512 1513 1514 1515 1516 1517 1518 1519
	/* Not all pre-production machines fall into this category, only the
	 * very first ones. Almost everything should work, except for maybe
	 * suspend/resume. And we don't implement workarounds that affect only
	 * pre-production machines. */
	if (IS_HSW_EARLY_SDV(dev))
		DRM_INFO("This is an early pre-production Haswell machine. "
			 "It may not be fully functional.\n");

1520 1521 1522 1523 1524
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	/* Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (info->gen < 5)
		mmio_size = 512*1024;
	else
		mmio_size = 2*1024*1024;

	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

1545
	intel_uncore_early_sanitize(dev);
1546

1547 1548 1549 1550 1551
	/* This must be called before any calls to HAS_PCH_* */
	intel_detect_pch(dev);

	intel_uncore_init(dev);

1552 1553
	ret = i915_gem_gtt_init(dev);
	if (ret)
1554
		goto out_regs;
1555

1556 1557
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		i915_kick_out_firmware_fb(dev_priv);
1558

1559 1560
	pci_set_master(dev->pdev);

1561 1562 1563 1564
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

1576
	aperture_size = dev_priv->gtt.mappable_end;
1577

B
Ben Widawsky 已提交
1578 1579
	dev_priv->gtt.mappable =
		io_mapping_create_wc(dev_priv->gtt.mappable_base,
1580
				     aperture_size);
B
Ben Widawsky 已提交
1581
	if (dev_priv->gtt.mappable == NULL) {
1582
		ret = -EIO;
1583
		goto out_gtt;
1584 1585
	}

1586 1587
	dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
					      aperture_size);
1588

1589 1590 1591 1592 1593 1594 1595
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
1596
	 * idle-timers and recording error state.
1597 1598 1599
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
1600
	 * workqueue at any time.  Use an ordered one.
1601
	 */
1602
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
1603 1604 1605
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
1606
		goto out_mtrrfree;
1607 1608
	}

1609
	intel_irq_init(dev);
1610
	intel_uncore_sanitize(dev);
1611

1612 1613
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
1614
	intel_setup_gmbus(dev);
1615
	intel_opregion_setup(dev);
1616

1617 1618
	intel_setup_bios(dev);

1619 1620
	i915_gem_load(dev);

1621 1622 1623 1624 1625 1626
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
1627 1628
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1629 1630
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
1631
	 */
1632
	if (!IS_I945G(dev) && !IS_I945GM(dev))
1633
		pci_enable_msi(dev->pdev);
1634

1635 1636 1637 1638
	dev_priv->num_plane = 1;
	if (IS_VALLEYVIEW(dev))
		dev_priv->num_plane = 2;

B
Ben Widawsky 已提交
1639 1640 1641 1642 1643
	if (INTEL_INFO(dev)->num_pipes) {
		ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
		if (ret)
			goto out_gem_unload;
	}
1644

1645
	intel_power_domains_init(dev);
1646

J
Jesse Barnes 已提交
1647
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
D
Daniel Vetter 已提交
1648
		ret = i915_load_modeset_init(dev);
J
Jesse Barnes 已提交
1649 1650
		if (ret < 0) {
			DRM_ERROR("failed to init modeset\n");
1651
			goto out_power_well;
J
Jesse Barnes 已提交
1652
		}
1653 1654 1655
	} else {
		/* Start out suspended in ums mode. */
		dev_priv->ums.mm_suspended = 1;
J
Jesse Barnes 已提交
1656 1657
	}

B
Ben Widawsky 已提交
1658 1659
	i915_setup_sysfs(dev);

B
Ben Widawsky 已提交
1660 1661 1662
	if (INTEL_INFO(dev)->num_pipes) {
		/* Must be done after probing outputs */
		intel_opregion_init(dev);
1663
		acpi_video_register();
B
Ben Widawsky 已提交
1664
	}
1665

1666 1667
	if (IS_GEN5(dev))
		intel_gpu_ips_init(dev_priv);
1668

J
Jesse Barnes 已提交
1669 1670
	return 0;

1671
out_power_well:
1672
	intel_power_domains_remove(dev);
1673
	drm_vblank_cleanup(dev);
1674
out_gem_unload:
1675
	if (dev_priv->mm.inactive_shrinker.scan_objects)
1676 1677
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

1678 1679 1680 1681 1682
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
1683
	destroy_workqueue(dev_priv->wq);
1684
out_mtrrfree:
1685
	arch_phys_wc_del(dev_priv->gtt.mtrr);
B
Ben Widawsky 已提交
1686
	io_mapping_free(dev_priv->gtt.mappable);
1687 1688 1689
out_gtt:
	list_del(&dev_priv->gtt.base.global_link);
	drm_mm_takedown(&dev_priv->gtt.base.mm);
1690
	dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
1691
out_regs:
1692
	intel_uncore_fini(dev);
1693
	pci_iounmap(dev->pdev, dev_priv->regs);
1694 1695
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
1696
free_priv:
1697 1698
	if (dev_priv->slab)
		kmem_cache_destroy(dev_priv->slab);
1699
	kfree(dev_priv);
J
Jesse Barnes 已提交
1700 1701 1702 1703 1704 1705
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1706
	int ret;
J
Jesse Barnes 已提交
1707

1708 1709 1710 1711 1712 1713
	ret = i915_gem_suspend(dev);
	if (ret) {
		DRM_ERROR("failed to idle hardware: %d\n", ret);
		return ret;
	}

1714
	intel_gpu_ips_teardown();
1715

1716 1717 1718 1719 1720
	/* The i915.ko module is still not prepared to be loaded when
	 * the power well is not enabled, so just enable it in case
	 * we're going to unload/reload. */
	intel_display_set_init_power(dev, true);
	intel_power_domains_remove(dev);
1721

B
Ben Widawsky 已提交
1722 1723
	i915_teardown_sysfs(dev);

1724
	if (dev_priv->mm.inactive_shrinker.scan_objects)
1725 1726
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

B
Ben Widawsky 已提交
1727
	io_mapping_free(dev_priv->gtt.mappable);
1728
	arch_phys_wc_del(dev_priv->gtt.mtrr);
1729

1730 1731
	acpi_video_unregister();

J
Jesse Barnes 已提交
1732
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1733
		intel_fbdev_fini(dev);
1734
		intel_modeset_cleanup(dev);
1735
		cancel_work_sync(&dev_priv->console_resume_work);
1736

Z
Zhao Yakui 已提交
1737 1738 1739 1740
		/*
		 * free the memory space allocated for the child device
		 * config parsed from VBT
		 */
1741 1742 1743 1744
		if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
			kfree(dev_priv->vbt.child_dev);
			dev_priv->vbt.child_dev = NULL;
			dev_priv->vbt.child_dev_num = 0;
Z
Zhao Yakui 已提交
1745
		}
1746

1747
		vga_switcheroo_unregister_client(dev->pdev);
1748
		vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1749 1750
	}

1751
	/* Free error state after interrupts are fully disabled. */
1752 1753
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
	cancel_work_sync(&dev_priv->gpu_error.work);
1754
	i915_destroy_error_state(dev);
1755

1756 1757
	cancel_delayed_work_sync(&dev_priv->pc8.enable_work);

1758 1759 1760
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

1761
	intel_opregion_fini(dev);
1762

J
Jesse Barnes 已提交
1763
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1764 1765 1766
		/* Flush any outstanding unpin_work. */
		flush_workqueue(dev_priv->wq);

J
Jesse Barnes 已提交
1767
		mutex_lock(&dev->struct_mutex);
1768
		i915_gem_free_all_phys_object(dev);
J
Jesse Barnes 已提交
1769
		i915_gem_cleanup_ringbuffer(dev);
1770
		i915_gem_context_fini(dev);
1771
		WARN_ON(dev_priv->mm.aliasing_ppgtt);
J
Jesse Barnes 已提交
1772
		mutex_unlock(&dev->struct_mutex);
1773
		i915_gem_cleanup_stolen(dev);
1774 1775 1776

		if (!I915_NEED_GFX_HWS(dev))
			i915_free_hws(dev);
J
Jesse Barnes 已提交
1777 1778
	}

1779 1780
	list_del(&dev_priv->gtt.base.global_link);
	WARN_ON(!list_empty(&dev_priv->vm_list));
D
Daniel Vetter 已提交
1781

1782 1783
	drm_vblank_cleanup(dev);

1784
	intel_teardown_gmbus(dev);
1785 1786
	intel_teardown_mchbar(dev);

1787
	destroy_workqueue(dev_priv->wq);
1788
	pm_qos_remove_request(&dev_priv->pm_qos);
1789

1790
	dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
1791

1792 1793 1794 1795
	intel_uncore_fini(dev);
	if (dev_priv->regs != NULL)
		pci_iounmap(dev->pdev, dev_priv->regs);

1796 1797
	if (dev_priv->slab)
		kmem_cache_destroy(dev_priv->slab);
1798

1799
	pci_dev_put(dev_priv->bridge_dev);
1800
	kfree(dev->dev_private);
J
Jesse Barnes 已提交
1801

1802 1803 1804
	return 0;
}

1805
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1806
{
1807
	int ret;
1808

1809 1810 1811
	ret = i915_gem_open(dev, file);
	if (ret)
		return ret;
1812

1813 1814 1815
	return 0;
}

J
Jesse Barnes 已提交
1816 1817 1818 1819 1820 1821 1822 1823
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
1824
 * Additionally, in the non-mode setting case, we'll tear down the GTT
J
Jesse Barnes 已提交
1825 1826 1827
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
1828
void i915_driver_lastclose(struct drm_device * dev)
L
Linus Torvalds 已提交
1829
{
J
Jesse Barnes 已提交
1830 1831
	drm_i915_private_t *dev_priv = dev->dev_private;

1832 1833 1834 1835 1836 1837 1838
	/* On gen6+ we refuse to init without kms enabled, but then the drm core
	 * goes right around and calls lastclose. Check for this and don't clean
	 * up anything. */
	if (!dev_priv)
		return;

	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1839
		intel_fbdev_restore_mode(dev);
1840
		vga_switcheroo_process_delayed_switch();
D
Dave Airlie 已提交
1841
		return;
J
Jesse Barnes 已提交
1842
	}
D
Dave Airlie 已提交
1843

1844 1845
	i915_gem_lastclose(dev);

D
Dave Airlie 已提交
1846
	i915_dma_cleanup(dev);
L
Linus Torvalds 已提交
1847 1848
}

1849
void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1850
{
1851
	mutex_lock(&dev->struct_mutex);
1852
	i915_gem_context_close(dev, file_priv);
1853
	i915_gem_release(dev, file_priv);
1854
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1855 1856
}

1857
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1858
{
1859
	struct drm_i915_file_private *file_priv = file->driver_priv;
1860

1861
	kfree(file_priv);
1862 1863
}

R
Rob Clark 已提交
1864
const struct drm_ioctl_desc i915_ioctls[] = {
1865 1866 1867 1868 1869 1870
	DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
1871
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1872
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1873 1874 1875
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1876
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
D
Daniel Vetter 已提交
1877
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1878
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1879 1880 1881 1882 1883
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1884
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1885 1886
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1887 1888 1889 1890
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1891 1892
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1903
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1904
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1905 1906
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1907 1908
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1909 1910 1911 1912
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1913
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
D
Dave Airlie 已提交
1914 1915 1916
};

int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
1917

1918 1919 1920 1921
/*
 * This is really ugly: Because old userspace abused the linux agp interface to
 * manage the gtt, we need to claim that all intel devices are agp.  For
 * otherwise the drm core refuses to initialize the agp support code.
1922
 */
1923
int i915_driver_device_is_agp(struct drm_device * dev)
1924 1925 1926
{
	return 1;
}