i915_dma.c 52.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31 32 33
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
J
Jesse Barnes 已提交
34
#include "intel_drv.h"
35
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
38
#include <linux/pci.h>
39
#include <linux/vgaarb.h>
40 41
#include <linux/acpi.h>
#include <linux/pnp.h>
42
#include <linux/vga_switcheroo.h>
43
#include <linux/slab.h>
44
#include <acpi/video.h>
L
Linus Torvalds 已提交
45

46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])

#define BEGIN_LP_RING(n) \
	intel_ring_begin(LP_RING(dev_priv), (n))

#define OUT_RING(x) \
	intel_ring_emit(LP_RING(dev_priv), x)

#define ADVANCE_LP_RING() \
	intel_ring_advance(LP_RING(dev_priv))

/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file) do {			\
	if (LP_RING(dev->dev_private)->obj == NULL)			\
		LOCK_TEST_WITH_RETURN(dev, file);			\
} while (0)

68 69 70 71 72 73 74 75 76 77
static inline u32
intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
{
	if (I915_NEED_GFX_HWS(dev_priv->dev))
		return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
	else
		return intel_read_status_page(LP_RING(dev_priv), reg);
}

#define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
78 79 80
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
#define I915_BREADCRUMB_INDEX		0x21

81 82 83 84 85 86 87 88 89 90 91 92 93
void i915_update_dri1_breadcrumb(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv;

	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
}

94 95 96 97 98 99 100 101 102 103 104
static void i915_write_hws_pga(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

105 106 107 108
/**
 * Frees the hardware status page, whether it's a physical address or a virtual
 * address set up by the X Server.
 */
109
static void i915_free_hws(struct drm_device *dev)
110 111
{
	drm_i915_private_t *dev_priv = dev->dev_private;
112 113
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

114 115 116 117 118
	if (dev_priv->status_page_dmah) {
		drm_pci_free(dev, dev_priv->status_page_dmah);
		dev_priv->status_page_dmah = NULL;
	}

119 120
	if (ring->status_page.gfx_addr) {
		ring->status_page.gfx_addr = 0;
121
		iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
122 123 124 125 126 127
	}

	/* Need to rewrite hardware status page */
	I915_WRITE(HWS_PGA, 0x1ffff000);
}

128
void i915_kernel_lost_context(struct drm_device * dev)
L
Linus Torvalds 已提交
129 130
{
	drm_i915_private_t *dev_priv = dev->dev_private;
131
	struct drm_i915_master_private *master_priv;
132
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
133

J
Jesse Barnes 已提交
134 135 136 137 138 139 140
	/*
	 * We should never lose context on the ring with modesetting
	 * as we don't expose it to userspace
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

141 142
	ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
	ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
143
	ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
L
Linus Torvalds 已提交
144
	if (ring->space < 0)
145
		ring->space += ring->size;
L
Linus Torvalds 已提交
146

147 148 149 150 151 152
	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (ring->head == ring->tail && master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
L
Linus Torvalds 已提交
153 154
}

155
static int i915_dma_cleanup(struct drm_device * dev)
L
Linus Torvalds 已提交
156
{
J
Jesse Barnes 已提交
157
	drm_i915_private_t *dev_priv = dev->dev_private;
158 159
	int i;

L
Linus Torvalds 已提交
160 161 162 163
	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
164
	if (dev->irq_enabled)
D
Dave Airlie 已提交
165
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
166

167
	mutex_lock(&dev->struct_mutex);
168 169
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
170
	mutex_unlock(&dev->struct_mutex);
171

172 173 174
	/* Clear the HWS virtual address at teardown */
	if (I915_NEED_GFX_HWS(dev))
		i915_free_hws(dev);
L
Linus Torvalds 已提交
175 176 177 178

	return 0;
}

J
Jesse Barnes 已提交
179
static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
L
Linus Torvalds 已提交
180
{
J
Jesse Barnes 已提交
181
	drm_i915_private_t *dev_priv = dev->dev_private;
182
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
183
	int ret;
L
Linus Torvalds 已提交
184

185 186 187 188 189
	master_priv->sarea = drm_getsarea(dev);
	if (master_priv->sarea) {
		master_priv->sarea_priv = (drm_i915_sarea_t *)
			((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
	} else {
190
		DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
191 192
	}

193
	if (init->ring_size != 0) {
194
		if (LP_RING(dev_priv)->obj != NULL) {
195 196 197 198 199
			i915_dma_cleanup(dev);
			DRM_ERROR("Client tried to initialize ringbuffer in "
				  "GEM mode\n");
			return -EINVAL;
		}
L
Linus Torvalds 已提交
200

201 202 203 204
		ret = intel_render_ring_init_dri(dev,
						 init->ring_start,
						 init->ring_size);
		if (ret) {
205
			i915_dma_cleanup(dev);
206
			return ret;
207
		}
L
Linus Torvalds 已提交
208 209
	}

210 211 212 213
	dev_priv->dri1.cpp = init->cpp;
	dev_priv->dri1.back_offset = init->back_offset;
	dev_priv->dri1.front_offset = init->front_offset;
	dev_priv->dri1.current_page = 0;
214 215
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->pf_current_page = 0;
L
Linus Torvalds 已提交
216 217 218

	/* Allow hardware batchbuffers unless told otherwise.
	 */
219
	dev_priv->dri1.allow_batchbuffer = 1;
L
Linus Torvalds 已提交
220 221 222 223

	return 0;
}

224
static int i915_dma_resume(struct drm_device * dev)
L
Linus Torvalds 已提交
225 226
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
227
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
228

229
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
230

231
	if (ring->virtual_start == NULL) {
L
Linus Torvalds 已提交
232 233
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
E
Eric Anholt 已提交
234
		return -ENOMEM;
L
Linus Torvalds 已提交
235 236 237
	}

	/* Program Hardware Status Page */
238
	if (!ring->status_page.page_addr) {
L
Linus Torvalds 已提交
239
		DRM_ERROR("Can not find hardware status page\n");
E
Eric Anholt 已提交
240
		return -EINVAL;
L
Linus Torvalds 已提交
241
	}
242
	DRM_DEBUG_DRIVER("hw status page @ %p\n",
243 244
				ring->status_page.page_addr);
	if (ring->status_page.gfx_addr != 0)
245
		intel_ring_setup_status_page(ring);
246
	else
247
		i915_write_hws_pga(dev);
248

249
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
L
Linus Torvalds 已提交
250 251 252 253

	return 0;
}

254 255
static int i915_dma_init(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
256
{
257
	drm_i915_init_t *init = data;
L
Linus Torvalds 已提交
258 259
	int retcode = 0;

260 261 262
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

263
	switch (init->func) {
L
Linus Torvalds 已提交
264
	case I915_INIT_DMA:
J
Jesse Barnes 已提交
265
		retcode = i915_initialize(dev, init);
L
Linus Torvalds 已提交
266 267 268 269 270
		break;
	case I915_CLEANUP_DMA:
		retcode = i915_dma_cleanup(dev);
		break;
	case I915_RESUME_DMA:
D
Dave Airlie 已提交
271
		retcode = i915_dma_resume(dev);
L
Linus Torvalds 已提交
272 273
		break;
	default:
E
Eric Anholt 已提交
274
		retcode = -EINVAL;
L
Linus Torvalds 已提交
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
		break;
	}

	return retcode;
}

/* Implement basically the same security restrictions as hardware does
 * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
 *
 * Most of the calculations below involve calculating the size of a
 * particular instruction.  It's important to get the size right as
 * that tells us where the next instruction to check is.  Any illegal
 * instruction detected will be given a size of zero, which is a
 * signal to abort the rest of the buffer.
 */
290
static int validate_cmd(int cmd)
L
Linus Torvalds 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
{
	switch (((cmd >> 29) & 0x7)) {
	case 0x0:
		switch ((cmd >> 23) & 0x3f) {
		case 0x0:
			return 1;	/* MI_NOOP */
		case 0x4:
			return 1;	/* MI_FLUSH */
		default:
			return 0;	/* disallow everything else */
		}
		break;
	case 0x1:
		return 0;	/* reserved */
	case 0x2:
		return (cmd & 0xff) + 2;	/* 2d commands */
	case 0x3:
		if (((cmd >> 24) & 0x1f) <= 0x18)
			return 1;

		switch ((cmd >> 24) & 0x1f) {
		case 0x1c:
			return 1;
		case 0x1d:
D
Dave Airlie 已提交
315
			switch ((cmd >> 16) & 0xff) {
L
Linus Torvalds 已提交
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
			case 0x3:
				return (cmd & 0x1f) + 2;
			case 0x4:
				return (cmd & 0xf) + 2;
			default:
				return (cmd & 0xffff) + 2;
			}
		case 0x1e:
			if (cmd & (1 << 23))
				return (cmd & 0xffff) + 1;
			else
				return 1;
		case 0x1f:
			if ((cmd & (1 << 23)) == 0)	/* inline vertices */
				return (cmd & 0x1ffff) + 2;
			else if (cmd & (1 << 17))	/* indirect random */
				if ((cmd & 0xffff) == 0)
					return 0;	/* unknown length, too hard */
				else
					return (((cmd & 0xffff) + 1) / 2) + 1;
			else
				return 2;	/* indirect sequential */
		default:
			return 0;
		}
	default:
		return 0;
	}

	return 0;
}

348
static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
L
Linus Torvalds 已提交
349 350
{
	drm_i915_private_t *dev_priv = dev->dev_private;
351
	int i, ret;
L
Linus Torvalds 已提交
352

353
	if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
E
Eric Anholt 已提交
354
		return -EINVAL;
355

L
Linus Torvalds 已提交
356
	for (i = 0; i < dwords;) {
357 358
		int sz = validate_cmd(buffer[i]);
		if (sz == 0 || i + sz > dwords)
E
Eric Anholt 已提交
359
			return -EINVAL;
360
		i += sz;
L
Linus Torvalds 已提交
361 362
	}

363 364 365 366 367 368
	ret = BEGIN_LP_RING((dwords+1)&~1);
	if (ret)
		return ret;

	for (i = 0; i < dwords; i++)
		OUT_RING(buffer[i]);
369 370 371 372 373
	if (dwords & 1)
		OUT_RING(0);

	ADVANCE_LP_RING();

L
Linus Torvalds 已提交
374 375 376
	return 0;
}

377 378
int
i915_emit_box(struct drm_device *dev,
379 380
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
L
Linus Torvalds 已提交
381
{
382 383
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
L
Linus Torvalds 已提交
384

385 386
	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
L
Linus Torvalds 已提交
387
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
388
			  box->x1, box->y1, box->x2, box->y2);
E
Eric Anholt 已提交
389
		return -EINVAL;
L
Linus Torvalds 已提交
390 391
	}

392
	if (INTEL_INFO(dev)->gen >= 4) {
393 394 395 396
		ret = BEGIN_LP_RING(4);
		if (ret)
			return ret;

397
		OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
398 399
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
400 401
		OUT_RING(DR4);
	} else {
402 403 404 405
		ret = BEGIN_LP_RING(6);
		if (ret)
			return ret;

406 407
		OUT_RING(GFX_OP_DRAWRECT_INFO);
		OUT_RING(DR1);
408 409
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
410 411 412
		OUT_RING(DR4);
		OUT_RING(0);
	}
413
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
414 415 416 417

	return 0;
}

418 419 420 421
/* XXX: Emitting the counter should really be moved to part of the IRQ
 * emit. For now, do it in both places:
 */

422
static void i915_emit_breadcrumb(struct drm_device *dev)
423 424
{
	drm_i915_private_t *dev_priv = dev->dev_private;
425
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
426

427 428 429
	dev_priv->dri1.counter++;
	if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
		dev_priv->dri1.counter = 0;
430
	if (master_priv->sarea_priv)
431
		master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
432

433 434 435
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
436
		OUT_RING(dev_priv->dri1.counter);
437 438 439
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
440 441
}

442
static int i915_dispatch_cmdbuffer(struct drm_device * dev,
443 444 445
				   drm_i915_cmdbuffer_t *cmd,
				   struct drm_clip_rect *cliprects,
				   void *cmdbuf)
L
Linus Torvalds 已提交
446 447 448 449 450 451
{
	int nbox = cmd->num_cliprects;
	int i = 0, count, ret;

	if (cmd->sz & 0x3) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
452
		return -EINVAL;
L
Linus Torvalds 已提交
453 454 455 456 457 458 459 460
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
461
			ret = i915_emit_box(dev, &cliprects[i],
L
Linus Torvalds 已提交
462 463 464 465 466
					    cmd->DR1, cmd->DR4);
			if (ret)
				return ret;
		}

467
		ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
L
Linus Torvalds 已提交
468 469 470 471
		if (ret)
			return ret;
	}

472
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
473 474 475
	return 0;
}

476
static int i915_dispatch_batchbuffer(struct drm_device * dev,
477 478
				     drm_i915_batchbuffer_t * batch,
				     struct drm_clip_rect *cliprects)
L
Linus Torvalds 已提交
479
{
480
	struct drm_i915_private *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
481
	int nbox = batch->num_cliprects;
482
	int i, count, ret;
L
Linus Torvalds 已提交
483 484 485

	if ((batch->start | batch->used) & 0x7) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
486
		return -EINVAL;
L
Linus Torvalds 已提交
487 488 489 490 491 492 493
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;
	for (i = 0; i < count; i++) {
		if (i < nbox) {
494
			ret = i915_emit_box(dev, &cliprects[i],
495
					    batch->DR1, batch->DR4);
L
Linus Torvalds 已提交
496 497 498 499
			if (ret)
				return ret;
		}

500
		if (!IS_I830(dev) && !IS_845G(dev)) {
501 502 503 504
			ret = BEGIN_LP_RING(2);
			if (ret)
				return ret;

505
			if (INTEL_INFO(dev)->gen >= 4) {
506 507 508 509 510 511
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
				OUT_RING(batch->start);
			} else {
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
				OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			}
L
Linus Torvalds 已提交
512
		} else {
513 514 515 516
			ret = BEGIN_LP_RING(4);
			if (ret)
				return ret;

L
Linus Torvalds 已提交
517 518 519 520 521
			OUT_RING(MI_BATCH_BUFFER);
			OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			OUT_RING(batch->start + batch->used - 4);
			OUT_RING(0);
		}
522
		ADVANCE_LP_RING();
L
Linus Torvalds 已提交
523 524
	}

525

526
	if (IS_G4X(dev) || IS_GEN5(dev)) {
527 528 529 530 531
		if (BEGIN_LP_RING(2) == 0) {
			OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
			OUT_RING(MI_NOOP);
			ADVANCE_LP_RING();
		}
532
	}
L
Linus Torvalds 已提交
533

534
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
535 536 537
	return 0;
}

538
static int i915_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
539 540
{
	drm_i915_private_t *dev_priv = dev->dev_private;
541 542
	struct drm_i915_master_private *master_priv =
		dev->primary->master->driver_priv;
543
	int ret;
L
Linus Torvalds 已提交
544

545
	if (!master_priv->sarea_priv)
546 547
		return -EINVAL;

548
	DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
549
			  __func__,
550
			 dev_priv->dri1.current_page,
551
			 master_priv->sarea_priv->pf_current_page);
L
Linus Torvalds 已提交
552

553 554
	i915_kernel_lost_context(dev);

555 556 557 558
	ret = BEGIN_LP_RING(10);
	if (ret)
		return ret;

559
	OUT_RING(MI_FLUSH | MI_READ_FLUSH);
560
	OUT_RING(0);
L
Linus Torvalds 已提交
561

562 563
	OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
	OUT_RING(0);
564 565 566
	if (dev_priv->dri1.current_page == 0) {
		OUT_RING(dev_priv->dri1.back_offset);
		dev_priv->dri1.current_page = 1;
L
Linus Torvalds 已提交
567
	} else {
568 569
		OUT_RING(dev_priv->dri1.front_offset);
		dev_priv->dri1.current_page = 0;
L
Linus Torvalds 已提交
570
	}
571
	OUT_RING(0);
L
Linus Torvalds 已提交
572

573 574
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
	OUT_RING(0);
575

576
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
577

578
	master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
L
Linus Torvalds 已提交
579

580 581 582
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
583
		OUT_RING(dev_priv->dri1.counter);
584 585 586
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
L
Linus Torvalds 已提交
587

588
	master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
589
	return 0;
L
Linus Torvalds 已提交
590 591
}

592
static int i915_quiescent(struct drm_device *dev)
L
Linus Torvalds 已提交
593 594
{
	i915_kernel_lost_context(dev);
595
	return intel_ring_idle(LP_RING(dev->dev_private));
L
Linus Torvalds 已提交
596 597
}

598 599
static int i915_flush_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
600
{
601 602
	int ret;

603 604 605
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

606
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
607

608 609 610 611 612
	mutex_lock(&dev->struct_mutex);
	ret = i915_quiescent(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
613 614
}

615 616
static int i915_batchbuffer(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
617 618
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
619
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
620
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
621
	    master_priv->sarea_priv;
622
	drm_i915_batchbuffer_t *batch = data;
L
Linus Torvalds 已提交
623
	int ret;
624
	struct drm_clip_rect *cliprects = NULL;
L
Linus Torvalds 已提交
625

626 627 628
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

629
	if (!dev_priv->dri1.allow_batchbuffer) {
L
Linus Torvalds 已提交
630
		DRM_ERROR("Batchbuffer ioctl disabled\n");
E
Eric Anholt 已提交
631
		return -EINVAL;
L
Linus Torvalds 已提交
632 633
	}

634
	DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
635
			batch->start, batch->used, batch->num_cliprects);
L
Linus Torvalds 已提交
636

637
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
638

639 640 641 642
	if (batch->num_cliprects < 0)
		return -EINVAL;

	if (batch->num_cliprects) {
643 644 645
		cliprects = kcalloc(batch->num_cliprects,
				    sizeof(struct drm_clip_rect),
				    GFP_KERNEL);
646 647 648 649 650 651
		if (cliprects == NULL)
			return -ENOMEM;

		ret = copy_from_user(cliprects, batch->cliprects,
				     batch->num_cliprects *
				     sizeof(struct drm_clip_rect));
652 653
		if (ret != 0) {
			ret = -EFAULT;
654
			goto fail_free;
655
		}
656
	}
L
Linus Torvalds 已提交
657

658
	mutex_lock(&dev->struct_mutex);
659
	ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
660
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
661

662
	if (sarea_priv)
663
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
664 665

fail_free:
666
	kfree(cliprects);
667

L
Linus Torvalds 已提交
668 669 670
	return ret;
}

671 672
static int i915_cmdbuffer(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
673 674
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
675
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
676
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
677
	    master_priv->sarea_priv;
678
	drm_i915_cmdbuffer_t *cmdbuf = data;
679 680
	struct drm_clip_rect *cliprects = NULL;
	void *batch_data;
L
Linus Torvalds 已提交
681 682
	int ret;

683
	DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
684
			cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
L
Linus Torvalds 已提交
685

686 687 688
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

689
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
690

691 692 693
	if (cmdbuf->num_cliprects < 0)
		return -EINVAL;

694
	batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
695 696 697 698
	if (batch_data == NULL)
		return -ENOMEM;

	ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
699 700
	if (ret != 0) {
		ret = -EFAULT;
701
		goto fail_batch_free;
702
	}
703 704

	if (cmdbuf->num_cliprects) {
705 706
		cliprects = kcalloc(cmdbuf->num_cliprects,
				    sizeof(struct drm_clip_rect), GFP_KERNEL);
707 708
		if (cliprects == NULL) {
			ret = -ENOMEM;
709
			goto fail_batch_free;
710
		}
711 712 713 714

		ret = copy_from_user(cliprects, cmdbuf->cliprects,
				     cmdbuf->num_cliprects *
				     sizeof(struct drm_clip_rect));
715 716
		if (ret != 0) {
			ret = -EFAULT;
717
			goto fail_clip_free;
718
		}
L
Linus Torvalds 已提交
719 720
	}

721
	mutex_lock(&dev->struct_mutex);
722
	ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
723
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
724 725
	if (ret) {
		DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
726
		goto fail_clip_free;
L
Linus Torvalds 已提交
727 728
	}

729
	if (sarea_priv)
730
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
731 732

fail_clip_free:
733
	kfree(cliprects);
734
fail_batch_free:
735
	kfree(batch_data);
736 737

	return ret;
L
Linus Torvalds 已提交
738 739
}

740 741 742 743 744 745 746 747 748
static int i915_emit_irq(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;

	i915_kernel_lost_context(dev);

	DRM_DEBUG_DRIVER("\n");

749 750 751
	dev_priv->dri1.counter++;
	if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
		dev_priv->dri1.counter = 1;
752
	if (master_priv->sarea_priv)
753
		master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
754 755 756 757

	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
758
		OUT_RING(dev_priv->dri1.counter);
759 760 761 762
		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}

763
	return dev_priv->dri1.counter;
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
}

static int i915_wait_irq(struct drm_device * dev, int irq_nr)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
	int ret = 0;
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
		  READ_BREADCRUMB(dev_priv));

	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
		return 0;
	}

	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;

	if (ring->irq_get(ring)) {
		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
			    READ_BREADCRUMB(dev_priv) >= irq_nr);
		ring->irq_put(ring);
	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
		ret = -EBUSY;

	if (ret == -EBUSY) {
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
794
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
	}

	return ret;
}

/* Needs the lock as it touches the ring.
 */
static int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_emit_t *emit = data;
	int result;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

	mutex_lock(&dev->struct_mutex);
	result = i915_emit_irq(dev);
	mutex_unlock(&dev->struct_mutex);

	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
		DRM_ERROR("copy_to_user\n");
		return -EFAULT;
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
static int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_wait_t *irqwait = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	return i915_wait_irq(dev, irqwait->irq_seq);
}

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_vblank_pipe_t *pipe = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

	return 0;
}

/**
 * Schedule buffer swap at given vertical blank.
 */
static int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
	 */
	return -EINVAL;
}

892 893
static int i915_flip_bufs(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
894
{
895 896
	int ret;

897 898 899
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

900
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
901

902
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
903

904 905 906 907 908
	mutex_lock(&dev->struct_mutex);
	ret = i915_dispatch_flip(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
909 910
}

911 912
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
913 914
{
	drm_i915_private_t *dev_priv = dev->dev_private;
915
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
916 917 918
	int value;

	if (!dev_priv) {
919
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
920
		return -EINVAL;
L
Linus Torvalds 已提交
921 922
	}

923
	switch (param->param) {
L
Linus Torvalds 已提交
924
	case I915_PARAM_IRQ_ACTIVE:
925
		value = dev->pdev->irq ? 1 : 0;
L
Linus Torvalds 已提交
926 927
		break;
	case I915_PARAM_ALLOW_BATCHBUFFER:
928
		value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
L
Linus Torvalds 已提交
929
		break;
D
Dave Airlie 已提交
930 931 932
	case I915_PARAM_LAST_DISPATCH:
		value = READ_BREADCRUMB(dev_priv);
		break;
K
Kristian Høgsberg 已提交
933 934 935
	case I915_PARAM_CHIPSET_ID:
		value = dev->pci_device;
		break;
936
	case I915_PARAM_HAS_GEM:
937
		value = 1;
938
		break;
939 940 941
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
942 943 944
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
945 946 947
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
948 949
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
950
		value = 1;
J
Jesse Barnes 已提交
951
		break;
952
	case I915_PARAM_HAS_BSD:
953
		value = intel_ring_initialized(&dev_priv->ring[VCS]);
954
		break;
955
	case I915_PARAM_HAS_BLT:
956
		value = intel_ring_initialized(&dev_priv->ring[BCS]);
957
		break;
958 959 960
	case I915_PARAM_HAS_VEBOX:
		value = intel_ring_initialized(&dev_priv->ring[VECS]);
		break;
961 962 963
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
964 965 966
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
967 968 969
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
970 971 972
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
973 974 975
	case I915_PARAM_HAS_GEN7_SOL_RESET:
		value = 1;
		break;
976 977 978
	case I915_PARAM_HAS_LLC:
		value = HAS_LLC(dev);
		break;
979 980 981
	case I915_PARAM_HAS_WT:
		value = HAS_WT(dev);
		break;
982 983 984
	case I915_PARAM_HAS_ALIASING_PPGTT:
		value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
		break;
985 986 987
	case I915_PARAM_HAS_WAIT_TIMEOUT:
		value = 1;
		break;
988 989 990
	case I915_PARAM_HAS_SEMAPHORES:
		value = i915_semaphore_is_enabled(dev);
		break;
991 992 993
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
		value = 1;
		break;
994 995 996
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
997 998 999
	case I915_PARAM_HAS_PINNED_BATCHES:
		value = 1;
		break;
1000 1001 1002
	case I915_PARAM_HAS_EXEC_NO_RELOC:
		value = 1;
		break;
1003 1004 1005
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
		value = 1;
		break;
L
Linus Torvalds 已提交
1006
	default:
1007
		DRM_DEBUG("Unknown parameter %d\n", param->param);
E
Eric Anholt 已提交
1008
		return -EINVAL;
L
Linus Torvalds 已提交
1009 1010
	}

1011
	if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
L
Linus Torvalds 已提交
1012
		DRM_ERROR("DRM_COPY_TO_USER failed\n");
E
Eric Anholt 已提交
1013
		return -EFAULT;
L
Linus Torvalds 已提交
1014 1015 1016 1017 1018
	}

	return 0;
}

1019 1020
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1021 1022
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1023
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
1024 1025

	if (!dev_priv) {
1026
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1027
		return -EINVAL;
L
Linus Torvalds 已提交
1028 1029
	}

1030
	switch (param->param) {
L
Linus Torvalds 已提交
1031 1032 1033 1034 1035
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
		break;
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
		break;
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
1036
		dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
L
Linus Torvalds 已提交
1037
		break;
1038 1039 1040 1041 1042 1043 1044
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
1045
	default:
1046
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
1047
					param->param);
E
Eric Anholt 已提交
1048
		return -EINVAL;
L
Linus Torvalds 已提交
1049 1050 1051 1052 1053
	}

	return 0;
}

1054 1055
static int i915_set_status_page(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
1056 1057
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1058
	drm_i915_hws_addr_t *hws = data;
1059
	struct intel_ring_buffer *ring;
1060

1061 1062 1063
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

1064 1065
	if (!I915_NEED_GFX_HWS(dev))
		return -EINVAL;
1066 1067

	if (!dev_priv) {
1068
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1069
		return -EINVAL;
1070 1071
	}

J
Jesse Barnes 已提交
1072 1073 1074 1075 1076
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		WARN(1, "tried to set status page when mode setting active\n");
		return 0;
	}

1077
	DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
1078

1079
	ring = LP_RING(dev_priv);
1080
	ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
1081

1082
	dev_priv->dri1.gfx_hws_cpu_addr =
B
Ben Widawsky 已提交
1083
		ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
1084
	if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
1085
		i915_dma_cleanup(dev);
1086
		ring->status_page.gfx_addr = 0;
1087 1088
		DRM_ERROR("can not ioremap virtual address for"
				" G33 hw status page\n");
E
Eric Anholt 已提交
1089
		return -ENOMEM;
1090
	}
1091 1092

	memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
1093
	I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
1094

1095
	DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
1096
			 ring->status_page.gfx_addr);
1097
	DRM_DEBUG_DRIVER("load hws at %p\n",
1098
			 ring->status_page.page_addr);
1099 1100 1101
	return 0;
}

1102 1103 1104 1105
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1106
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1107 1108 1109 1110 1111 1112 1113
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1126
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1127 1128
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
1129
	int ret;
1130

1131
	if (INTEL_INFO(dev)->gen >= 4)
1132 1133 1134 1135 1136 1137 1138
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
1139 1140
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
1141 1142 1143
#endif

	/* Get some space for it */
1144 1145 1146 1147
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
1148 1149
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
1150
				     0, pcibios_align_resource,
1151 1152 1153 1154
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
1155
		return ret;
1156 1157
	}

1158
	if (INTEL_INFO(dev)->gen >= 4)
1159 1160 1161 1162 1163
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
1164
	return 0;
1165 1166 1167 1168 1169 1170 1171
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1172
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	u32 temp;
	bool enabled;

	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1209
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1241 1242 1243 1244 1245
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
1246
		pr_info("switched on\n");
1247
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1248 1249 1250
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
		i915_resume(dev);
1251
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1252
	} else {
1253
		pr_err("switched off\n");
1254
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1255
		i915_suspend(dev, pmm);
1256
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

1271 1272 1273 1274 1275 1276
static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

1277 1278 1279 1280
static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
1281

1282
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
1283 1284 1285
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

1286 1287 1288 1289 1290 1291 1292
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
1293
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1294
	if (ret && ret != -ENODEV)
1295
		goto out;
1296

J
Jesse Barnes 已提交
1297 1298
	intel_register_dsm_handler();

1299
	ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
1300
	if (ret)
1301
		goto cleanup_vga_client;
1302

1303 1304 1305 1306 1307 1308 1309
	/* Initialise stolen first so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto cleanup_vga_switcheroo;

1310 1311 1312 1313 1314 1315
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_gem_stolen;

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
1316 1317
	intel_modeset_init(dev);

1318
	ret = i915_gem_init(dev);
J
Jesse Barnes 已提交
1319
	if (ret)
1320
		goto cleanup_irq;
1321

1322 1323
	INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);

1324
	intel_modeset_gem_init(dev);
1325

J
Jesse Barnes 已提交
1326 1327 1328
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
	dev->vblank_disable_allowed = 1;
1329
	if (INTEL_INFO(dev)->num_pipes == 0)
B
Ben Widawsky 已提交
1330
		return 0;
J
Jesse Barnes 已提交
1331

1332 1333
	ret = intel_fbdev_init(dev);
	if (ret)
1334 1335
		goto cleanup_gem;

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
	/* Only enable hotplug handling once the fbdev is fully set up. */
	intel_hpd_init(dev);

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. Now we should scan for the initial config
	 * only once hotplug handling is enabled, but due to screwed-up locking
	 * around kms/fbdev init we can't protect the fdbev initial config
	 * scanning against hotplug events. Hence do this first and ignore the
	 * tiny window where we will loose hotplug notifactions.
	 */
	intel_fbdev_initial_config(dev);

1351 1352
	/* Only enable hotplug handling once the fbdev is fully set up. */
	dev_priv->enable_hotplug_processing = true;
1353

1354
	drm_kms_helper_poll_init(dev);
1355

J
Jesse Barnes 已提交
1356 1357
	return 0;

1358 1359 1360
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
1361
	i915_gem_context_fini(dev);
1362
	mutex_unlock(&dev->struct_mutex);
1363
	i915_gem_cleanup_aliasing_ppgtt(dev);
1364
	drm_mm_takedown(&dev_priv->gtt.base.mm);
1365 1366
cleanup_irq:
	drm_irq_uninstall(dev);
1367 1368
cleanup_gem_stolen:
	i915_gem_cleanup_stolen(dev);
1369 1370 1371 1372
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1373 1374 1375 1376
out:
	return ret;
}

1377 1378 1379 1380
int i915_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv;

1381
	master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
	if (!master_priv)
		return -ENOMEM;

	master->driver_priv = master_priv;
	return 0;
}

void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

1396
	kfree(master_priv);
1397 1398 1399 1400

	master->driver_priv = NULL;
}

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
{
	struct apertures_struct *ap;
	struct pci_dev *pdev = dev_priv->dev->pdev;
	bool primary;

	ap = alloc_apertures(1);
	if (!ap)
		return;

1411
	ap->ranges[0].base = dev_priv->gtt.mappable_base;
1412
	ap->ranges[0].size = dev_priv->gtt.mappable_end;
1413

1414 1415 1416 1417 1418 1419 1420 1421
	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

	remove_conflicting_framebuffers(ap, "inteldrmfb", primary);

	kfree(ap);
}

D
Daniel Vetter 已提交
1422 1423 1424 1425
static void i915_dump_device_info(struct drm_i915_private *dev_priv)
{
	const struct intel_device_info *info = dev_priv->info;

1426 1427
#define PRINT_S(name) "%s"
#define SEP_EMPTY
1428 1429
#define PRINT_FLAG(name) info->name ? #name "," : ""
#define SEP_COMMA ,
D
Daniel Vetter 已提交
1430
	DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
1431
			 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
D
Daniel Vetter 已提交
1432 1433
			 info->gen,
			 dev_priv->dev->pdev->device,
1434
			 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
1435 1436
#undef PRINT_S
#undef SEP_EMPTY
1437 1438
#undef PRINT_FLAG
#undef SEP_COMMA
D
Daniel Vetter 已提交
1439 1440
}

J
Jesse Barnes 已提交
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1452
int i915_driver_load(struct drm_device *dev, unsigned long flags)
1453
{
1454
	struct drm_i915_private *dev_priv;
1455
	struct intel_device_info *info;
1456
	int ret = 0, mmio_bar, mmio_size;
1457
	uint32_t aperture_size;
1458

1459 1460 1461 1462 1463 1464
	info = (struct intel_device_info *) flags;

	/* Refuse to load on gen6+ without kms enabled. */
	if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

1465 1466 1467 1468 1469 1470 1471
	/* i915 has 4 more counters */
	dev->counters += 4;
	dev->types[6] = _DRM_STAT_IRQ;
	dev->types[7] = _DRM_STAT_PRIMARY;
	dev->types[8] = _DRM_STAT_SECONDARY;
	dev->types[9] = _DRM_STAT_DMA;

1472
	dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
J
Jesse Barnes 已提交
1473 1474 1475 1476
	if (dev_priv == NULL)
		return -ENOMEM;

	dev->dev_private = (void *)dev_priv;
1477
	dev_priv->dev = dev;
1478
	dev_priv->info = info;
J
Jesse Barnes 已提交
1479

1480 1481 1482
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	spin_lock_init(&dev_priv->backlight.lock);
1483
	spin_lock_init(&dev_priv->uncore.lock);
1484
	spin_lock_init(&dev_priv->mm.object_stat_lock);
1485 1486 1487 1488
	mutex_init(&dev_priv->dpio_lock);
	mutex_init(&dev_priv->rps.hw_lock);
	mutex_init(&dev_priv->modeset_restore_lock);

1489 1490 1491 1492 1493 1494 1495 1496
	mutex_init(&dev_priv->pc8.lock);
	dev_priv->pc8.requirements_met = false;
	dev_priv->pc8.gpu_idle = false;
	dev_priv->pc8.irqs_disabled = false;
	dev_priv->pc8.enabled = false;
	dev_priv->pc8.disable_count = 2; /* requirements_met + gpu_idle */
	INIT_DELAYED_WORK(&dev_priv->pc8.enable_work, hsw_enable_pc8_work);

D
Daniel Vetter 已提交
1497 1498
	i915_dump_device_info(dev_priv);

1499 1500 1501 1502 1503 1504 1505 1506
	/* Not all pre-production machines fall into this category, only the
	 * very first ones. Almost everything should work, except for maybe
	 * suspend/resume. And we don't implement workarounds that affect only
	 * pre-production machines. */
	if (IS_HSW_EARLY_SDV(dev))
		DRM_INFO("This is an early pre-production Haswell machine. "
			 "It may not be fully functional.\n");

1507 1508 1509 1510 1511
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	/* Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (info->gen < 5)
		mmio_size = 512*1024;
	else
		mmio_size = 2*1024*1024;

	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

1532
	intel_uncore_early_sanitize(dev);
1533

B
Ben Widawsky 已提交
1534 1535 1536 1537 1538 1539 1540 1541 1542
	if (IS_HASWELL(dev) && (I915_READ(HSW_EDRAM_PRESENT) == 1)) {
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
1543

1544 1545
	ret = i915_gem_gtt_init(dev);
	if (ret)
1546 1547
		goto put_bridge;

1548 1549
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		i915_kick_out_firmware_fb(dev_priv);
1550

1551 1552
	pci_set_master(dev->pdev);

1553 1554 1555 1556
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

1568
	aperture_size = dev_priv->gtt.mappable_end;
1569

B
Ben Widawsky 已提交
1570 1571
	dev_priv->gtt.mappable =
		io_mapping_create_wc(dev_priv->gtt.mappable_base,
1572
				     aperture_size);
B
Ben Widawsky 已提交
1573
	if (dev_priv->gtt.mappable == NULL) {
1574
		ret = -EIO;
1575
		goto out_rmmap;
1576 1577
	}

1578 1579
	dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
					      aperture_size);
1580

1581 1582 1583 1584 1585 1586 1587
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
1588
	 * idle-timers and recording error state.
1589 1590 1591
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
1592
	 * workqueue at any time.  Use an ordered one.
1593
	 */
1594
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
1595 1596 1597
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
1598
		goto out_mtrrfree;
1599 1600
	}

1601 1602 1603
	/* This must be called before any calls to HAS_PCH_* */
	intel_detect_pch(dev);

1604
	intel_irq_init(dev);
1605 1606 1607
	intel_pm_init(dev);
	intel_uncore_sanitize(dev);
	intel_uncore_init(dev);
1608

1609 1610
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
1611
	intel_setup_gmbus(dev);
1612
	intel_opregion_setup(dev);
1613

1614 1615
	intel_setup_bios(dev);

1616 1617
	i915_gem_load(dev);

1618 1619 1620 1621 1622 1623
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
1624 1625
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1626 1627
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
1628
	 */
1629
	if (!IS_I945G(dev) && !IS_I945GM(dev))
1630
		pci_enable_msi(dev->pdev);
1631

1632 1633 1634 1635
	dev_priv->num_plane = 1;
	if (IS_VALLEYVIEW(dev))
		dev_priv->num_plane = 2;

B
Ben Widawsky 已提交
1636 1637 1638 1639 1640
	if (INTEL_INFO(dev)->num_pipes) {
		ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
		if (ret)
			goto out_gem_unload;
	}
1641

1642 1643 1644
	if (HAS_POWER_WELL(dev))
		i915_init_power_well(dev);

J
Jesse Barnes 已提交
1645
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
D
Daniel Vetter 已提交
1646
		ret = i915_load_modeset_init(dev);
J
Jesse Barnes 已提交
1647 1648
		if (ret < 0) {
			DRM_ERROR("failed to init modeset\n");
1649
			goto out_gem_unload;
J
Jesse Barnes 已提交
1650
		}
1651 1652 1653
	} else {
		/* Start out suspended in ums mode. */
		dev_priv->ums.mm_suspended = 1;
J
Jesse Barnes 已提交
1654 1655
	}

B
Ben Widawsky 已提交
1656 1657
	i915_setup_sysfs(dev);

B
Ben Widawsky 已提交
1658 1659 1660
	if (INTEL_INFO(dev)->num_pipes) {
		/* Must be done after probing outputs */
		intel_opregion_init(dev);
1661
		acpi_video_register();
B
Ben Widawsky 已提交
1662
	}
1663

1664 1665
	if (IS_GEN5(dev))
		intel_gpu_ips_init(dev_priv);
1666

J
Jesse Barnes 已提交
1667 1668
	return 0;

1669
out_gem_unload:
1670 1671 1672
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

1673 1674 1675 1676 1677
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
1678
	destroy_workqueue(dev_priv->wq);
1679
out_mtrrfree:
1680
	arch_phys_wc_del(dev_priv->gtt.mtrr);
B
Ben Widawsky 已提交
1681
	io_mapping_free(dev_priv->gtt.mappable);
1682
	dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
J
Jesse Barnes 已提交
1683
out_rmmap:
1684
	pci_iounmap(dev->pdev, dev_priv->regs);
1685 1686
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
1687
free_priv:
1688
	kfree(dev_priv);
J
Jesse Barnes 已提交
1689 1690 1691 1692 1693 1694
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1695
	int ret;
J
Jesse Barnes 已提交
1696

1697
	intel_gpu_ips_teardown();
1698

1699 1700 1701 1702 1703
	if (HAS_POWER_WELL(dev)) {
		/* The i915.ko module is still not prepared to be loaded when
		 * the power well is not enabled, so just enable it in case
		 * we're going to unload/reload. */
		intel_set_power_well(dev, true);
1704
		i915_remove_power_well(dev);
1705
	}
1706

B
Ben Widawsky 已提交
1707 1708
	i915_teardown_sysfs(dev);

1709 1710 1711
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

1712
	mutex_lock(&dev->struct_mutex);
1713
	ret = i915_gpu_idle(dev);
1714 1715
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
1716
	i915_gem_retire_requests(dev);
1717 1718
	mutex_unlock(&dev->struct_mutex);

1719 1720 1721
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

B
Ben Widawsky 已提交
1722
	io_mapping_free(dev_priv->gtt.mappable);
1723
	arch_phys_wc_del(dev_priv->gtt.mtrr);
1724

1725 1726
	acpi_video_unregister();

J
Jesse Barnes 已提交
1727
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1728
		intel_fbdev_fini(dev);
1729
		intel_modeset_cleanup(dev);
1730
		cancel_work_sync(&dev_priv->console_resume_work);
1731

Z
Zhao Yakui 已提交
1732 1733 1734 1735
		/*
		 * free the memory space allocated for the child device
		 * config parsed from VBT
		 */
1736 1737 1738 1739
		if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
			kfree(dev_priv->vbt.child_dev);
			dev_priv->vbt.child_dev = NULL;
			dev_priv->vbt.child_dev_num = 0;
Z
Zhao Yakui 已提交
1740
		}
1741

1742
		vga_switcheroo_unregister_client(dev->pdev);
1743
		vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1744 1745
	}

1746
	/* Free error state after interrupts are fully disabled. */
1747 1748
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
	cancel_work_sync(&dev_priv->gpu_error.work);
1749
	i915_destroy_error_state(dev);
1750

1751 1752
	cancel_delayed_work_sync(&dev_priv->pc8.enable_work);

1753 1754 1755
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

1756
	intel_opregion_fini(dev);
1757

J
Jesse Barnes 已提交
1758
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1759 1760 1761
		/* Flush any outstanding unpin_work. */
		flush_workqueue(dev_priv->wq);

J
Jesse Barnes 已提交
1762
		mutex_lock(&dev->struct_mutex);
1763
		i915_gem_free_all_phys_object(dev);
J
Jesse Barnes 已提交
1764
		i915_gem_cleanup_ringbuffer(dev);
1765
		i915_gem_context_fini(dev);
J
Jesse Barnes 已提交
1766
		mutex_unlock(&dev->struct_mutex);
1767
		i915_gem_cleanup_aliasing_ppgtt(dev);
1768
		i915_gem_cleanup_stolen(dev);
1769 1770 1771

		if (!I915_NEED_GFX_HWS(dev))
			i915_free_hws(dev);
J
Jesse Barnes 已提交
1772 1773
	}

1774 1775
	list_del(&dev_priv->gtt.base.global_link);
	WARN_ON(!list_empty(&dev_priv->vm_list));
1776
	drm_mm_takedown(&dev_priv->gtt.base.mm);
D
Daniel Vetter 已提交
1777
	if (dev_priv->regs != NULL)
1778
		pci_iounmap(dev->pdev, dev_priv->regs);
D
Daniel Vetter 已提交
1779

1780
	intel_teardown_gmbus(dev);
1781 1782
	intel_teardown_mchbar(dev);

1783
	destroy_workqueue(dev_priv->wq);
1784
	pm_qos_remove_request(&dev_priv->pm_qos);
1785

1786
	dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
1787

1788 1789
	if (dev_priv->slab)
		kmem_cache_destroy(dev_priv->slab);
1790

1791
	pci_dev_put(dev_priv->bridge_dev);
1792
	kfree(dev->dev_private);
J
Jesse Barnes 已提交
1793

1794 1795 1796
	return 0;
}

1797
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1798
{
1799
	struct drm_i915_file_private *file_priv;
1800

1801
	DRM_DEBUG_DRIVER("\n");
1802
	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
1803
	if (!file_priv)
1804 1805
		return -ENOMEM;

1806
	file->driver_priv = file_priv;
1807

1808
	spin_lock_init(&file_priv->mm.lock);
1809
	INIT_LIST_HEAD(&file_priv->mm.request_list);
1810

1811
	idr_init(&file_priv->context_idr);
1812

1813 1814 1815
	return 0;
}

J
Jesse Barnes 已提交
1816 1817 1818 1819 1820 1821 1822 1823
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
1824
 * Additionally, in the non-mode setting case, we'll tear down the GTT
J
Jesse Barnes 已提交
1825 1826 1827
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
1828
void i915_driver_lastclose(struct drm_device * dev)
L
Linus Torvalds 已提交
1829
{
J
Jesse Barnes 已提交
1830 1831
	drm_i915_private_t *dev_priv = dev->dev_private;

1832 1833 1834 1835 1836 1837 1838
	/* On gen6+ we refuse to init without kms enabled, but then the drm core
	 * goes right around and calls lastclose. Check for this and don't clean
	 * up anything. */
	if (!dev_priv)
		return;

	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1839
		intel_fb_restore_mode(dev);
1840
		vga_switcheroo_process_delayed_switch();
D
Dave Airlie 已提交
1841
		return;
J
Jesse Barnes 已提交
1842
	}
D
Dave Airlie 已提交
1843

1844 1845
	i915_gem_lastclose(dev);

D
Dave Airlie 已提交
1846
	i915_dma_cleanup(dev);
L
Linus Torvalds 已提交
1847 1848
}

1849
void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1850
{
1851
	i915_gem_context_close(dev, file_priv);
1852
	i915_gem_release(dev, file_priv);
L
Linus Torvalds 已提交
1853 1854
}

1855
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1856
{
1857
	struct drm_i915_file_private *file_priv = file->driver_priv;
1858

1859
	kfree(file_priv);
1860 1861
}

R
Rob Clark 已提交
1862
const struct drm_ioctl_desc i915_ioctls[] = {
1863 1864 1865 1866 1867 1868 1869 1870
	DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1871 1872 1873
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1874
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
D
Daniel Vetter 已提交
1875
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1876
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1877 1878 1879 1880 1881 1882 1883 1884 1885
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
B
Ben Widawsky 已提交
1886 1887
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED),
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1905 1906
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1907
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
1908 1909
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
B
Ben Widawsky 已提交
1910
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED),
D
Dave Airlie 已提交
1911 1912 1913
};

int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
1914

1915 1916 1917 1918
/*
 * This is really ugly: Because old userspace abused the linux agp interface to
 * manage the gtt, we need to claim that all intel devices are agp.  For
 * otherwise the drm core refuses to initialize the agp support code.
1919
 */
1920
int i915_driver_device_is_agp(struct drm_device * dev)
1921 1922 1923
{
	return 1;
}