i915_dma.c 50.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31 32 33
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
J
Jesse Barnes 已提交
34
#include "intel_drv.h"
35
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
38
#include <linux/pci.h>
39
#include <linux/vgaarb.h>
40 41
#include <linux/acpi.h>
#include <linux/pnp.h>
42
#include <linux/vga_switcheroo.h>
43
#include <linux/slab.h>
44
#include <acpi/video.h>
45
#include <asm/pat.h>
L
Linus Torvalds 已提交
46

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])

#define BEGIN_LP_RING(n) \
	intel_ring_begin(LP_RING(dev_priv), (n))

#define OUT_RING(x) \
	intel_ring_emit(LP_RING(dev_priv), x)

#define ADVANCE_LP_RING() \
	intel_ring_advance(LP_RING(dev_priv))

/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file) do {			\
	if (LP_RING(dev->dev_private)->obj == NULL)			\
		LOCK_TEST_WITH_RETURN(dev, file);			\
} while (0)

69 70 71 72 73 74 75 76 77 78
static inline u32
intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
{
	if (I915_NEED_GFX_HWS(dev_priv->dev))
		return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
	else
		return intel_read_status_page(LP_RING(dev_priv), reg);
}

#define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
79 80 81
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
#define I915_BREADCRUMB_INDEX		0x21

82 83 84 85 86 87 88 89 90 91 92 93 94
void i915_update_dri1_breadcrumb(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv;

	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
}

95 96 97 98 99 100 101 102 103 104 105
static void i915_write_hws_pga(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

106 107 108 109
/**
 * Sets up the hardware status page for devices that need a physical address
 * in the register.
 */
110
static int i915_init_phys_hws(struct drm_device *dev)
111 112
{
	drm_i915_private_t *dev_priv = dev->dev_private;
113

114 115
	/* Program Hardware Status Page */
	dev_priv->status_page_dmah =
116
		drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
117 118 119 120 121 122

	if (!dev_priv->status_page_dmah) {
		DRM_ERROR("Can not allocate hardware status page\n");
		return -ENOMEM;
	}

123 124
	memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
		  0, PAGE_SIZE);
125

126
	i915_write_hws_pga(dev);
127

128
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
129 130 131 132 133 134 135
	return 0;
}

/**
 * Frees the hardware status page, whether it's a physical address or a virtual
 * address set up by the X Server.
 */
136
static void i915_free_hws(struct drm_device *dev)
137 138
{
	drm_i915_private_t *dev_priv = dev->dev_private;
139 140
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

141 142 143 144 145
	if (dev_priv->status_page_dmah) {
		drm_pci_free(dev, dev_priv->status_page_dmah);
		dev_priv->status_page_dmah = NULL;
	}

146 147
	if (ring->status_page.gfx_addr) {
		ring->status_page.gfx_addr = 0;
148
		iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
149 150 151 152 153 154
	}

	/* Need to rewrite hardware status page */
	I915_WRITE(HWS_PGA, 0x1ffff000);
}

155
void i915_kernel_lost_context(struct drm_device * dev)
L
Linus Torvalds 已提交
156 157
{
	drm_i915_private_t *dev_priv = dev->dev_private;
158
	struct drm_i915_master_private *master_priv;
159
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
160

J
Jesse Barnes 已提交
161 162 163 164 165 166 167
	/*
	 * We should never lose context on the ring with modesetting
	 * as we don't expose it to userspace
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

168 169
	ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
	ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
L
Linus Torvalds 已提交
170 171
	ring->space = ring->head - (ring->tail + 8);
	if (ring->space < 0)
172
		ring->space += ring->size;
L
Linus Torvalds 已提交
173

174 175 176 177 178 179
	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (ring->head == ring->tail && master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
L
Linus Torvalds 已提交
180 181
}

182
static int i915_dma_cleanup(struct drm_device * dev)
L
Linus Torvalds 已提交
183
{
J
Jesse Barnes 已提交
184
	drm_i915_private_t *dev_priv = dev->dev_private;
185 186
	int i;

L
Linus Torvalds 已提交
187 188 189 190
	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
191
	if (dev->irq_enabled)
D
Dave Airlie 已提交
192
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
193

194
	mutex_lock(&dev->struct_mutex);
195 196
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
197
	mutex_unlock(&dev->struct_mutex);
198

199 200 201
	/* Clear the HWS virtual address at teardown */
	if (I915_NEED_GFX_HWS(dev))
		i915_free_hws(dev);
L
Linus Torvalds 已提交
202 203 204 205

	return 0;
}

J
Jesse Barnes 已提交
206
static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
L
Linus Torvalds 已提交
207
{
J
Jesse Barnes 已提交
208
	drm_i915_private_t *dev_priv = dev->dev_private;
209
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
210
	int ret;
L
Linus Torvalds 已提交
211

212 213 214 215 216
	master_priv->sarea = drm_getsarea(dev);
	if (master_priv->sarea) {
		master_priv->sarea_priv = (drm_i915_sarea_t *)
			((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
	} else {
217
		DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
218 219
	}

220
	if (init->ring_size != 0) {
221
		if (LP_RING(dev_priv)->obj != NULL) {
222 223 224 225 226
			i915_dma_cleanup(dev);
			DRM_ERROR("Client tried to initialize ringbuffer in "
				  "GEM mode\n");
			return -EINVAL;
		}
L
Linus Torvalds 已提交
227

228 229 230 231
		ret = intel_render_ring_init_dri(dev,
						 init->ring_start,
						 init->ring_size);
		if (ret) {
232
			i915_dma_cleanup(dev);
233
			return ret;
234
		}
L
Linus Torvalds 已提交
235 236
	}

237 238 239 240
	dev_priv->dri1.cpp = init->cpp;
	dev_priv->dri1.back_offset = init->back_offset;
	dev_priv->dri1.front_offset = init->front_offset;
	dev_priv->dri1.current_page = 0;
241 242
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->pf_current_page = 0;
L
Linus Torvalds 已提交
243 244 245

	/* Allow hardware batchbuffers unless told otherwise.
	 */
246
	dev_priv->dri1.allow_batchbuffer = 1;
L
Linus Torvalds 已提交
247 248 249 250

	return 0;
}

251
static int i915_dma_resume(struct drm_device * dev)
L
Linus Torvalds 已提交
252 253
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
254
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
255

256
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
257

258
	if (ring->virtual_start == NULL) {
L
Linus Torvalds 已提交
259 260
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
E
Eric Anholt 已提交
261
		return -ENOMEM;
L
Linus Torvalds 已提交
262 263 264
	}

	/* Program Hardware Status Page */
265
	if (!ring->status_page.page_addr) {
L
Linus Torvalds 已提交
266
		DRM_ERROR("Can not find hardware status page\n");
E
Eric Anholt 已提交
267
		return -EINVAL;
L
Linus Torvalds 已提交
268
	}
269
	DRM_DEBUG_DRIVER("hw status page @ %p\n",
270 271
				ring->status_page.page_addr);
	if (ring->status_page.gfx_addr != 0)
272
		intel_ring_setup_status_page(ring);
273
	else
274
		i915_write_hws_pga(dev);
275

276
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
L
Linus Torvalds 已提交
277 278 279 280

	return 0;
}

281 282
static int i915_dma_init(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
283
{
284
	drm_i915_init_t *init = data;
L
Linus Torvalds 已提交
285 286
	int retcode = 0;

287 288 289
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

290
	switch (init->func) {
L
Linus Torvalds 已提交
291
	case I915_INIT_DMA:
J
Jesse Barnes 已提交
292
		retcode = i915_initialize(dev, init);
L
Linus Torvalds 已提交
293 294 295 296 297
		break;
	case I915_CLEANUP_DMA:
		retcode = i915_dma_cleanup(dev);
		break;
	case I915_RESUME_DMA:
D
Dave Airlie 已提交
298
		retcode = i915_dma_resume(dev);
L
Linus Torvalds 已提交
299 300
		break;
	default:
E
Eric Anholt 已提交
301
		retcode = -EINVAL;
L
Linus Torvalds 已提交
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
		break;
	}

	return retcode;
}

/* Implement basically the same security restrictions as hardware does
 * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
 *
 * Most of the calculations below involve calculating the size of a
 * particular instruction.  It's important to get the size right as
 * that tells us where the next instruction to check is.  Any illegal
 * instruction detected will be given a size of zero, which is a
 * signal to abort the rest of the buffer.
 */
317
static int validate_cmd(int cmd)
L
Linus Torvalds 已提交
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
{
	switch (((cmd >> 29) & 0x7)) {
	case 0x0:
		switch ((cmd >> 23) & 0x3f) {
		case 0x0:
			return 1;	/* MI_NOOP */
		case 0x4:
			return 1;	/* MI_FLUSH */
		default:
			return 0;	/* disallow everything else */
		}
		break;
	case 0x1:
		return 0;	/* reserved */
	case 0x2:
		return (cmd & 0xff) + 2;	/* 2d commands */
	case 0x3:
		if (((cmd >> 24) & 0x1f) <= 0x18)
			return 1;

		switch ((cmd >> 24) & 0x1f) {
		case 0x1c:
			return 1;
		case 0x1d:
D
Dave Airlie 已提交
342
			switch ((cmd >> 16) & 0xff) {
L
Linus Torvalds 已提交
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
			case 0x3:
				return (cmd & 0x1f) + 2;
			case 0x4:
				return (cmd & 0xf) + 2;
			default:
				return (cmd & 0xffff) + 2;
			}
		case 0x1e:
			if (cmd & (1 << 23))
				return (cmd & 0xffff) + 1;
			else
				return 1;
		case 0x1f:
			if ((cmd & (1 << 23)) == 0)	/* inline vertices */
				return (cmd & 0x1ffff) + 2;
			else if (cmd & (1 << 17))	/* indirect random */
				if ((cmd & 0xffff) == 0)
					return 0;	/* unknown length, too hard */
				else
					return (((cmd & 0xffff) + 1) / 2) + 1;
			else
				return 2;	/* indirect sequential */
		default:
			return 0;
		}
	default:
		return 0;
	}

	return 0;
}

375
static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
L
Linus Torvalds 已提交
376 377
{
	drm_i915_private_t *dev_priv = dev->dev_private;
378
	int i, ret;
L
Linus Torvalds 已提交
379

380
	if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
E
Eric Anholt 已提交
381
		return -EINVAL;
382

L
Linus Torvalds 已提交
383
	for (i = 0; i < dwords;) {
384 385
		int sz = validate_cmd(buffer[i]);
		if (sz == 0 || i + sz > dwords)
E
Eric Anholt 已提交
386
			return -EINVAL;
387
		i += sz;
L
Linus Torvalds 已提交
388 389
	}

390 391 392 393 394 395
	ret = BEGIN_LP_RING((dwords+1)&~1);
	if (ret)
		return ret;

	for (i = 0; i < dwords; i++)
		OUT_RING(buffer[i]);
396 397 398 399 400
	if (dwords & 1)
		OUT_RING(0);

	ADVANCE_LP_RING();

L
Linus Torvalds 已提交
401 402 403
	return 0;
}

404 405
int
i915_emit_box(struct drm_device *dev,
406 407
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
L
Linus Torvalds 已提交
408
{
409 410
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
L
Linus Torvalds 已提交
411

412 413
	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
L
Linus Torvalds 已提交
414
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
415
			  box->x1, box->y1, box->x2, box->y2);
E
Eric Anholt 已提交
416
		return -EINVAL;
L
Linus Torvalds 已提交
417 418
	}

419
	if (INTEL_INFO(dev)->gen >= 4) {
420 421 422 423
		ret = BEGIN_LP_RING(4);
		if (ret)
			return ret;

424
		OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
425 426
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
427 428
		OUT_RING(DR4);
	} else {
429 430 431 432
		ret = BEGIN_LP_RING(6);
		if (ret)
			return ret;

433 434
		OUT_RING(GFX_OP_DRAWRECT_INFO);
		OUT_RING(DR1);
435 436
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
437 438 439
		OUT_RING(DR4);
		OUT_RING(0);
	}
440
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
441 442 443 444

	return 0;
}

445 446 447 448
/* XXX: Emitting the counter should really be moved to part of the IRQ
 * emit. For now, do it in both places:
 */

449
static void i915_emit_breadcrumb(struct drm_device *dev)
450 451
{
	drm_i915_private_t *dev_priv = dev->dev_private;
452
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
453

454
	dev_priv->counter++;
455
	if (dev_priv->counter > 0x7FFFFFFFUL)
456
		dev_priv->counter = 0;
457 458
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
459

460 461 462 463 464 465 466
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
467 468
}

469
static int i915_dispatch_cmdbuffer(struct drm_device * dev,
470 471 472
				   drm_i915_cmdbuffer_t *cmd,
				   struct drm_clip_rect *cliprects,
				   void *cmdbuf)
L
Linus Torvalds 已提交
473 474 475 476 477 478
{
	int nbox = cmd->num_cliprects;
	int i = 0, count, ret;

	if (cmd->sz & 0x3) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
479
		return -EINVAL;
L
Linus Torvalds 已提交
480 481 482 483 484 485 486 487
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
488
			ret = i915_emit_box(dev, &cliprects[i],
L
Linus Torvalds 已提交
489 490 491 492 493
					    cmd->DR1, cmd->DR4);
			if (ret)
				return ret;
		}

494
		ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
L
Linus Torvalds 已提交
495 496 497 498
		if (ret)
			return ret;
	}

499
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
500 501 502
	return 0;
}

503
static int i915_dispatch_batchbuffer(struct drm_device * dev,
504 505
				     drm_i915_batchbuffer_t * batch,
				     struct drm_clip_rect *cliprects)
L
Linus Torvalds 已提交
506
{
507
	struct drm_i915_private *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
508
	int nbox = batch->num_cliprects;
509
	int i, count, ret;
L
Linus Torvalds 已提交
510 511 512

	if ((batch->start | batch->used) & 0x7) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
513
		return -EINVAL;
L
Linus Torvalds 已提交
514 515 516 517 518 519 520
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;
	for (i = 0; i < count; i++) {
		if (i < nbox) {
521
			ret = i915_emit_box(dev, &cliprects[i],
522
					    batch->DR1, batch->DR4);
L
Linus Torvalds 已提交
523 524 525 526
			if (ret)
				return ret;
		}

527
		if (!IS_I830(dev) && !IS_845G(dev)) {
528 529 530 531
			ret = BEGIN_LP_RING(2);
			if (ret)
				return ret;

532
			if (INTEL_INFO(dev)->gen >= 4) {
533 534 535 536 537 538
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
				OUT_RING(batch->start);
			} else {
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
				OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			}
L
Linus Torvalds 已提交
539
		} else {
540 541 542 543
			ret = BEGIN_LP_RING(4);
			if (ret)
				return ret;

L
Linus Torvalds 已提交
544 545 546 547 548
			OUT_RING(MI_BATCH_BUFFER);
			OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			OUT_RING(batch->start + batch->used - 4);
			OUT_RING(0);
		}
549
		ADVANCE_LP_RING();
L
Linus Torvalds 已提交
550 551
	}

552

553
	if (IS_G4X(dev) || IS_GEN5(dev)) {
554 555 556 557 558
		if (BEGIN_LP_RING(2) == 0) {
			OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
			OUT_RING(MI_NOOP);
			ADVANCE_LP_RING();
		}
559
	}
L
Linus Torvalds 已提交
560

561
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
562 563 564
	return 0;
}

565
static int i915_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
566 567
{
	drm_i915_private_t *dev_priv = dev->dev_private;
568 569
	struct drm_i915_master_private *master_priv =
		dev->primary->master->driver_priv;
570
	int ret;
L
Linus Torvalds 已提交
571

572
	if (!master_priv->sarea_priv)
573 574
		return -EINVAL;

575
	DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
576
			  __func__,
577
			 dev_priv->dri1.current_page,
578
			 master_priv->sarea_priv->pf_current_page);
L
Linus Torvalds 已提交
579

580 581
	i915_kernel_lost_context(dev);

582 583 584 585
	ret = BEGIN_LP_RING(10);
	if (ret)
		return ret;

586
	OUT_RING(MI_FLUSH | MI_READ_FLUSH);
587
	OUT_RING(0);
L
Linus Torvalds 已提交
588

589 590
	OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
	OUT_RING(0);
591 592 593
	if (dev_priv->dri1.current_page == 0) {
		OUT_RING(dev_priv->dri1.back_offset);
		dev_priv->dri1.current_page = 1;
L
Linus Torvalds 已提交
594
	} else {
595 596
		OUT_RING(dev_priv->dri1.front_offset);
		dev_priv->dri1.current_page = 0;
L
Linus Torvalds 已提交
597
	}
598
	OUT_RING(0);
L
Linus Torvalds 已提交
599

600 601
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
	OUT_RING(0);
602

603
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
604

605
	master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
L
Linus Torvalds 已提交
606

607 608 609 610 611 612 613
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
L
Linus Torvalds 已提交
614

615
	master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
616
	return 0;
L
Linus Torvalds 已提交
617 618
}

619
static int i915_quiescent(struct drm_device *dev)
L
Linus Torvalds 已提交
620
{
621
	struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
L
Linus Torvalds 已提交
622 623

	i915_kernel_lost_context(dev);
624
	return intel_wait_ring_idle(ring);
L
Linus Torvalds 已提交
625 626
}

627 628
static int i915_flush_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
629
{
630 631
	int ret;

632 633 634
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

635
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
636

637 638 639 640 641
	mutex_lock(&dev->struct_mutex);
	ret = i915_quiescent(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
642 643
}

644 645
static int i915_batchbuffer(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
646 647
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
648
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
649
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
650
	    master_priv->sarea_priv;
651
	drm_i915_batchbuffer_t *batch = data;
L
Linus Torvalds 已提交
652
	int ret;
653
	struct drm_clip_rect *cliprects = NULL;
L
Linus Torvalds 已提交
654

655 656 657
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

658
	if (!dev_priv->dri1.allow_batchbuffer) {
L
Linus Torvalds 已提交
659
		DRM_ERROR("Batchbuffer ioctl disabled\n");
E
Eric Anholt 已提交
660
		return -EINVAL;
L
Linus Torvalds 已提交
661 662
	}

663
	DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
664
			batch->start, batch->used, batch->num_cliprects);
L
Linus Torvalds 已提交
665

666
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
667

668 669 670 671
	if (batch->num_cliprects < 0)
		return -EINVAL;

	if (batch->num_cliprects) {
672 673 674
		cliprects = kcalloc(batch->num_cliprects,
				    sizeof(struct drm_clip_rect),
				    GFP_KERNEL);
675 676 677 678 679 680
		if (cliprects == NULL)
			return -ENOMEM;

		ret = copy_from_user(cliprects, batch->cliprects,
				     batch->num_cliprects *
				     sizeof(struct drm_clip_rect));
681 682
		if (ret != 0) {
			ret = -EFAULT;
683
			goto fail_free;
684
		}
685
	}
L
Linus Torvalds 已提交
686

687
	mutex_lock(&dev->struct_mutex);
688
	ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
689
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
690

691
	if (sarea_priv)
692
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
693 694

fail_free:
695
	kfree(cliprects);
696

L
Linus Torvalds 已提交
697 698 699
	return ret;
}

700 701
static int i915_cmdbuffer(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
702 703
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
704
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
705
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
706
	    master_priv->sarea_priv;
707
	drm_i915_cmdbuffer_t *cmdbuf = data;
708 709
	struct drm_clip_rect *cliprects = NULL;
	void *batch_data;
L
Linus Torvalds 已提交
710 711
	int ret;

712
	DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
713
			cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
L
Linus Torvalds 已提交
714

715 716 717
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

718
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
719

720 721 722
	if (cmdbuf->num_cliprects < 0)
		return -EINVAL;

723
	batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
724 725 726 727
	if (batch_data == NULL)
		return -ENOMEM;

	ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
728 729
	if (ret != 0) {
		ret = -EFAULT;
730
		goto fail_batch_free;
731
	}
732 733

	if (cmdbuf->num_cliprects) {
734 735
		cliprects = kcalloc(cmdbuf->num_cliprects,
				    sizeof(struct drm_clip_rect), GFP_KERNEL);
736 737
		if (cliprects == NULL) {
			ret = -ENOMEM;
738
			goto fail_batch_free;
739
		}
740 741 742 743

		ret = copy_from_user(cliprects, cmdbuf->cliprects,
				     cmdbuf->num_cliprects *
				     sizeof(struct drm_clip_rect));
744 745
		if (ret != 0) {
			ret = -EFAULT;
746
			goto fail_clip_free;
747
		}
L
Linus Torvalds 已提交
748 749
	}

750
	mutex_lock(&dev->struct_mutex);
751
	ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
752
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
753 754
	if (ret) {
		DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
755
		goto fail_clip_free;
L
Linus Torvalds 已提交
756 757
	}

758
	if (sarea_priv)
759
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
760 761

fail_clip_free:
762
	kfree(cliprects);
763
fail_batch_free:
764
	kfree(batch_data);
765 766

	return ret;
L
Linus Torvalds 已提交
767 768
}

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
static int i915_emit_irq(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;

	i915_kernel_lost_context(dev);

	DRM_DEBUG_DRIVER("\n");

	dev_priv->counter++;
	if (dev_priv->counter > 0x7FFFFFFFUL)
		dev_priv->counter = 1;
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;

	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}

	return dev_priv->counter;
}

static int i915_wait_irq(struct drm_device * dev, int irq_nr)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
	int ret = 0;
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
		  READ_BREADCRUMB(dev_priv));

	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
		return 0;
	}

	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;

	if (ring->irq_get(ring)) {
		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
			    READ_BREADCRUMB(dev_priv) >= irq_nr);
		ring->irq_put(ring);
	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
		ret = -EBUSY;

	if (ret == -EBUSY) {
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

	return ret;
}

/* Needs the lock as it touches the ring.
 */
static int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_emit_t *emit = data;
	int result;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

	mutex_lock(&dev->struct_mutex);
	result = i915_emit_irq(dev);
	mutex_unlock(&dev->struct_mutex);

	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
		DRM_ERROR("copy_to_user\n");
		return -EFAULT;
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
static int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_wait_t *irqwait = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	return i915_wait_irq(dev, irqwait->irq_seq);
}

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_vblank_pipe_t *pipe = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

	return 0;
}

/**
 * Schedule buffer swap at given vertical blank.
 */
static int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
	 */
	return -EINVAL;
}

921 922
static int i915_flip_bufs(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
923
{
924 925
	int ret;

926 927 928
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

929
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
930

931
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
932

933 934 935 936 937
	mutex_lock(&dev->struct_mutex);
	ret = i915_dispatch_flip(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
938 939
}

940 941
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
942 943
{
	drm_i915_private_t *dev_priv = dev->dev_private;
944
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
945 946 947
	int value;

	if (!dev_priv) {
948
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
949
		return -EINVAL;
L
Linus Torvalds 已提交
950 951
	}

952
	switch (param->param) {
L
Linus Torvalds 已提交
953
	case I915_PARAM_IRQ_ACTIVE:
954
		value = dev->pdev->irq ? 1 : 0;
L
Linus Torvalds 已提交
955 956
		break;
	case I915_PARAM_ALLOW_BATCHBUFFER:
957
		value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
L
Linus Torvalds 已提交
958
		break;
D
Dave Airlie 已提交
959 960 961
	case I915_PARAM_LAST_DISPATCH:
		value = READ_BREADCRUMB(dev_priv);
		break;
K
Kristian Høgsberg 已提交
962 963 964
	case I915_PARAM_CHIPSET_ID:
		value = dev->pci_device;
		break;
965
	case I915_PARAM_HAS_GEM:
966
		value = 1;
967
		break;
968 969 970
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
971 972 973
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
974 975 976
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
977 978
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
979
		value = 1;
J
Jesse Barnes 已提交
980
		break;
981
	case I915_PARAM_HAS_BSD:
982
		value = intel_ring_initialized(&dev_priv->ring[VCS]);
983
		break;
984
	case I915_PARAM_HAS_BLT:
985
		value = intel_ring_initialized(&dev_priv->ring[BCS]);
986
		break;
987 988 989
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
990 991 992
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
993 994 995
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
996 997 998
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
999 1000 1001
	case I915_PARAM_HAS_GEN7_SOL_RESET:
		value = 1;
		break;
1002 1003 1004
	case I915_PARAM_HAS_LLC:
		value = HAS_LLC(dev);
		break;
1005 1006 1007
	case I915_PARAM_HAS_ALIASING_PPGTT:
		value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
		break;
1008 1009 1010
	case I915_PARAM_HAS_WAIT_TIMEOUT:
		value = 1;
		break;
1011 1012 1013
	case I915_PARAM_HAS_SEMAPHORES:
		value = i915_semaphore_is_enabled(dev);
		break;
1014 1015 1016
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
		value = 1;
		break;
L
Linus Torvalds 已提交
1017
	default:
1018
		DRM_DEBUG_DRIVER("Unknown parameter %d\n",
J
Jesse Barnes 已提交
1019
				 param->param);
E
Eric Anholt 已提交
1020
		return -EINVAL;
L
Linus Torvalds 已提交
1021 1022
	}

1023
	if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
L
Linus Torvalds 已提交
1024
		DRM_ERROR("DRM_COPY_TO_USER failed\n");
E
Eric Anholt 已提交
1025
		return -EFAULT;
L
Linus Torvalds 已提交
1026 1027 1028 1029 1030
	}

	return 0;
}

1031 1032
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1033 1034
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1035
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
1036 1037

	if (!dev_priv) {
1038
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1039
		return -EINVAL;
L
Linus Torvalds 已提交
1040 1041
	}

1042
	switch (param->param) {
L
Linus Torvalds 已提交
1043 1044 1045 1046 1047
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
		break;
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
		break;
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
1048
		dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
L
Linus Torvalds 已提交
1049
		break;
1050 1051 1052 1053 1054 1055 1056
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
1057
	default:
1058
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
1059
					param->param);
E
Eric Anholt 已提交
1060
		return -EINVAL;
L
Linus Torvalds 已提交
1061 1062 1063 1064 1065
	}

	return 0;
}

1066 1067
static int i915_set_status_page(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
1068 1069
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1070
	drm_i915_hws_addr_t *hws = data;
1071
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1072

1073 1074 1075
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

1076 1077
	if (!I915_NEED_GFX_HWS(dev))
		return -EINVAL;
1078 1079

	if (!dev_priv) {
1080
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1081
		return -EINVAL;
1082 1083
	}

J
Jesse Barnes 已提交
1084 1085 1086 1087 1088
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		WARN(1, "tried to set status page when mode setting active\n");
		return 0;
	}

1089
	DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
1090

1091
	ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
1092

1093 1094
	dev_priv->dri1.gfx_hws_cpu_addr =
		ioremap_wc(dev_priv->mm.gtt_base_addr + hws->addr, 4096);
1095
	if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
1096
		i915_dma_cleanup(dev);
1097
		ring->status_page.gfx_addr = 0;
1098 1099
		DRM_ERROR("can not ioremap virtual address for"
				" G33 hw status page\n");
E
Eric Anholt 已提交
1100
		return -ENOMEM;
1101
	}
1102 1103

	memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
1104
	I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
1105

1106
	DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
1107
			 ring->status_page.gfx_addr);
1108
	DRM_DEBUG_DRIVER("load hws at %p\n",
1109
			 ring->status_page.page_addr);
1110 1111 1112
	return 0;
}

1113 1114 1115 1116
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1117
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1118 1119 1120 1121 1122 1123 1124
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1137
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1138 1139
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
1140
	int ret;
1141

1142
	if (INTEL_INFO(dev)->gen >= 4)
1143 1144 1145 1146 1147 1148 1149
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
1150 1151
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
1152 1153 1154
#endif

	/* Get some space for it */
1155 1156 1157 1158
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
1159 1160
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
1161
				     0, pcibios_align_resource,
1162 1163 1164 1165
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
1166
		return ret;
1167 1168
	}

1169
	if (INTEL_INFO(dev)->gen >= 4)
1170 1171 1172 1173 1174
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
1175
	return 0;
1176 1177 1178 1179 1180 1181 1182
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1183
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
	u32 temp;
	bool enabled;

	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1220
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1252 1253 1254 1255 1256
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
1257
		pr_info("switched on\n");
1258
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1259 1260 1261
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
		i915_resume(dev);
1262
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1263
	} else {
1264
		pr_err("switched off\n");
1265
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1266
		i915_suspend(dev, pmm);
1267
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

1282 1283 1284 1285 1286 1287
static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

1288 1289 1290 1291
static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
1292

1293
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
1294 1295 1296
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

1297 1298 1299 1300 1301 1302 1303
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
1304
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1305
	if (ret && ret != -ENODEV)
1306
		goto out;
1307

J
Jesse Barnes 已提交
1308 1309
	intel_register_dsm_handler();

1310
	ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
1311
	if (ret)
1312
		goto cleanup_vga_client;
1313

1314 1315 1316 1317 1318 1319 1320
	/* Initialise stolen first so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto cleanup_vga_switcheroo;

1321 1322
	intel_modeset_init(dev);

1323
	ret = i915_gem_init(dev);
J
Jesse Barnes 已提交
1324
	if (ret)
1325
		goto cleanup_gem_stolen;
J
Jesse Barnes 已提交
1326

1327 1328 1329 1330 1331 1332
	intel_modeset_gem_init(dev);

	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_gem;

J
Jesse Barnes 已提交
1333 1334 1335 1336
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
	dev->vblank_disable_allowed = 1;

1337 1338 1339 1340
	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_irq;

1341
	drm_kms_helper_poll_init(dev);
1342 1343 1344 1345

	/* We're off and running w/KMS */
	dev_priv->mm.suspended = 0;

J
Jesse Barnes 已提交
1346 1347
	return 0;

1348 1349
cleanup_irq:
	drm_irq_uninstall(dev);
1350 1351 1352 1353
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	mutex_unlock(&dev->struct_mutex);
1354
	i915_gem_cleanup_aliasing_ppgtt(dev);
1355 1356
cleanup_gem_stolen:
	i915_gem_cleanup_stolen(dev);
1357 1358 1359 1360
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1361 1362 1363 1364
out:
	return ret;
}

1365 1366 1367 1368
int i915_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv;

1369
	master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	if (!master_priv)
		return -ENOMEM;

	master->driver_priv = master_priv;
	return 0;
}

void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

1384
	kfree(master_priv);
1385 1386 1387 1388

	master->driver_priv = NULL;
}

1389 1390 1391 1392
static void
i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
		unsigned long size)
{
1393 1394
	dev_priv->mm.gtt_mtrr = -1;

1395 1396 1397 1398 1399
#if defined(CONFIG_X86_PAT)
	if (cpu_has_pat)
		return;
#endif

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
	/* Set up a WC MTRR for non-PAT systems.  This is more common than
	 * one would think, because the kernel disables PAT on first
	 * generation Core chips because WC PAT gets overridden by a UC
	 * MTRR if present.  Even if a UC MTRR isn't present.
	 */
	dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
	if (dev_priv->mm.gtt_mtrr < 0) {
		DRM_INFO("MTRR allocation failed.  Graphics "
			 "performance may suffer.\n");
	}
}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
{
	struct apertures_struct *ap;
	struct pci_dev *pdev = dev_priv->dev->pdev;
	bool primary;

	ap = alloc_apertures(1);
	if (!ap)
		return;

D
Daniel Vetter 已提交
1422
	ap->ranges[0].base = dev_priv->mm.gtt->gma_bus_addr;
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	ap->ranges[0].size =
		dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

	remove_conflicting_framebuffers(ap, "inteldrmfb", primary);

	kfree(ap);
}

D
Daniel Vetter 已提交
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
static void i915_dump_device_info(struct drm_i915_private *dev_priv)
{
	const struct intel_device_info *info = dev_priv->info;

#define DEV_INFO_FLAG(name) info->name ? #name "," : ""
#define DEV_INFO_SEP ,
	DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
			 "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
			 info->gen,
			 dev_priv->dev->pdev->device,
			 DEV_INFO_FLAGS);
#undef DEV_INFO_FLAG
#undef DEV_INFO_SEP
}

J
Jesse Barnes 已提交
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1459
int i915_driver_load(struct drm_device *dev, unsigned long flags)
1460
{
1461
	struct drm_i915_private *dev_priv;
1462
	struct intel_device_info *info;
1463
	int ret = 0, mmio_bar, mmio_size;
1464
	uint32_t aperture_size;
1465

1466 1467 1468 1469 1470 1471
	info = (struct intel_device_info *) flags;

	/* Refuse to load on gen6+ without kms enabled. */
	if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

1472 1473 1474 1475 1476 1477 1478
	/* i915 has 4 more counters */
	dev->counters += 4;
	dev->types[6] = _DRM_STAT_IRQ;
	dev->types[7] = _DRM_STAT_PRIMARY;
	dev->types[8] = _DRM_STAT_SECONDARY;
	dev->types[9] = _DRM_STAT_DMA;

1479
	dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
J
Jesse Barnes 已提交
1480 1481 1482 1483
	if (dev_priv == NULL)
		return -ENOMEM;

	dev->dev_private = (void *)dev_priv;
1484
	dev_priv->dev = dev;
1485
	dev_priv->info = info;
J
Jesse Barnes 已提交
1486

D
Daniel Vetter 已提交
1487 1488
	i915_dump_device_info(dev_priv);

1489 1490 1491 1492 1493
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		ret = -EIO;
		goto put_bridge;
	}

	dev_priv->mm.gtt = intel_gtt_get();
	if (!dev_priv->mm.gtt) {
		DRM_ERROR("Failed to initialize GTT\n");
		ret = -ENODEV;
		goto put_gmch;
	}

	i915_kick_out_firmware_fb(dev_priv);

1510 1511
	pci_set_master(dev->pdev);

1512 1513 1514 1515
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

1527
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	/* Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (info->gen < 5)
		mmio_size = 512*1024;
	else
		mmio_size = 2*1024*1024;

	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
1541 1542 1543
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
1544
		goto put_gmch;
1545 1546
	}

1547
	aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
1548
	dev_priv->mm.gtt_base_addr = dev_priv->mm.gtt->gma_bus_addr;
1549

1550
	dev_priv->mm.gtt_mapping =
1551 1552
		io_mapping_create_wc(dev_priv->mm.gtt_base_addr,
				     aperture_size);
1553 1554
	if (dev_priv->mm.gtt_mapping == NULL) {
		ret = -EIO;
1555
		goto out_rmmap;
1556 1557
	}

1558 1559
	i915_mtrr_setup(dev_priv, dev_priv->mm.gtt_base_addr,
			aperture_size);
1560

1561 1562 1563 1564 1565 1566 1567
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
1568
	 * idle-timers and recording error state.
1569 1570 1571
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
1572
	 * workqueue at any time.  Use an ordered one.
1573
	 */
1574
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
1575 1576 1577
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
1578
		goto out_mtrrfree;
1579 1580
	}

1581 1582 1583
	/* This must be called before any calls to HAS_PCH_* */
	intel_detect_pch(dev);

1584
	intel_irq_init(dev);
1585
	intel_gt_init(dev);
1586

1587 1588
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
1589
	intel_setup_gmbus(dev);
1590
	intel_opregion_setup(dev);
1591

1592 1593 1594
	/* Make sure the bios did its job and set up vital registers */
	intel_setup_bios(dev);

1595 1596
	i915_gem_load(dev);

1597 1598 1599
	/* Init HWS */
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = i915_init_phys_hws(dev);
1600 1601
		if (ret)
			goto out_gem_unload;
1602
	}
1603 1604 1605 1606 1607 1608 1609

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
1610 1611
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1612 1613
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
1614
	 */
1615
	if (!IS_I945G(dev) && !IS_I945GM(dev))
1616
		pci_enable_msi(dev->pdev);
1617

1618
	spin_lock_init(&dev_priv->irq_lock);
1619
	spin_lock_init(&dev_priv->error_lock);
1620
	spin_lock_init(&dev_priv->rps.lock);
1621
	spin_lock_init(&dev_priv->dpio_lock);
1622

1623
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
J
Jesse Barnes 已提交
1624 1625
		dev_priv->num_pipe = 3;
	else if (IS_MOBILE(dev) || !IS_GEN2(dev))
1626 1627 1628 1629 1630
		dev_priv->num_pipe = 2;
	else
		dev_priv->num_pipe = 1;

	ret = drm_vblank_init(dev, dev_priv->num_pipe);
1631 1632
	if (ret)
		goto out_gem_unload;
1633

1634 1635 1636
	/* Start out suspended */
	dev_priv->mm.suspended = 1;

J
Jesse Barnes 已提交
1637
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
D
Daniel Vetter 已提交
1638
		ret = i915_load_modeset_init(dev);
J
Jesse Barnes 已提交
1639 1640
		if (ret < 0) {
			DRM_ERROR("failed to init modeset\n");
1641
			goto out_gem_unload;
J
Jesse Barnes 已提交
1642 1643 1644
		}
	}

B
Ben Widawsky 已提交
1645 1646
	i915_setup_sysfs(dev);

1647
	/* Must be done after probing outputs */
1648 1649
	intel_opregion_init(dev);
	acpi_video_register();
1650

B
Ben Gamari 已提交
1651 1652
	setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
		    (unsigned long) dev);
1653

1654 1655
	if (IS_GEN5(dev))
		intel_gpu_ips_init(dev_priv);
1656

J
Jesse Barnes 已提交
1657 1658
	return 0;

1659
out_gem_unload:
1660 1661 1662
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

1663 1664 1665 1666 1667
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
1668
	destroy_workqueue(dev_priv->wq);
1669 1670
out_mtrrfree:
	if (dev_priv->mm.gtt_mtrr >= 0) {
1671 1672 1673
		mtrr_del(dev_priv->mm.gtt_mtrr,
			 dev_priv->mm.gtt_base_addr,
			 aperture_size);
1674 1675
		dev_priv->mm.gtt_mtrr = -1;
	}
1676
	io_mapping_free(dev_priv->mm.gtt_mapping);
J
Jesse Barnes 已提交
1677
out_rmmap:
1678
	pci_iounmap(dev->pdev, dev_priv->regs);
1679 1680
put_gmch:
	intel_gmch_remove();
1681 1682
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
1683
free_priv:
1684
	kfree(dev_priv);
J
Jesse Barnes 已提交
1685 1686 1687 1688 1689 1690
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1691
	int ret;
J
Jesse Barnes 已提交
1692

1693
	intel_gpu_ips_teardown();
1694

B
Ben Widawsky 已提交
1695 1696
	i915_teardown_sysfs(dev);

1697 1698 1699
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

1700
	mutex_lock(&dev->struct_mutex);
1701
	ret = i915_gpu_idle(dev);
1702 1703
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
1704
	i915_gem_retire_requests(dev);
1705 1706
	mutex_unlock(&dev->struct_mutex);

1707 1708 1709
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

1710 1711
	io_mapping_free(dev_priv->mm.gtt_mapping);
	if (dev_priv->mm.gtt_mtrr >= 0) {
1712 1713 1714
		mtrr_del(dev_priv->mm.gtt_mtrr,
			 dev_priv->mm.gtt_base_addr,
			 dev_priv->mm.gtt->gtt_mappable_entries * PAGE_SIZE);
1715 1716 1717
		dev_priv->mm.gtt_mtrr = -1;
	}

1718 1719
	acpi_video_unregister();

J
Jesse Barnes 已提交
1720
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1721
		intel_fbdev_fini(dev);
1722 1723
		intel_modeset_cleanup(dev);

Z
Zhao Yakui 已提交
1724 1725 1726 1727 1728 1729 1730 1731 1732
		/*
		 * free the memory space allocated for the child device
		 * config parsed from VBT
		 */
		if (dev_priv->child_dev && dev_priv->child_dev_num) {
			kfree(dev_priv->child_dev);
			dev_priv->child_dev = NULL;
			dev_priv->child_dev_num = 0;
		}
1733

1734
		vga_switcheroo_unregister_client(dev->pdev);
1735
		vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1736 1737
	}

1738
	/* Free error state after interrupts are fully disabled. */
1739 1740
	del_timer_sync(&dev_priv->hangcheck_timer);
	cancel_work_sync(&dev_priv->error_work);
1741
	i915_destroy_error_state(dev);
1742

1743 1744 1745
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

1746
	intel_opregion_fini(dev);
1747

J
Jesse Barnes 已提交
1748
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1749 1750 1751
		/* Flush any outstanding unpin_work. */
		flush_workqueue(dev_priv->wq);

J
Jesse Barnes 已提交
1752
		mutex_lock(&dev->struct_mutex);
1753
		i915_gem_free_all_phys_object(dev);
J
Jesse Barnes 已提交
1754
		i915_gem_cleanup_ringbuffer(dev);
1755
		i915_gem_context_fini(dev);
J
Jesse Barnes 已提交
1756
		mutex_unlock(&dev->struct_mutex);
1757
		i915_gem_cleanup_aliasing_ppgtt(dev);
1758
		i915_gem_cleanup_stolen(dev);
1759
		drm_mm_takedown(&dev_priv->mm.stolen);
1760 1761

		intel_cleanup_overlay(dev);
1762 1763 1764

		if (!I915_NEED_GFX_HWS(dev))
			i915_free_hws(dev);
J
Jesse Barnes 已提交
1765 1766
	}

D
Daniel Vetter 已提交
1767
	if (dev_priv->regs != NULL)
1768
		pci_iounmap(dev->pdev, dev_priv->regs);
D
Daniel Vetter 已提交
1769

1770
	intel_teardown_gmbus(dev);
1771 1772
	intel_teardown_mchbar(dev);

1773 1774
	destroy_workqueue(dev_priv->wq);

1775
	pci_dev_put(dev_priv->bridge_dev);
1776
	kfree(dev->dev_private);
J
Jesse Barnes 已提交
1777

1778 1779 1780
	return 0;
}

1781
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1782
{
1783
	struct drm_i915_file_private *file_priv;
1784

1785
	DRM_DEBUG_DRIVER("\n");
1786 1787
	file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
1788 1789
		return -ENOMEM;

1790
	file->driver_priv = file_priv;
1791

1792
	spin_lock_init(&file_priv->mm.lock);
1793
	INIT_LIST_HEAD(&file_priv->mm.request_list);
1794

1795
	idr_init(&file_priv->context_idr);
1796

1797 1798 1799
	return 0;
}

J
Jesse Barnes 已提交
1800 1801 1802 1803 1804 1805 1806 1807
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
1808
 * Additionally, in the non-mode setting case, we'll tear down the GTT
J
Jesse Barnes 已提交
1809 1810 1811
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
1812
void i915_driver_lastclose(struct drm_device * dev)
L
Linus Torvalds 已提交
1813
{
J
Jesse Barnes 已提交
1814 1815
	drm_i915_private_t *dev_priv = dev->dev_private;

1816 1817 1818 1819 1820 1821 1822
	/* On gen6+ we refuse to init without kms enabled, but then the drm core
	 * goes right around and calls lastclose. Check for this and don't clean
	 * up anything. */
	if (!dev_priv)
		return;

	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1823
		intel_fb_restore_mode(dev);
1824
		vga_switcheroo_process_delayed_switch();
D
Dave Airlie 已提交
1825
		return;
J
Jesse Barnes 已提交
1826
	}
D
Dave Airlie 已提交
1827

1828 1829
	i915_gem_lastclose(dev);

D
Dave Airlie 已提交
1830
	i915_dma_cleanup(dev);
L
Linus Torvalds 已提交
1831 1832
}

1833
void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1834
{
1835
	i915_gem_context_close(dev, file_priv);
1836
	i915_gem_release(dev, file_priv);
L
Linus Torvalds 已提交
1837 1838
}

1839
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1840
{
1841
	struct drm_i915_file_private *file_priv = file->driver_priv;
1842

1843
	kfree(file_priv);
1844 1845
}

1846
struct drm_ioctl_desc i915_ioctls[] = {
1847 1848 1849 1850 1851 1852 1853 1854
	DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1855 1856 1857
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1858
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
D
Daniel Vetter 已提交
1859
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1860
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1861 1862 1863 1864 1865 1866 1867 1868 1869
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
B
Ben Widawsky 已提交
1870 1871
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED),
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1889 1890
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1891
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
1892 1893
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
B
Ben Widawsky 已提交
1894
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED),
D
Dave Airlie 已提交
1895 1896 1897
};

int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
1898

1899 1900 1901 1902
/*
 * This is really ugly: Because old userspace abused the linux agp interface to
 * manage the gtt, we need to claim that all intel devices are agp.  For
 * otherwise the drm core refuses to initialize the agp support code.
1903
 */
1904
int i915_driver_device_is_agp(struct drm_device * dev)
1905 1906 1907
{
	return 1;
}