pciehp_hpc.c 24.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
L
Linus Torvalds 已提交
2 3 4 5 6 7 8 9 10 11
/*
 * PCI Express PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
12
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
13 14 15 16 17
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
18 19 20
#include <linux/signal.h>
#include <linux/jiffies.h>
#include <linux/timer.h>
L
Linus Torvalds 已提交
21
#include <linux/pci.h>
A
Andrew Morton 已提交
22
#include <linux/interrupt.h>
23
#include <linux/time.h>
24
#include <linux/slab.h>
A
Andrew Morton 已提交
25

L
Linus Torvalds 已提交
26 27 28
#include "../pci.h"
#include "pciehp.h"

29
static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
30
{
31
	return ctrl->pcie->port;
32
}
L
Linus Torvalds 已提交
33

34 35
static irqreturn_t pciehp_isr(int irq, void *dev_id);
static irqreturn_t pciehp_ist(int irq, void *dev_id);
36
static void start_int_poll_timer(struct controller *ctrl, int sec);
L
Linus Torvalds 已提交
37 38

/* This is the interrupt polling timeout function. */
39
static void int_poll_timeout(struct timer_list *t)
L
Linus Torvalds 已提交
40
{
41
	struct controller *ctrl = from_timer(ctrl, t, poll_timer);
L
Linus Torvalds 已提交
42 43

	/* Poll for interrupt events.  regs == NULL => polling */
44 45
	while (pciehp_isr(IRQ_NOTCONNECTED, ctrl) == IRQ_WAKE_THREAD)
		pciehp_ist(IRQ_NOTCONNECTED, ctrl);
L
Linus Torvalds 已提交
46 47

	if (!pciehp_poll_time)
48
		pciehp_poll_time = 2; /* default polling interval is 2 sec */
L
Linus Torvalds 已提交
49

50
	start_int_poll_timer(ctrl, pciehp_poll_time);
L
Linus Torvalds 已提交
51 52 53
}

/* This function starts the interrupt polling timer. */
54
static void start_int_poll_timer(struct controller *ctrl, int sec)
L
Linus Torvalds 已提交
55
{
56 57
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
58
		sec = 2;
59 60 61

	ctrl->poll_timer.expires = jiffies + sec * HZ;
	add_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
62 63
}

K
Kenji Kaneshige 已提交
64 65
static inline int pciehp_request_irq(struct controller *ctrl)
{
66
	int retval, irq = ctrl->pcie->irq;
K
Kenji Kaneshige 已提交
67 68 69

	/* Install interrupt polling timer. Start with 10 sec delay */
	if (pciehp_poll_mode) {
70
		timer_setup(&ctrl->poll_timer, int_poll_timeout, 0);
K
Kenji Kaneshige 已提交
71 72 73 74 75
		start_int_poll_timer(ctrl, 10);
		return 0;
	}

	/* Installs the interrupt handler */
76 77
	retval = request_threaded_irq(irq, pciehp_isr, pciehp_ist,
				      IRQF_SHARED, MY_NAME, ctrl);
K
Kenji Kaneshige 已提交
78
	if (retval)
79 80
		ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
			 irq);
K
Kenji Kaneshige 已提交
81 82 83 84 85 86 87 88
	return retval;
}

static inline void pciehp_free_irq(struct controller *ctrl)
{
	if (pciehp_poll_mode)
		del_timer_sync(&ctrl->poll_timer);
	else
89
		free_irq(ctrl->pcie->irq, ctrl);
K
Kenji Kaneshige 已提交
90 91
}

92
static int pcie_poll_cmd(struct controller *ctrl, int timeout)
93
{
94
	struct pci_dev *pdev = ctrl_dev(ctrl);
95 96
	u16 slot_status;

97
	while (true) {
98
		pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
99 100 101 102 103 104
		if (slot_status == (u16) ~0) {
			ctrl_info(ctrl, "%s: no response from device\n",
				  __func__);
			return 0;
		}

105
		if (slot_status & PCI_EXP_SLTSTA_CC) {
106 107
			pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
						   PCI_EXP_SLTSTA_CC);
108
			return 1;
K
Kenji Kaneshige 已提交
109
		}
110 111 112 113
		if (timeout < 0)
			break;
		msleep(10);
		timeout -= 10;
114 115 116 117
	}
	return 0;	/* timeout */
}

118
static void pcie_wait_cmd(struct controller *ctrl)
119
{
120
	unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
121 122 123
	unsigned long duration = msecs_to_jiffies(msecs);
	unsigned long cmd_timeout = ctrl->cmd_started + duration;
	unsigned long now, timeout;
124 125
	int rc;

126 127 128 129
	/*
	 * If the controller does not generate notifications for command
	 * completions, we never need to wait between writes.
	 */
130
	if (NO_CMD_CMPL(ctrl))
131 132 133 134 135
		return;

	if (!ctrl->cmd_busy)
		return;

136 137 138 139 140 141 142 143 144 145
	/*
	 * Even if the command has already timed out, we want to call
	 * pcie_poll_cmd() so it can clear PCI_EXP_SLTSTA_CC.
	 */
	now = jiffies;
	if (time_before_eq(cmd_timeout, now))
		timeout = 1;
	else
		timeout = cmd_timeout - now;

146 147
	if (ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE &&
	    ctrl->slot_ctrl & PCI_EXP_SLTCTL_CCIE)
148
		rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
149
	else
150
		rc = pcie_poll_cmd(ctrl, jiffies_to_msecs(timeout));
151

152
	if (!rc)
153
		ctrl_info(ctrl, "Timeout on hotplug command %#06x (issued %u msec ago)\n",
154
			  ctrl->slot_ctrl,
155
			  jiffies_to_msecs(jiffies - ctrl->cmd_started));
156 157
}

158 159 160 161 162
#define CC_ERRATUM_MASK		(PCI_EXP_SLTCTL_PCC |	\
				 PCI_EXP_SLTCTL_PIC |	\
				 PCI_EXP_SLTCTL_AIC |	\
				 PCI_EXP_SLTCTL_EIC)

163 164
static void pcie_do_write_cmd(struct controller *ctrl, u16 cmd,
			      u16 mask, bool wait)
L
Linus Torvalds 已提交
165
{
166
	struct pci_dev *pdev = ctrl_dev(ctrl);
167
	u16 slot_ctrl_orig, slot_ctrl;
L
Linus Torvalds 已提交
168

169 170
	mutex_lock(&ctrl->ctrl_lock);

171 172 173
	/*
	 * Always wait for any previous command that might still be in progress
	 */
174 175
	pcie_wait_cmd(ctrl);

176
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
177 178 179 180 181
	if (slot_ctrl == (u16) ~0) {
		ctrl_info(ctrl, "%s: no response from device\n", __func__);
		goto out;
	}

182
	slot_ctrl_orig = slot_ctrl;
183
	slot_ctrl &= ~mask;
K
Kenji Kaneshige 已提交
184
	slot_ctrl |= (cmd & mask);
185
	ctrl->cmd_busy = 1;
186
	smp_mb();
187
	pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
188
	ctrl->cmd_started = jiffies;
189
	ctrl->slot_ctrl = slot_ctrl;
190

191 192 193 194 195 196 197 198 199 200 201
	/*
	 * Controllers with the Intel CF118 and similar errata advertise
	 * Command Completed support, but they only set Command Completed
	 * if we change the "Control" bits for power, power indicator,
	 * attention indicator, or interlock.  If we only change the
	 * "Enable" bits, they never set the Command Completed bit.
	 */
	if (pdev->broken_cmd_compl &&
	    (slot_ctrl_orig & CC_ERRATUM_MASK) == (slot_ctrl & CC_ERRATUM_MASK))
		ctrl->cmd_busy = 0;

202 203 204 205 206 207 208
	/*
	 * Optionally wait for the hardware to be ready for a new command,
	 * indicating completion of the above issued command.
	 */
	if (wait)
		pcie_wait_cmd(ctrl);

209
out:
210
	mutex_unlock(&ctrl->ctrl_lock);
L
Linus Torvalds 已提交
211 212
}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
/**
 * pcie_write_cmd - Issue controller command
 * @ctrl: controller to which the command is issued
 * @cmd:  command value written to slot control register
 * @mask: bitmask of slot control register to be modified
 */
static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
{
	pcie_do_write_cmd(ctrl, cmd, mask, true);
}

/* Same as above without waiting for the hardware to latch */
static void pcie_write_cmd_nowait(struct controller *ctrl, u16 cmd, u16 mask)
{
	pcie_do_write_cmd(ctrl, cmd, mask, false);
}

230
bool pciehp_check_link_active(struct controller *ctrl)
231
{
232
	struct pci_dev *pdev = ctrl_dev(ctrl);
233
	u16 lnk_status;
234
	bool ret;
235

236
	pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
237 238 239 240 241 242
	ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);

	if (ret)
		ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);

	return ret;
243 244
}

245 246
static void pcie_wait_link_active(struct controller *ctrl)
{
247 248 249
	struct pci_dev *pdev = ctrl_dev(ctrl);

	pcie_wait_for_link(pdev, true);
250 251
}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
{
	u32 l;
	int count = 0;
	int delay = 1000, step = 20;
	bool found = false;

	do {
		found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
		count++;

		if (found)
			break;

		msleep(step);
		delay -= step;
	} while (delay > 0);

	if (count > 1 && pciehp_debug)
		printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
			pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
			PCI_FUNC(devfn), count, step, l);

	return found;
}

K
Kenji Kaneshige 已提交
278
int pciehp_check_link_status(struct controller *ctrl)
L
Linus Torvalds 已提交
279
{
280
	struct pci_dev *pdev = ctrl_dev(ctrl);
281
	bool found;
L
Linus Torvalds 已提交
282 283
	u16 lnk_status;

R
Ryan Desfosses 已提交
284 285 286 287 288 289 290 291 292
	/*
	 * Data Link Layer Link Active Reporting must be capable for
	 * hot-plug capable downstream port. But old controller might
	 * not implement it. In this case, we wait for 1000 ms.
	*/
	if (ctrl->link_active_reporting)
		pcie_wait_link_active(ctrl);
	else
		msleep(1000);
293

294 295 296 297
	/* wait 100ms before read pci conf, and try in 1s */
	msleep(100);
	found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
					PCI_DEVFN(0, 0));
298

299
	pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
300
	ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
301 302
	if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
	    !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
303 304
		ctrl_err(ctrl, "link training error: status %#06x\n",
			 lnk_status);
305
		return -1;
L
Linus Torvalds 已提交
306 307
	}

308 309
	pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);

310 311
	if (!found)
		return -1;
312

313
	return 0;
L
Linus Torvalds 已提交
314 315
}

316 317
static int __pciehp_link_set(struct controller *ctrl, bool enable)
{
318
	struct pci_dev *pdev = ctrl_dev(ctrl);
319 320
	u16 lnk_ctrl;

321
	pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
322 323 324 325 326 327

	if (enable)
		lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
	else
		lnk_ctrl |= PCI_EXP_LNKCTL_LD;

328
	pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
329
	ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
330
	return 0;
331 332 333 334 335 336 337
}

static int pciehp_link_enable(struct controller *ctrl)
{
	return __pciehp_link_set(ctrl, true);
}

338 339 340 341 342 343 344 345 346 347 348 349
int pciehp_get_raw_indicator_status(struct hotplug_slot *hotplug_slot,
				    u8 *status)
{
	struct slot *slot = hotplug_slot->private;
	struct pci_dev *pdev = ctrl_dev(slot->ctrl);
	u16 slot_ctrl;

	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
	*status = (slot_ctrl & (PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC)) >> 6;
	return 0;
}

350
void pciehp_get_attention_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
351
{
352
	struct controller *ctrl = slot->ctrl;
353
	struct pci_dev *pdev = ctrl_dev(ctrl);
L
Linus Torvalds 已提交
354 355
	u16 slot_ctrl;

356
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
K
Kenji Kaneshige 已提交
357 358
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
L
Linus Torvalds 已提交
359

360 361
	switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
	case PCI_EXP_SLTCTL_ATTN_IND_ON:
L
Linus Torvalds 已提交
362 363
		*status = 1;	/* On */
		break;
364
	case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
L
Linus Torvalds 已提交
365 366
		*status = 2;	/* Blink */
		break;
367
	case PCI_EXP_SLTCTL_ATTN_IND_OFF:
L
Linus Torvalds 已提交
368 369 370 371 372 373 374 375
		*status = 0;	/* Off */
		break;
	default:
		*status = 0xFF;
		break;
	}
}

376
void pciehp_get_power_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
377
{
378
	struct controller *ctrl = slot->ctrl;
379
	struct pci_dev *pdev = ctrl_dev(ctrl);
L
Linus Torvalds 已提交
380 381
	u16 slot_ctrl;

382
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
K
Kenji Kaneshige 已提交
383 384
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
L
Linus Torvalds 已提交
385

386 387 388
	switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
	case PCI_EXP_SLTCTL_PWR_ON:
		*status = 1;	/* On */
L
Linus Torvalds 已提交
389
		break;
390 391
	case PCI_EXP_SLTCTL_PWR_OFF:
		*status = 0;	/* Off */
L
Linus Torvalds 已提交
392 393 394 395 396 397 398
		break;
	default:
		*status = 0xFF;
		break;
	}
}

399
void pciehp_get_latch_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
400
{
401
	struct pci_dev *pdev = ctrl_dev(slot->ctrl);
L
Linus Torvalds 已提交
402 403
	u16 slot_status;

404
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
405
	*status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
L
Linus Torvalds 已提交
406 407
}

408
void pciehp_get_adapter_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
409
{
410
	struct pci_dev *pdev = ctrl_dev(slot->ctrl);
L
Linus Torvalds 已提交
411 412
	u16 slot_status;

413
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
414
	*status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
L
Linus Torvalds 已提交
415 416
}

K
Kenji Kaneshige 已提交
417
int pciehp_query_power_fault(struct slot *slot)
L
Linus Torvalds 已提交
418
{
419
	struct pci_dev *pdev = ctrl_dev(slot->ctrl);
L
Linus Torvalds 已提交
420 421
	u16 slot_status;

422
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
423
	return !!(slot_status & PCI_EXP_SLTSTA_PFD);
L
Linus Torvalds 已提交
424 425
}

426 427 428 429 430 431 432 433 434 435 436
int pciehp_set_raw_indicator_status(struct hotplug_slot *hotplug_slot,
				    u8 status)
{
	struct slot *slot = hotplug_slot->private;
	struct controller *ctrl = slot->ctrl;

	pcie_write_cmd_nowait(ctrl, status << 6,
			      PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC);
	return 0;
}

437
void pciehp_set_attention_status(struct slot *slot, u8 value)
L
Linus Torvalds 已提交
438
{
439
	struct controller *ctrl = slot->ctrl;
440
	u16 slot_cmd;
L
Linus Torvalds 已提交
441

442 443 444
	if (!ATTN_LED(ctrl))
		return;

L
Linus Torvalds 已提交
445
	switch (value) {
R
Ryan Desfosses 已提交
446
	case 0:		/* turn off */
447
		slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_OFF;
448 449
		break;
	case 1:		/* turn on */
450
		slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_ON;
451 452
		break;
	case 2:		/* turn blink */
453
		slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_BLINK;
454 455
		break;
	default:
456
		return;
L
Linus Torvalds 已提交
457
	}
458
	pcie_write_cmd_nowait(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC);
K
Kenji Kaneshige 已提交
459 460
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
L
Linus Torvalds 已提交
461 462
}

K
Kenji Kaneshige 已提交
463
void pciehp_green_led_on(struct slot *slot)
L
Linus Torvalds 已提交
464
{
465
	struct controller *ctrl = slot->ctrl;
466

467 468 469
	if (!PWR_LED(ctrl))
		return;

470 471
	pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON,
			      PCI_EXP_SLTCTL_PIC);
K
Kenji Kaneshige 已提交
472
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
473 474
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_IND_ON);
L
Linus Torvalds 已提交
475 476
}

K
Kenji Kaneshige 已提交
477
void pciehp_green_led_off(struct slot *slot)
L
Linus Torvalds 已提交
478
{
479
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
480

481 482 483
	if (!PWR_LED(ctrl))
		return;

484 485
	pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF,
			      PCI_EXP_SLTCTL_PIC);
K
Kenji Kaneshige 已提交
486
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
487 488
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_IND_OFF);
L
Linus Torvalds 已提交
489 490
}

K
Kenji Kaneshige 已提交
491
void pciehp_green_led_blink(struct slot *slot)
L
Linus Torvalds 已提交
492
{
493
	struct controller *ctrl = slot->ctrl;
494

495 496 497
	if (!PWR_LED(ctrl))
		return;

498 499
	pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK,
			      PCI_EXP_SLTCTL_PIC);
K
Kenji Kaneshige 已提交
500
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
501 502
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_IND_BLINK);
L
Linus Torvalds 已提交
503 504
}

R
Ryan Desfosses 已提交
505
int pciehp_power_on_slot(struct slot *slot)
L
Linus Torvalds 已提交
506
{
507
	struct controller *ctrl = slot->ctrl;
508
	struct pci_dev *pdev = ctrl_dev(ctrl);
509
	u16 slot_status;
510
	int retval;
L
Linus Torvalds 已提交
511

512
	/* Clear sticky power-fault bit from previous power failures */
513
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
514 515 516
	if (slot_status & PCI_EXP_SLTSTA_PFD)
		pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
					   PCI_EXP_SLTSTA_PFD);
517
	ctrl->power_fault_detected = 0;
L
Linus Torvalds 已提交
518

519
	pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
K
Kenji Kaneshige 已提交
520
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
521 522
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_ON);
L
Linus Torvalds 已提交
523

524 525 526 527
	retval = pciehp_link_enable(ctrl);
	if (retval)
		ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);

L
Linus Torvalds 已提交
528 529 530
	return retval;
}

R
Ryan Desfosses 已提交
531
void pciehp_power_off_slot(struct slot *slot)
L
Linus Torvalds 已提交
532
{
533
	struct controller *ctrl = slot->ctrl;
534

535
	pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
K
Kenji Kaneshige 已提交
536
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
537 538
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_OFF);
L
Linus Torvalds 已提交
539 540
}

541
static irqreturn_t pciehp_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
542
{
543
	struct controller *ctrl = (struct controller *)dev_id;
544
	struct pci_dev *pdev = ctrl_dev(ctrl);
545
	u16 status, events;
L
Linus Torvalds 已提交
546

547 548 549
	/*
	 * Interrupts only occur in D3hot or shallower (PCIe r4.0, sec 6.7.3.4).
	 */
550 551 552
	if (pdev->current_state == PCI_D3cold)
		return IRQ_NONE;

553 554 555 556 557 558
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &status);
	if (status == (u16) ~0) {
		ctrl_info(ctrl, "%s: no response from device\n", __func__);
		return IRQ_NONE;
	}

559
	/*
560 561
	 * Slot Status contains plain status bits as well as event
	 * notification bits; right now we only want the event bits.
562
	 */
563
	events = status & (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
564 565
			   PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_CC |
			   PCI_EXP_SLTSTA_DLLSC);
566 567 568 569 570 571 572 573

	/*
	 * If we've already reported a power fault, don't report it again
	 * until we've done something to handle it.
	 */
	if (ctrl->power_fault_detected)
		events &= ~PCI_EXP_SLTSTA_PFD;

574 575
	if (!events)
		return IRQ_NONE;
576

577
	pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, events);
578
	ctrl_dbg(ctrl, "pending interrupts %#06x from Slot Status\n", events);
579

580 581 582 583
	/*
	 * Command Completed notifications are not deferred to the
	 * IRQ thread because it may be waiting for their arrival.
	 */
584
	if (events & PCI_EXP_SLTSTA_CC) {
585
		ctrl->cmd_busy = 0;
586
		smp_mb();
587
		wake_up(&ctrl->queue);
588 589 590 591 592

		if (events == PCI_EXP_SLTSTA_CC)
			return IRQ_HANDLED;

		events &= ~PCI_EXP_SLTSTA_CC;
L
Linus Torvalds 已提交
593 594
	}

595 596 597
	if (pdev->ignore_hotplug) {
		ctrl_dbg(ctrl, "ignoring hotplug event %#06x\n", events);
		return IRQ_HANDLED;
598 599
	}

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
	/* Save pending events for consumption by IRQ thread. */
	atomic_or(events, &ctrl->pending_events);
	return IRQ_WAKE_THREAD;
}

static irqreturn_t pciehp_ist(int irq, void *dev_id)
{
	struct controller *ctrl = (struct controller *)dev_id;
	struct slot *slot = ctrl->slot;
	u32 events;
	u8 present;
	bool link;

	synchronize_hardirq(irq);
	events = atomic_xchg(&ctrl->pending_events, 0);
	if (!events)
		return IRQ_NONE;

618
	/* Check Attention Button Pressed */
619
	if (events & PCI_EXP_SLTSTA_ABP) {
620
		ctrl_info(ctrl, "Slot(%s): Attention button pressed\n",
621 622 623
			  slot_name(slot));
		pciehp_queue_interrupt_event(slot, INT_BUTTON_PRESS);
	}
624

625 626 627 628 629 630 631
	/*
	 * Check Link Status Changed at higher precedence than Presence
	 * Detect Changed.  The PDS value may be set to "card present" from
	 * out-of-band detection, which may be in conflict with a Link Down
	 * and cause the wrong event to queue.
	 */
	if (events & PCI_EXP_SLTSTA_DLLSC) {
632
		link = pciehp_check_link_active(ctrl);
633 634 635 636 637
		ctrl_info(ctrl, "Slot(%s): Link %s\n", slot_name(slot),
			  link ? "Up" : "Down");
		pciehp_queue_interrupt_event(slot, link ? INT_LINK_UP :
					     INT_LINK_DOWN);
	} else if (events & PCI_EXP_SLTSTA_PDC) {
638
		pciehp_get_adapter_status(slot, &present);
639 640
		ctrl_info(ctrl, "Slot(%s): Card %spresent\n", slot_name(slot),
			  present ? "" : "not ");
641 642 643
		pciehp_queue_interrupt_event(slot, present ? INT_PRESENCE_ON :
					     INT_PRESENCE_OFF);
	}
644

645
	/* Check Power Fault Detected */
646
	if ((events & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
647
		ctrl->power_fault_detected = 1;
648
		ctrl_err(ctrl, "Slot(%s): Power fault\n", slot_name(slot));
649
		pciehp_queue_interrupt_event(slot, INT_POWER_FAULT);
650
	}
651

L
Linus Torvalds 已提交
652 653 654
	return IRQ_HANDLED;
}

655
static void pcie_enable_notification(struct controller *ctrl)
M
Mark Lord 已提交
656
{
657
	u16 cmd, mask;
L
Linus Torvalds 已提交
658

659 660 661 662 663 664 665 666 667 668
	/*
	 * TBD: Power fault detected software notification support.
	 *
	 * Power fault detected software notification is not enabled
	 * now, because it caused power fault detected interrupt storm
	 * on some machines. On those machines, power fault detected
	 * bit in the slot status register was set again immediately
	 * when it is cleared in the interrupt service routine, and
	 * next power fault detected interrupt was notified again.
	 */
669 670 671 672 673 674 675

	/*
	 * Always enable link events: thus link-up and link-down shall
	 * always be treated as hotplug and unplug respectively. Enable
	 * presence detect only if Attention Button is not present.
	 */
	cmd = PCI_EXP_SLTCTL_DLLSCE;
676
	if (ATTN_BUTTN(ctrl))
677
		cmd |= PCI_EXP_SLTCTL_ABPE;
678 679
	else
		cmd |= PCI_EXP_SLTCTL_PDCE;
680
	if (!pciehp_poll_mode)
681
		cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
682

683
	mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
684
		PCI_EXP_SLTCTL_PFDE |
685 686
		PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
		PCI_EXP_SLTCTL_DLLSCE);
687

688
	pcie_write_cmd_nowait(ctrl, cmd, mask);
689 690
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd);
691 692
}

693 694 695 696 697 698 699 700 701 702 703
void pcie_reenable_notification(struct controller *ctrl)
{
	/*
	 * Clear both Presence and Data Link Layer Changed to make sure
	 * those events still fire after we have re-enabled them.
	 */
	pcie_capability_write_word(ctrl->pcie->port, PCI_EXP_SLTSTA,
				   PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_DLLSC);
	pcie_enable_notification(ctrl);
}

704 705 706
static void pcie_disable_notification(struct controller *ctrl)
{
	u16 mask;
707

708 709
	mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
		PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
710 711
		PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
		PCI_EXP_SLTCTL_DLLSCE);
712
	pcie_write_cmd(ctrl, 0, mask);
713 714
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
715 716
}

717 718
/*
 * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
719 720 721 722
 * bus reset of the bridge, but at the same time we want to ensure that it is
 * not seen as a hot-unplug, followed by the hot-plug of the device. Thus,
 * disable link state notification and presence detection change notification
 * momentarily, if we see that they could interfere. Also, clear any spurious
723 724 725 726 727
 * events after.
 */
int pciehp_reset_slot(struct slot *slot, int probe)
{
	struct controller *ctrl = slot->ctrl;
728
	struct pci_dev *pdev = ctrl_dev(ctrl);
729
	u16 stat_mask = 0, ctrl_mask = 0;
730 731 732 733

	if (probe)
		return 0;

734
	if (!ATTN_BUTTN(ctrl)) {
735 736
		ctrl_mask |= PCI_EXP_SLTCTL_PDCE;
		stat_mask |= PCI_EXP_SLTSTA_PDC;
737
	}
738 739 740 741
	ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE;
	stat_mask |= PCI_EXP_SLTSTA_DLLSC;

	pcie_write_cmd(ctrl, 0, ctrl_mask);
742 743
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
744 745
	if (pciehp_poll_mode)
		del_timer_sync(&ctrl->poll_timer);
746 747 748

	pci_reset_bridge_secondary_bus(ctrl->pcie->port);

749
	pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask);
750
	pcie_write_cmd_nowait(ctrl, ctrl_mask, ctrl_mask);
751 752
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, ctrl_mask);
753
	if (pciehp_poll_mode)
754
		int_poll_timeout(&ctrl->poll_timer);
755 756 757
	return 0;
}

758
int pcie_init_notification(struct controller *ctrl)
759 760 761
{
	if (pciehp_request_irq(ctrl))
		return -1;
762
	pcie_enable_notification(ctrl);
763
	ctrl->notification_enabled = 1;
764 765 766
	return 0;
}

767
void pcie_shutdown_notification(struct controller *ctrl)
768
{
769 770 771 772 773
	if (ctrl->notification_enabled) {
		pcie_disable_notification(ctrl);
		pciehp_free_irq(ctrl);
		ctrl->notification_enabled = 0;
	}
774 775 776 777 778 779 780 781 782 783
}

static int pcie_init_slot(struct controller *ctrl)
{
	struct slot *slot;

	slot = kzalloc(sizeof(*slot), GFP_KERNEL);
	if (!slot)
		return -ENOMEM;

784
	slot->wq = alloc_ordered_workqueue("pciehp-%u", 0, PSN(ctrl));
785 786 787
	if (!slot->wq)
		goto abort;

788 789
	slot->ctrl = ctrl;
	mutex_init(&slot->lock);
790
	mutex_init(&slot->hotplug_lock);
791
	INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
792
	ctrl->slot = slot;
L
Linus Torvalds 已提交
793
	return 0;
794 795 796
abort:
	kfree(slot);
	return -ENOMEM;
L
Linus Torvalds 已提交
797
}
798

799 800
static void pcie_cleanup_slot(struct controller *ctrl)
{
801
	struct slot *slot = ctrl->slot;
802

803
	destroy_workqueue(slot->wq);
804 805 806
	kfree(slot);
}

K
Kenji Kaneshige 已提交
807
static inline void dbg_ctrl(struct controller *ctrl)
808
{
809
	struct pci_dev *pdev = ctrl->pcie->port;
810
	u16 reg16;
811

K
Kenji Kaneshige 已提交
812 813
	if (!pciehp_debug)
		return;
814

815
	ctrl_info(ctrl, "Slot Capabilities      : 0x%08x\n", ctrl->slot_cap);
816
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &reg16);
817
	ctrl_info(ctrl, "Slot Status            : 0x%04x\n", reg16);
818
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &reg16);
819
	ctrl_info(ctrl, "Slot Control           : 0x%04x\n", reg16);
K
Kenji Kaneshige 已提交
820
}
821

R
Ryan Desfosses 已提交
822
#define FLAG(x, y)	(((x) & (y)) ? '+' : '-')
823

824
struct controller *pcie_init(struct pcie_device *dev)
K
Kenji Kaneshige 已提交
825
{
826
	struct controller *ctrl;
827
	u32 slot_cap, link_cap;
K
Kenji Kaneshige 已提交
828
	struct pci_dev *pdev = dev->port;
829

830
	ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
831
	if (!ctrl)
832
		goto abort;
833

834
	ctrl->pcie = dev;
835
	pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
836 837 838 839

	if (pdev->hotplug_user_indicators)
		slot_cap &= ~(PCI_EXP_SLTCAP_AIP | PCI_EXP_SLTCAP_PIP);

840 841 842 843 844 845 846
	/*
	 * We assume no Thunderbolt controllers support Command Complete events,
	 * but some controllers falsely claim they do.
	 */
	if (pdev->is_thunderbolt)
		slot_cap |= PCI_EXP_SLTCAP_NCCS;

K
Kenji Kaneshige 已提交
847
	ctrl->slot_cap = slot_cap;
848 849
	mutex_init(&ctrl->ctrl_lock);
	init_waitqueue_head(&ctrl->queue);
K
Kenji Kaneshige 已提交
850
	dbg_ctrl(ctrl);
851

R
Ryan Desfosses 已提交
852 853
	/* Check if Data Link Layer Link Active Reporting is implemented */
	pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
854
	if (link_cap & PCI_EXP_LNKCAP_DLLLARC)
R
Ryan Desfosses 已提交
855
		ctrl->link_active_reporting = 1;
856

857 858 859 860 861 862
	/*
	 * Clear all remaining event bits in Slot Status register except
	 * Presence Detect Changed. We want to make sure possible
	 * hotplug event is triggered when the interrupt is unmasked so
	 * that we don't lose that event.
	 */
863 864
	pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
		PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
865 866
		PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_CC |
		PCI_EXP_SLTSTA_DLLSC);
867

868
	ctrl_info(ctrl, "Slot #%d AttnBtn%c PwrCtrl%c MRL%c AttnInd%c PwrInd%c HotPlug%c Surprise%c Interlock%c NoCompl%c LLActRep%c%s\n",
869 870 871 872
		(slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
		FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
873 874 875 876
		FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_HPC),
		FLAG(slot_cap, PCI_EXP_SLTCAP_HPS),
877 878
		FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
879 880
		FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC),
		pdev->broken_cmd_compl ? " (with Cmd Compl erratum)" : "");
881 882 883

	if (pcie_init_slot(ctrl))
		goto abort_ctrl;
K
Kenji Kaneshige 已提交
884

885 886 887 888
	return ctrl;

abort_ctrl:
	kfree(ctrl);
889
abort:
890 891 892
	return NULL;
}

K
Kenji Kaneshige 已提交
893
void pciehp_release_ctrl(struct controller *ctrl)
894 895 896
{
	pcie_cleanup_slot(ctrl);
	kfree(ctrl);
897
}
898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915

static void quirk_cmd_compl(struct pci_dev *pdev)
{
	u32 slot_cap;

	if (pci_is_pcie(pdev)) {
		pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
		if (slot_cap & PCI_EXP_SLTCAP_HPC &&
		    !(slot_cap & PCI_EXP_SLTCAP_NCCS))
			pdev->broken_cmd_compl = 1;
	}
}
DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
			      PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0400,
			      PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0401,
			      PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);