pciehp_hpc.c 22.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * PCI Express PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 * NON INFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
26
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
27 28 29 30 31 32
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
33 34 35
#include <linux/signal.h>
#include <linux/jiffies.h>
#include <linux/timer.h>
L
Linus Torvalds 已提交
36
#include <linux/pci.h>
A
Andrew Morton 已提交
37
#include <linux/interrupt.h>
38
#include <linux/time.h>
39
#include <linux/slab.h>
A
Andrew Morton 已提交
40

L
Linus Torvalds 已提交
41 42 43
#include "../pci.h"
#include "pciehp.h"

44
static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
45
{
46
	return ctrl->pcie->port;
47
}
L
Linus Torvalds 已提交
48

49 50
static irqreturn_t pcie_isr(int irq, void *dev_id);
static void start_int_poll_timer(struct controller *ctrl, int sec);
L
Linus Torvalds 已提交
51 52

/* This is the interrupt polling timeout function. */
53
static void int_poll_timeout(unsigned long data)
L
Linus Torvalds 已提交
54
{
55
	struct controller *ctrl = (struct controller *)data;
L
Linus Torvalds 已提交
56 57

	/* Poll for interrupt events.  regs == NULL => polling */
58
	pcie_isr(0, ctrl);
L
Linus Torvalds 已提交
59

60
	init_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
61
	if (!pciehp_poll_time)
62
		pciehp_poll_time = 2; /* default polling interval is 2 sec */
L
Linus Torvalds 已提交
63

64
	start_int_poll_timer(ctrl, pciehp_poll_time);
L
Linus Torvalds 已提交
65 66 67
}

/* This function starts the interrupt polling timer. */
68
static void start_int_poll_timer(struct controller *ctrl, int sec)
L
Linus Torvalds 已提交
69
{
70 71
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
72
		sec = 2;
73 74 75 76 77

	ctrl->poll_timer.function = &int_poll_timeout;
	ctrl->poll_timer.data = (unsigned long)ctrl;
	ctrl->poll_timer.expires = jiffies + sec * HZ;
	add_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
78 79
}

K
Kenji Kaneshige 已提交
80 81
static inline int pciehp_request_irq(struct controller *ctrl)
{
82
	int retval, irq = ctrl->pcie->irq;
K
Kenji Kaneshige 已提交
83 84 85 86 87 88 89 90 91 92 93

	/* Install interrupt polling timer. Start with 10 sec delay */
	if (pciehp_poll_mode) {
		init_timer(&ctrl->poll_timer);
		start_int_poll_timer(ctrl, 10);
		return 0;
	}

	/* Installs the interrupt handler */
	retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
	if (retval)
94 95
		ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
			 irq);
K
Kenji Kaneshige 已提交
96 97 98 99 100 101 102 103
	return retval;
}

static inline void pciehp_free_irq(struct controller *ctrl)
{
	if (pciehp_poll_mode)
		del_timer_sync(&ctrl->poll_timer);
	else
104
		free_irq(ctrl->pcie->irq, ctrl);
K
Kenji Kaneshige 已提交
105 106
}

107
static int pcie_poll_cmd(struct controller *ctrl)
108
{
109
	struct pci_dev *pdev = ctrl_dev(ctrl);
110
	u16 slot_status;
111
	int timeout = 1000;
112

113 114
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
	if (slot_status & PCI_EXP_SLTSTA_CC) {
115 116
		pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
					   PCI_EXP_SLTSTA_CC);
117
		return 1;
K
Kenji Kaneshige 已提交
118
	}
A
Adrian Bunk 已提交
119
	while (timeout > 0) {
120 121
		msleep(10);
		timeout -= 10;
122 123
		pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
		if (slot_status & PCI_EXP_SLTSTA_CC) {
124 125
			pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
						   PCI_EXP_SLTSTA_CC);
126
			return 1;
K
Kenji Kaneshige 已提交
127
		}
128 129 130 131
	}
	return 0;	/* timeout */
}

132
static void pcie_wait_cmd(struct controller *ctrl, int poll)
133
{
134 135 136 137
	unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
	unsigned long timeout = msecs_to_jiffies(msecs);
	int rc;

138 139 140
	if (poll)
		rc = pcie_poll_cmd(ctrl);
	else
141
		rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
142
	if (!rc)
143
		ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
144 145
}

146 147
/**
 * pcie_write_cmd - Issue controller command
148
 * @ctrl: controller to which the command is issued
149 150 151
 * @cmd:  command value written to slot control register
 * @mask: bitmask of slot control register to be modified
 */
152
static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
L
Linus Torvalds 已提交
153
{
154
	struct pci_dev *pdev = ctrl_dev(ctrl);
L
Linus Torvalds 已提交
155
	u16 slot_status;
156
	u16 slot_ctrl;
L
Linus Torvalds 已提交
157

158 159
	mutex_lock(&ctrl->ctrl_lock);

160
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
161
	if (slot_status & PCI_EXP_SLTSTA_CC) {
K
Kenji Kaneshige 已提交
162 163 164 165 166 167
		if (!ctrl->no_cmd_complete) {
			/*
			 * After 1 sec and CMD_COMPLETED still not set, just
			 * proceed forward to issue the next command according
			 * to spec. Just print out the error message.
			 */
168
			ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
K
Kenji Kaneshige 已提交
169 170
		} else if (!NO_CMD_CMPL(ctrl)) {
			/*
171
			 * This controller seems to notify of command completed
K
Kenji Kaneshige 已提交
172 173 174
			 * event even though it supports none of power
			 * controller, attention led, power led and EMI.
			 */
175 176
			ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
				 "wait for command completed event.\n");
K
Kenji Kaneshige 已提交
177 178
			ctrl->no_cmd_complete = 0;
		} else {
179 180
			ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
				 "the controller is broken.\n");
K
Kenji Kaneshige 已提交
181
		}
L
Linus Torvalds 已提交
182 183
	}

184
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
185
	slot_ctrl &= ~mask;
K
Kenji Kaneshige 已提交
186
	slot_ctrl |= (cmd & mask);
187
	ctrl->cmd_busy = 1;
188
	smp_mb();
189
	pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
190

191 192 193
	/*
	 * Wait for command completion.
	 */
194
	if (!ctrl->no_cmd_complete) {
195 196 197 198 199 200
		int poll = 0;
		/*
		 * if hotplug interrupt is not enabled or command
		 * completed interrupt is not enabled, we need to poll
		 * command completed event.
		 */
201 202
		if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
		    !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
203
			poll = 1;
204
                pcie_wait_cmd(ctrl, poll);
205
	}
206
	mutex_unlock(&ctrl->ctrl_lock);
L
Linus Torvalds 已提交
207 208
}

209
static bool check_link_active(struct controller *ctrl)
210
{
211
	struct pci_dev *pdev = ctrl_dev(ctrl);
212
	u16 lnk_status;
213
	bool ret;
214

215
	pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
216 217 218 219 220 221
	ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);

	if (ret)
		ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);

	return ret;
222 223
}

224
static void __pcie_wait_link_active(struct controller *ctrl, bool active)
225 226 227
{
	int timeout = 1000;

228
	if (check_link_active(ctrl) == active)
229 230 231 232
		return;
	while (timeout > 0) {
		msleep(10);
		timeout -= 10;
233
		if (check_link_active(ctrl) == active)
234 235
			return;
	}
236 237 238 239 240 241 242 243 244 245 246 247
	ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n",
			active ? "set" : "cleared");
}

static void pcie_wait_link_active(struct controller *ctrl)
{
	__pcie_wait_link_active(ctrl, true);
}

static void pcie_wait_link_not_active(struct controller *ctrl)
{
	__pcie_wait_link_active(ctrl, false);
248 249
}

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
{
	u32 l;
	int count = 0;
	int delay = 1000, step = 20;
	bool found = false;

	do {
		found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
		count++;

		if (found)
			break;

		msleep(step);
		delay -= step;
	} while (delay > 0);

	if (count > 1 && pciehp_debug)
		printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
			pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
			PCI_FUNC(devfn), count, step, l);

	return found;
}

K
Kenji Kaneshige 已提交
276
int pciehp_check_link_status(struct controller *ctrl)
L
Linus Torvalds 已提交
277
{
278
	struct pci_dev *pdev = ctrl_dev(ctrl);
279
	bool found;
L
Linus Torvalds 已提交
280 281
	u16 lnk_status;

282 283 284 285 286
        /*
         * Data Link Layer Link Active Reporting must be capable for
         * hot-plug capable downstream port. But old controller might
         * not implement it. In this case, we wait for 1000 ms.
         */
287
        if (ctrl->link_active_reporting)
288
                pcie_wait_link_active(ctrl);
289
        else
290 291
                msleep(1000);

292 293 294 295
	/* wait 100ms before read pci conf, and try in 1s */
	msleep(100);
	found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
					PCI_DEVFN(0, 0));
296

297
	pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
298
	ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
299 300
	if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
	    !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
301
		ctrl_err(ctrl, "Link Training Error occurs \n");
302
		return -1;
L
Linus Torvalds 已提交
303 304
	}

305 306
	pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);

307 308
	if (!found)
		return -1;
309

310
	return 0;
L
Linus Torvalds 已提交
311 312
}

313 314
static int __pciehp_link_set(struct controller *ctrl, bool enable)
{
315
	struct pci_dev *pdev = ctrl_dev(ctrl);
316 317
	u16 lnk_ctrl;

318
	pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
319 320 321 322 323 324

	if (enable)
		lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
	else
		lnk_ctrl |= PCI_EXP_LNKCTL_LD;

325
	pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
326
	ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
327
	return 0;
328 329 330 331 332 333 334 335 336 337 338 339
}

static int pciehp_link_enable(struct controller *ctrl)
{
	return __pciehp_link_set(ctrl, true);
}

static int pciehp_link_disable(struct controller *ctrl)
{
	return __pciehp_link_set(ctrl, false);
}

340
void pciehp_get_attention_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
341
{
342
	struct controller *ctrl = slot->ctrl;
343
	struct pci_dev *pdev = ctrl_dev(ctrl);
L
Linus Torvalds 已提交
344 345
	u16 slot_ctrl;

346
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
K
Kenji Kaneshige 已提交
347 348
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
L
Linus Torvalds 已提交
349

350 351
	switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
	case PCI_EXP_SLTCTL_ATTN_IND_ON:
L
Linus Torvalds 已提交
352 353
		*status = 1;	/* On */
		break;
354
	case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
L
Linus Torvalds 已提交
355 356
		*status = 2;	/* Blink */
		break;
357
	case PCI_EXP_SLTCTL_ATTN_IND_OFF:
L
Linus Torvalds 已提交
358 359 360 361 362 363 364 365
		*status = 0;	/* Off */
		break;
	default:
		*status = 0xFF;
		break;
	}
}

366
void pciehp_get_power_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
367
{
368
	struct controller *ctrl = slot->ctrl;
369
	struct pci_dev *pdev = ctrl_dev(ctrl);
L
Linus Torvalds 已提交
370 371
	u16 slot_ctrl;

372
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
K
Kenji Kaneshige 已提交
373 374
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
L
Linus Torvalds 已提交
375

376 377 378
	switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
	case PCI_EXP_SLTCTL_PWR_ON:
		*status = 1;	/* On */
L
Linus Torvalds 已提交
379
		break;
380 381
	case PCI_EXP_SLTCTL_PWR_OFF:
		*status = 0;	/* Off */
L
Linus Torvalds 已提交
382 383 384 385 386 387 388
		break;
	default:
		*status = 0xFF;
		break;
	}
}

389
void pciehp_get_latch_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
390
{
391
	struct pci_dev *pdev = ctrl_dev(slot->ctrl);
L
Linus Torvalds 已提交
392 393
	u16 slot_status;

394
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
395
	*status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
L
Linus Torvalds 已提交
396 397
}

398
void pciehp_get_adapter_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
399
{
400
	struct pci_dev *pdev = ctrl_dev(slot->ctrl);
L
Linus Torvalds 已提交
401 402
	u16 slot_status;

403
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
404
	*status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
L
Linus Torvalds 已提交
405 406
}

K
Kenji Kaneshige 已提交
407
int pciehp_query_power_fault(struct slot *slot)
L
Linus Torvalds 已提交
408
{
409
	struct pci_dev *pdev = ctrl_dev(slot->ctrl);
L
Linus Torvalds 已提交
410 411
	u16 slot_status;

412
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
413
	return !!(slot_status & PCI_EXP_SLTSTA_PFD);
L
Linus Torvalds 已提交
414 415
}

416
void pciehp_set_attention_status(struct slot *slot, u8 value)
L
Linus Torvalds 已提交
417
{
418
	struct controller *ctrl = slot->ctrl;
419
	u16 slot_cmd;
L
Linus Torvalds 已提交
420

421 422 423
	if (!ATTN_LED(ctrl))
		return;

L
Linus Torvalds 已提交
424
	switch (value) {
425
	case 0 :	/* turn off */
426
		slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_OFF;
427 428
		break;
	case 1:		/* turn on */
429
		slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_ON;
430 431
		break;
	case 2:		/* turn blink */
432
		slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_BLINK;
433 434
		break;
	default:
435
		return;
L
Linus Torvalds 已提交
436
	}
K
Kenji Kaneshige 已提交
437 438
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
439
	pcie_write_cmd(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC);
L
Linus Torvalds 已提交
440 441
}

K
Kenji Kaneshige 已提交
442
void pciehp_green_led_on(struct slot *slot)
L
Linus Torvalds 已提交
443
{
444
	struct controller *ctrl = slot->ctrl;
445

446 447 448
	if (!PWR_LED(ctrl))
		return;

449
	pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON, PCI_EXP_SLTCTL_PIC);
K
Kenji Kaneshige 已提交
450
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
451 452
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_IND_ON);
L
Linus Torvalds 已提交
453 454
}

K
Kenji Kaneshige 已提交
455
void pciehp_green_led_off(struct slot *slot)
L
Linus Torvalds 已提交
456
{
457
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
458

459 460 461
	if (!PWR_LED(ctrl))
		return;

462
	pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF, PCI_EXP_SLTCTL_PIC);
K
Kenji Kaneshige 已提交
463
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
464 465
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_IND_OFF);
L
Linus Torvalds 已提交
466 467
}

K
Kenji Kaneshige 已提交
468
void pciehp_green_led_blink(struct slot *slot)
L
Linus Torvalds 已提交
469
{
470
	struct controller *ctrl = slot->ctrl;
471

472 473 474
	if (!PWR_LED(ctrl))
		return;

475
	pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK, PCI_EXP_SLTCTL_PIC);
K
Kenji Kaneshige 已提交
476
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
477 478
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_IND_BLINK);
L
Linus Torvalds 已提交
479 480
}

K
Kenji Kaneshige 已提交
481
int pciehp_power_on_slot(struct slot * slot)
L
Linus Torvalds 已提交
482
{
483
	struct controller *ctrl = slot->ctrl;
484
	struct pci_dev *pdev = ctrl_dev(ctrl);
485
	u16 slot_status;
486
	int retval;
L
Linus Torvalds 已提交
487

488
	/* Clear sticky power-fault bit from previous power failures */
489
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
490 491 492
	if (slot_status & PCI_EXP_SLTSTA_PFD)
		pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
					   PCI_EXP_SLTSTA_PFD);
493
	ctrl->power_fault_detected = 0;
L
Linus Torvalds 已提交
494

495
	pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
K
Kenji Kaneshige 已提交
496
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
497 498
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_ON);
L
Linus Torvalds 已提交
499

500 501 502 503
	retval = pciehp_link_enable(ctrl);
	if (retval)
		ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);

L
Linus Torvalds 已提交
504 505 506
	return retval;
}

507
void pciehp_power_off_slot(struct slot * slot)
L
Linus Torvalds 已提交
508
{
509
	struct controller *ctrl = slot->ctrl;
510

511 512 513 514 515 516 517 518
	/* Disable the link at first */
	pciehp_link_disable(ctrl);
	/* wait the link is down */
	if (ctrl->link_active_reporting)
		pcie_wait_link_not_active(ctrl);
	else
		msleep(1000);

519
	pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
K
Kenji Kaneshige 已提交
520
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
521 522
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
		 PCI_EXP_SLTCTL_PWR_OFF);
L
Linus Torvalds 已提交
523 524
}

525
static irqreturn_t pcie_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
526
{
527
	struct controller *ctrl = (struct controller *)dev_id;
528
	struct pci_dev *pdev = ctrl_dev(ctrl);
529
	struct slot *slot = ctrl->slot;
530
	u16 detected, intr_loc;
L
Linus Torvalds 已提交
531

532 533 534 535 536 537 538
	/*
	 * In order to guarantee that all interrupt events are
	 * serviced, we need to re-inspect Slot Status register after
	 * clearing what is presumed to be the last pending interrupt.
	 */
	intr_loc = 0;
	do {
539
		pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &detected);
L
Linus Torvalds 已提交
540

541 542 543
		detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
			     PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
			     PCI_EXP_SLTSTA_CC);
544
		detected &= ~intr_loc;
545 546
		intr_loc |= detected;
		if (!intr_loc)
L
Linus Torvalds 已提交
547
			return IRQ_NONE;
548 549 550
		if (detected)
			pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
						   intr_loc);
551
	} while (detected);
552

553
	ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
554

555
	/* Check Command Complete Interrupt Pending */
556
	if (intr_loc & PCI_EXP_SLTSTA_CC) {
557
		ctrl->cmd_busy = 0;
558
		smp_mb();
559
		wake_up(&ctrl->queue);
L
Linus Torvalds 已提交
560 561
	}

562
	if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
563 564
		return IRQ_HANDLED;

565
	/* Check MRL Sensor Changed */
566
	if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
567
		pciehp_handle_switch_change(slot);
568

569
	/* Check Attention Button Pressed */
570
	if (intr_loc & PCI_EXP_SLTSTA_ABP)
571
		pciehp_handle_attention_button(slot);
572

573
	/* Check Presence Detect Changed */
574
	if (intr_loc & PCI_EXP_SLTSTA_PDC)
575
		pciehp_handle_presence_change(slot);
576

577
	/* Check Power Fault Detected */
578 579
	if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
		ctrl->power_fault_detected = 1;
580
		pciehp_handle_power_fault(slot);
581
	}
L
Linus Torvalds 已提交
582 583 584
	return IRQ_HANDLED;
}

585
void pcie_enable_notification(struct controller *ctrl)
M
Mark Lord 已提交
586
{
587
	u16 cmd, mask;
L
Linus Torvalds 已提交
588

589 590 591 592 593 594 595 596 597 598
	/*
	 * TBD: Power fault detected software notification support.
	 *
	 * Power fault detected software notification is not enabled
	 * now, because it caused power fault detected interrupt storm
	 * on some machines. On those machines, power fault detected
	 * bit in the slot status register was set again immediately
	 * when it is cleared in the interrupt service routine, and
	 * next power fault detected interrupt was notified again.
	 */
599
	cmd = PCI_EXP_SLTCTL_PDCE;
600
	if (ATTN_BUTTN(ctrl))
601
		cmd |= PCI_EXP_SLTCTL_ABPE;
602
	if (MRL_SENS(ctrl))
603
		cmd |= PCI_EXP_SLTCTL_MRLSCE;
604
	if (!pciehp_poll_mode)
605
		cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
606

607 608 609
	mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
		PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
		PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
610

611
	pcie_write_cmd(ctrl, cmd, mask);
612 613 614 615 616
}

static void pcie_disable_notification(struct controller *ctrl)
{
	u16 mask;
617

618 619
	mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
		PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
620 621
		PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
		PCI_EXP_SLTCTL_DLLSCE);
622
	pcie_write_cmd(ctrl, 0, mask);
623 624
}

625 626 627 628 629 630 631 632 633
/*
 * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
 * bus reset of the bridge, but if the slot supports surprise removal we need
 * to disable presence detection around the bus reset and clear any spurious
 * events after.
 */
int pciehp_reset_slot(struct slot *slot, int probe)
{
	struct controller *ctrl = slot->ctrl;
634
	struct pci_dev *pdev = ctrl_dev(ctrl);
635 636 637 638 639 640 641 642 643 644 645 646 647

	if (probe)
		return 0;

	if (HP_SUPR_RM(ctrl)) {
		pcie_write_cmd(ctrl, 0, PCI_EXP_SLTCTL_PDCE);
		if (pciehp_poll_mode)
			del_timer_sync(&ctrl->poll_timer);
	}

	pci_reset_bridge_secondary_bus(ctrl->pcie->port);

	if (HP_SUPR_RM(ctrl)) {
648 649
		pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
					   PCI_EXP_SLTSTA_PDC);
650 651 652 653 654 655 656 657
		pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PDCE, PCI_EXP_SLTCTL_PDCE);
		if (pciehp_poll_mode)
			int_poll_timeout(ctrl->poll_timer.data);
	}

	return 0;
}

658
int pcie_init_notification(struct controller *ctrl)
659 660 661
{
	if (pciehp_request_irq(ctrl))
		return -1;
662
	pcie_enable_notification(ctrl);
663
	ctrl->notification_enabled = 1;
664 665 666 667 668
	return 0;
}

static void pcie_shutdown_notification(struct controller *ctrl)
{
669 670 671 672 673
	if (ctrl->notification_enabled) {
		pcie_disable_notification(ctrl);
		pciehp_free_irq(ctrl);
		ctrl->notification_enabled = 0;
	}
674 675 676 677 678 679 680 681 682 683
}

static int pcie_init_slot(struct controller *ctrl)
{
	struct slot *slot;

	slot = kzalloc(sizeof(*slot), GFP_KERNEL);
	if (!slot)
		return -ENOMEM;

684
	slot->wq = alloc_workqueue("pciehp-%u", 0, 0, PSN(ctrl));
685 686 687
	if (!slot->wq)
		goto abort;

688 689 690
	slot->ctrl = ctrl;
	mutex_init(&slot->lock);
	INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
691
	ctrl->slot = slot;
L
Linus Torvalds 已提交
692
	return 0;
693 694 695
abort:
	kfree(slot);
	return -ENOMEM;
L
Linus Torvalds 已提交
696
}
697

698 699
static void pcie_cleanup_slot(struct controller *ctrl)
{
700
	struct slot *slot = ctrl->slot;
701
	cancel_delayed_work(&slot->work);
702
	destroy_workqueue(slot->wq);
703 704 705
	kfree(slot);
}

K
Kenji Kaneshige 已提交
706
static inline void dbg_ctrl(struct controller *ctrl)
707
{
K
Kenji Kaneshige 已提交
708 709
	int i;
	u16 reg16;
710
	struct pci_dev *pdev = ctrl->pcie->port;
711

K
Kenji Kaneshige 已提交
712 713
	if (!pciehp_debug)
		return;
714

715 716 717 718 719 720 721 722 723
	ctrl_info(ctrl, "Hotplug Controller:\n");
	ctrl_info(ctrl, "  Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
		  pci_name(pdev), pdev->irq);
	ctrl_info(ctrl, "  Vendor ID            : 0x%04x\n", pdev->vendor);
	ctrl_info(ctrl, "  Device ID            : 0x%04x\n", pdev->device);
	ctrl_info(ctrl, "  Subsystem ID         : 0x%04x\n",
		  pdev->subsystem_device);
	ctrl_info(ctrl, "  Subsystem Vendor ID  : 0x%04x\n",
		  pdev->subsystem_vendor);
K
Kenji Kaneshige 已提交
724 725
	ctrl_info(ctrl, "  PCIe Cap offset      : 0x%02x\n",
		  pci_pcie_cap(pdev));
K
Kenji Kaneshige 已提交
726 727 728
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (!pci_resource_len(pdev, i))
			continue;
729 730
		ctrl_info(ctrl, "  PCI resource [%d]     : %pR\n",
			  i, &pdev->resource[i]);
731
	}
732
	ctrl_info(ctrl, "Slot Capabilities      : 0x%08x\n", ctrl->slot_cap);
733
	ctrl_info(ctrl, "  Physical Slot Number : %d\n", PSN(ctrl));
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
	ctrl_info(ctrl, "  Attention Button     : %3s\n",
		  ATTN_BUTTN(ctrl) ? "yes" : "no");
	ctrl_info(ctrl, "  Power Controller     : %3s\n",
		  POWER_CTRL(ctrl) ? "yes" : "no");
	ctrl_info(ctrl, "  MRL Sensor           : %3s\n",
		  MRL_SENS(ctrl)   ? "yes" : "no");
	ctrl_info(ctrl, "  Attention Indicator  : %3s\n",
		  ATTN_LED(ctrl)   ? "yes" : "no");
	ctrl_info(ctrl, "  Power Indicator      : %3s\n",
		  PWR_LED(ctrl)    ? "yes" : "no");
	ctrl_info(ctrl, "  Hot-Plug Surprise    : %3s\n",
		  HP_SUPR_RM(ctrl) ? "yes" : "no");
	ctrl_info(ctrl, "  EMI Present          : %3s\n",
		  EMI(ctrl)        ? "yes" : "no");
	ctrl_info(ctrl, "  Command Completed    : %3s\n",
		  NO_CMD_CMPL(ctrl) ? "no" : "yes");
750
	pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &reg16);
751
	ctrl_info(ctrl, "Slot Status            : 0x%04x\n", reg16);
752
	pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &reg16);
753
	ctrl_info(ctrl, "Slot Control           : 0x%04x\n", reg16);
K
Kenji Kaneshige 已提交
754
}
755

756 757
#define FLAG(x,y)	(((x) & (y)) ? '+' : '-')

758
struct controller *pcie_init(struct pcie_device *dev)
K
Kenji Kaneshige 已提交
759
{
760
	struct controller *ctrl;
761
	u32 slot_cap, link_cap;
K
Kenji Kaneshige 已提交
762
	struct pci_dev *pdev = dev->port;
763

764 765
	ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
	if (!ctrl) {
766
		dev_err(&dev->device, "%s: Out of memory\n", __func__);
767 768
		goto abort;
	}
769
	ctrl->pcie = dev;
770
	pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
K
Kenji Kaneshige 已提交
771
	ctrl->slot_cap = slot_cap;
772 773
	mutex_init(&ctrl->ctrl_lock);
	init_waitqueue_head(&ctrl->queue);
K
Kenji Kaneshige 已提交
774
	dbg_ctrl(ctrl);
K
Kenji Kaneshige 已提交
775 776 777 778 779 780 781 782 783
	/*
	 * Controller doesn't notify of command completion if the "No
	 * Command Completed Support" bit is set in Slot Capability
	 * register or the controller supports none of power
	 * controller, attention led, power led and EMI.
	 */
	if (NO_CMD_CMPL(ctrl) ||
	    !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
	    ctrl->no_cmd_complete = 1;
784

785
        /* Check if Data Link Layer Link Active Reporting is implemented */
786
        pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
787
        if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
788 789 790 791
                ctrl_dbg(ctrl, "Link Active Reporting supported\n");
                ctrl->link_active_reporting = 1;
        }

792
	/* Clear all remaining event bits in Slot Status register */
793 794 795 796
	pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
		PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
		PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
		PCI_EXP_SLTSTA_CC);
797

798
	/* Disable software notification */
799
	pcie_disable_notification(ctrl);
M
Mark Lord 已提交
800

801 802 803 804 805 806 807 808 809 810
	ctrl_info(ctrl, "Slot #%d AttnBtn%c AttnInd%c PwrInd%c PwrCtrl%c MRL%c Interlock%c NoCompl%c LLActRep%c\n",
		(slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
		FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
		FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
		FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC));
811 812 813

	if (pcie_init_slot(ctrl))
		goto abort_ctrl;
K
Kenji Kaneshige 已提交
814

815 816 817 818
	return ctrl;

abort_ctrl:
	kfree(ctrl);
819
abort:
820 821 822
	return NULL;
}

K
Kenji Kaneshige 已提交
823
void pciehp_release_ctrl(struct controller *ctrl)
824 825 826 827
{
	pcie_shutdown_notification(ctrl);
	pcie_cleanup_slot(ctrl);
	kfree(ctrl);
828
}